mmu.c 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include "mmu.h"
  21. #include "x86.h"
  22. #include "kvm_cache_regs.h"
  23. #include <linux/kvm_host.h>
  24. #include <linux/types.h>
  25. #include <linux/string.h>
  26. #include <linux/mm.h>
  27. #include <linux/highmem.h>
  28. #include <linux/module.h>
  29. #include <linux/swap.h>
  30. #include <linux/hugetlb.h>
  31. #include <linux/compiler.h>
  32. #include <linux/srcu.h>
  33. #include <linux/slab.h>
  34. #include <linux/uaccess.h>
  35. #include <asm/page.h>
  36. #include <asm/cmpxchg.h>
  37. #include <asm/io.h>
  38. #include <asm/vmx.h>
  39. /*
  40. * When setting this variable to true it enables Two-Dimensional-Paging
  41. * where the hardware walks 2 page tables:
  42. * 1. the guest-virtual to guest-physical
  43. * 2. while doing 1. it walks guest-physical to host-physical
  44. * If the hardware supports that we don't need to do shadow paging.
  45. */
  46. bool tdp_enabled = false;
  47. #undef MMU_DEBUG
  48. #undef AUDIT
  49. #ifdef AUDIT
  50. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
  51. #else
  52. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
  53. #endif
  54. #ifdef MMU_DEBUG
  55. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  56. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  57. #else
  58. #define pgprintk(x...) do { } while (0)
  59. #define rmap_printk(x...) do { } while (0)
  60. #endif
  61. #if defined(MMU_DEBUG) || defined(AUDIT)
  62. static int dbg = 0;
  63. module_param(dbg, bool, 0644);
  64. #endif
  65. static int oos_shadow = 1;
  66. module_param(oos_shadow, bool, 0644);
  67. #ifndef MMU_DEBUG
  68. #define ASSERT(x) do { } while (0)
  69. #else
  70. #define ASSERT(x) \
  71. if (!(x)) { \
  72. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  73. __FILE__, __LINE__, #x); \
  74. }
  75. #endif
  76. #define PT_FIRST_AVAIL_BITS_SHIFT 9
  77. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  78. #define PT64_LEVEL_BITS 9
  79. #define PT64_LEVEL_SHIFT(level) \
  80. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  81. #define PT64_LEVEL_MASK(level) \
  82. (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
  83. #define PT64_INDEX(address, level)\
  84. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  85. #define PT32_LEVEL_BITS 10
  86. #define PT32_LEVEL_SHIFT(level) \
  87. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  88. #define PT32_LEVEL_MASK(level) \
  89. (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
  90. #define PT32_LVL_OFFSET_MASK(level) \
  91. (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  92. * PT32_LEVEL_BITS))) - 1))
  93. #define PT32_INDEX(address, level)\
  94. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  95. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  96. #define PT64_DIR_BASE_ADDR_MASK \
  97. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  98. #define PT64_LVL_ADDR_MASK(level) \
  99. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  100. * PT64_LEVEL_BITS))) - 1))
  101. #define PT64_LVL_OFFSET_MASK(level) \
  102. (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  103. * PT64_LEVEL_BITS))) - 1))
  104. #define PT32_BASE_ADDR_MASK PAGE_MASK
  105. #define PT32_DIR_BASE_ADDR_MASK \
  106. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  107. #define PT32_LVL_ADDR_MASK(level) \
  108. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  109. * PT32_LEVEL_BITS))) - 1))
  110. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  111. | PT64_NX_MASK)
  112. #define RMAP_EXT 4
  113. #define ACC_EXEC_MASK 1
  114. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  115. #define ACC_USER_MASK PT_USER_MASK
  116. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  117. #include <trace/events/kvm.h>
  118. #define CREATE_TRACE_POINTS
  119. #include "mmutrace.h"
  120. #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
  121. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  122. struct kvm_rmap_desc {
  123. u64 *sptes[RMAP_EXT];
  124. struct kvm_rmap_desc *more;
  125. };
  126. struct kvm_shadow_walk_iterator {
  127. u64 addr;
  128. hpa_t shadow_addr;
  129. int level;
  130. u64 *sptep;
  131. unsigned index;
  132. };
  133. #define for_each_shadow_entry(_vcpu, _addr, _walker) \
  134. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  135. shadow_walk_okay(&(_walker)); \
  136. shadow_walk_next(&(_walker)))
  137. typedef void (*mmu_parent_walk_fn) (struct kvm_mmu_page *sp, u64 *spte);
  138. static struct kmem_cache *pte_chain_cache;
  139. static struct kmem_cache *rmap_desc_cache;
  140. static struct kmem_cache *mmu_page_header_cache;
  141. static u64 __read_mostly shadow_trap_nonpresent_pte;
  142. static u64 __read_mostly shadow_notrap_nonpresent_pte;
  143. static u64 __read_mostly shadow_base_present_pte;
  144. static u64 __read_mostly shadow_nx_mask;
  145. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  146. static u64 __read_mostly shadow_user_mask;
  147. static u64 __read_mostly shadow_accessed_mask;
  148. static u64 __read_mostly shadow_dirty_mask;
  149. static inline u64 rsvd_bits(int s, int e)
  150. {
  151. return ((1ULL << (e - s + 1)) - 1) << s;
  152. }
  153. void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
  154. {
  155. shadow_trap_nonpresent_pte = trap_pte;
  156. shadow_notrap_nonpresent_pte = notrap_pte;
  157. }
  158. EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
  159. void kvm_mmu_set_base_ptes(u64 base_pte)
  160. {
  161. shadow_base_present_pte = base_pte;
  162. }
  163. EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
  164. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  165. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  166. {
  167. shadow_user_mask = user_mask;
  168. shadow_accessed_mask = accessed_mask;
  169. shadow_dirty_mask = dirty_mask;
  170. shadow_nx_mask = nx_mask;
  171. shadow_x_mask = x_mask;
  172. }
  173. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  174. static bool is_write_protection(struct kvm_vcpu *vcpu)
  175. {
  176. return kvm_read_cr0_bits(vcpu, X86_CR0_WP);
  177. }
  178. static int is_cpuid_PSE36(void)
  179. {
  180. return 1;
  181. }
  182. static int is_nx(struct kvm_vcpu *vcpu)
  183. {
  184. return vcpu->arch.efer & EFER_NX;
  185. }
  186. static int is_shadow_present_pte(u64 pte)
  187. {
  188. return pte != shadow_trap_nonpresent_pte
  189. && pte != shadow_notrap_nonpresent_pte;
  190. }
  191. static int is_large_pte(u64 pte)
  192. {
  193. return pte & PT_PAGE_SIZE_MASK;
  194. }
  195. static int is_writable_pte(unsigned long pte)
  196. {
  197. return pte & PT_WRITABLE_MASK;
  198. }
  199. static int is_dirty_gpte(unsigned long pte)
  200. {
  201. return pte & PT_DIRTY_MASK;
  202. }
  203. static int is_rmap_spte(u64 pte)
  204. {
  205. return is_shadow_present_pte(pte);
  206. }
  207. static int is_last_spte(u64 pte, int level)
  208. {
  209. if (level == PT_PAGE_TABLE_LEVEL)
  210. return 1;
  211. if (is_large_pte(pte))
  212. return 1;
  213. return 0;
  214. }
  215. static pfn_t spte_to_pfn(u64 pte)
  216. {
  217. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  218. }
  219. static gfn_t pse36_gfn_delta(u32 gpte)
  220. {
  221. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  222. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  223. }
  224. static void __set_spte(u64 *sptep, u64 spte)
  225. {
  226. #ifdef CONFIG_X86_64
  227. set_64bit((unsigned long *)sptep, spte);
  228. #else
  229. set_64bit((unsigned long long *)sptep, spte);
  230. #endif
  231. }
  232. static u64 __xchg_spte(u64 *sptep, u64 new_spte)
  233. {
  234. #ifdef CONFIG_X86_64
  235. return xchg(sptep, new_spte);
  236. #else
  237. u64 old_spte;
  238. do {
  239. old_spte = *sptep;
  240. } while (cmpxchg64(sptep, old_spte, new_spte) != old_spte);
  241. return old_spte;
  242. #endif
  243. }
  244. static void update_spte(u64 *sptep, u64 new_spte)
  245. {
  246. u64 old_spte;
  247. if (!shadow_accessed_mask || (new_spte & shadow_accessed_mask) ||
  248. !is_rmap_spte(*sptep))
  249. __set_spte(sptep, new_spte);
  250. else {
  251. old_spte = __xchg_spte(sptep, new_spte);
  252. if (old_spte & shadow_accessed_mask)
  253. mark_page_accessed(pfn_to_page(spte_to_pfn(old_spte)));
  254. }
  255. }
  256. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  257. struct kmem_cache *base_cache, int min)
  258. {
  259. void *obj;
  260. if (cache->nobjs >= min)
  261. return 0;
  262. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  263. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  264. if (!obj)
  265. return -ENOMEM;
  266. cache->objects[cache->nobjs++] = obj;
  267. }
  268. return 0;
  269. }
  270. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
  271. struct kmem_cache *cache)
  272. {
  273. while (mc->nobjs)
  274. kmem_cache_free(cache, mc->objects[--mc->nobjs]);
  275. }
  276. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  277. int min)
  278. {
  279. struct page *page;
  280. if (cache->nobjs >= min)
  281. return 0;
  282. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  283. page = alloc_page(GFP_KERNEL);
  284. if (!page)
  285. return -ENOMEM;
  286. cache->objects[cache->nobjs++] = page_address(page);
  287. }
  288. return 0;
  289. }
  290. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  291. {
  292. while (mc->nobjs)
  293. free_page((unsigned long)mc->objects[--mc->nobjs]);
  294. }
  295. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  296. {
  297. int r;
  298. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
  299. pte_chain_cache, 4);
  300. if (r)
  301. goto out;
  302. r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
  303. rmap_desc_cache, 4);
  304. if (r)
  305. goto out;
  306. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  307. if (r)
  308. goto out;
  309. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  310. mmu_page_header_cache, 4);
  311. out:
  312. return r;
  313. }
  314. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  315. {
  316. mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache, pte_chain_cache);
  317. mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache, rmap_desc_cache);
  318. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  319. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
  320. mmu_page_header_cache);
  321. }
  322. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
  323. size_t size)
  324. {
  325. void *p;
  326. BUG_ON(!mc->nobjs);
  327. p = mc->objects[--mc->nobjs];
  328. return p;
  329. }
  330. static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
  331. {
  332. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
  333. sizeof(struct kvm_pte_chain));
  334. }
  335. static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
  336. {
  337. kmem_cache_free(pte_chain_cache, pc);
  338. }
  339. static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
  340. {
  341. return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
  342. sizeof(struct kvm_rmap_desc));
  343. }
  344. static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
  345. {
  346. kmem_cache_free(rmap_desc_cache, rd);
  347. }
  348. static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
  349. {
  350. if (!sp->role.direct)
  351. return sp->gfns[index];
  352. return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
  353. }
  354. static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
  355. {
  356. if (sp->role.direct)
  357. BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
  358. else
  359. sp->gfns[index] = gfn;
  360. }
  361. /*
  362. * Return the pointer to the largepage write count for a given
  363. * gfn, handling slots that are not large page aligned.
  364. */
  365. static int *slot_largepage_idx(gfn_t gfn,
  366. struct kvm_memory_slot *slot,
  367. int level)
  368. {
  369. unsigned long idx;
  370. idx = (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
  371. (slot->base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
  372. return &slot->lpage_info[level - 2][idx].write_count;
  373. }
  374. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  375. {
  376. struct kvm_memory_slot *slot;
  377. int *write_count;
  378. int i;
  379. slot = gfn_to_memslot(kvm, gfn);
  380. for (i = PT_DIRECTORY_LEVEL;
  381. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  382. write_count = slot_largepage_idx(gfn, slot, i);
  383. *write_count += 1;
  384. }
  385. }
  386. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  387. {
  388. struct kvm_memory_slot *slot;
  389. int *write_count;
  390. int i;
  391. slot = gfn_to_memslot(kvm, gfn);
  392. for (i = PT_DIRECTORY_LEVEL;
  393. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  394. write_count = slot_largepage_idx(gfn, slot, i);
  395. *write_count -= 1;
  396. WARN_ON(*write_count < 0);
  397. }
  398. }
  399. static int has_wrprotected_page(struct kvm *kvm,
  400. gfn_t gfn,
  401. int level)
  402. {
  403. struct kvm_memory_slot *slot;
  404. int *largepage_idx;
  405. slot = gfn_to_memslot(kvm, gfn);
  406. if (slot) {
  407. largepage_idx = slot_largepage_idx(gfn, slot, level);
  408. return *largepage_idx;
  409. }
  410. return 1;
  411. }
  412. static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
  413. {
  414. unsigned long page_size;
  415. int i, ret = 0;
  416. page_size = kvm_host_page_size(kvm, gfn);
  417. for (i = PT_PAGE_TABLE_LEVEL;
  418. i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
  419. if (page_size >= KVM_HPAGE_SIZE(i))
  420. ret = i;
  421. else
  422. break;
  423. }
  424. return ret;
  425. }
  426. static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  427. {
  428. struct kvm_memory_slot *slot;
  429. int host_level, level, max_level;
  430. slot = gfn_to_memslot(vcpu->kvm, large_gfn);
  431. if (slot && slot->dirty_bitmap)
  432. return PT_PAGE_TABLE_LEVEL;
  433. host_level = host_mapping_level(vcpu->kvm, large_gfn);
  434. if (host_level == PT_PAGE_TABLE_LEVEL)
  435. return host_level;
  436. max_level = kvm_x86_ops->get_lpage_level() < host_level ?
  437. kvm_x86_ops->get_lpage_level() : host_level;
  438. for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
  439. if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
  440. break;
  441. return level - 1;
  442. }
  443. /*
  444. * Take gfn and return the reverse mapping to it.
  445. */
  446. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
  447. {
  448. struct kvm_memory_slot *slot;
  449. unsigned long idx;
  450. slot = gfn_to_memslot(kvm, gfn);
  451. if (likely(level == PT_PAGE_TABLE_LEVEL))
  452. return &slot->rmap[gfn - slot->base_gfn];
  453. idx = (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
  454. (slot->base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
  455. return &slot->lpage_info[level - 2][idx].rmap_pde;
  456. }
  457. /*
  458. * Reverse mapping data structures:
  459. *
  460. * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
  461. * that points to page_address(page).
  462. *
  463. * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
  464. * containing more mappings.
  465. *
  466. * Returns the number of rmap entries before the spte was added or zero if
  467. * the spte was not added.
  468. *
  469. */
  470. static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  471. {
  472. struct kvm_mmu_page *sp;
  473. struct kvm_rmap_desc *desc;
  474. unsigned long *rmapp;
  475. int i, count = 0;
  476. if (!is_rmap_spte(*spte))
  477. return count;
  478. sp = page_header(__pa(spte));
  479. kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
  480. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  481. if (!*rmapp) {
  482. rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
  483. *rmapp = (unsigned long)spte;
  484. } else if (!(*rmapp & 1)) {
  485. rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
  486. desc = mmu_alloc_rmap_desc(vcpu);
  487. desc->sptes[0] = (u64 *)*rmapp;
  488. desc->sptes[1] = spte;
  489. *rmapp = (unsigned long)desc | 1;
  490. } else {
  491. rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
  492. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  493. while (desc->sptes[RMAP_EXT-1] && desc->more) {
  494. desc = desc->more;
  495. count += RMAP_EXT;
  496. }
  497. if (desc->sptes[RMAP_EXT-1]) {
  498. desc->more = mmu_alloc_rmap_desc(vcpu);
  499. desc = desc->more;
  500. }
  501. for (i = 0; desc->sptes[i]; ++i)
  502. ;
  503. desc->sptes[i] = spte;
  504. }
  505. return count;
  506. }
  507. static void rmap_desc_remove_entry(unsigned long *rmapp,
  508. struct kvm_rmap_desc *desc,
  509. int i,
  510. struct kvm_rmap_desc *prev_desc)
  511. {
  512. int j;
  513. for (j = RMAP_EXT - 1; !desc->sptes[j] && j > i; --j)
  514. ;
  515. desc->sptes[i] = desc->sptes[j];
  516. desc->sptes[j] = NULL;
  517. if (j != 0)
  518. return;
  519. if (!prev_desc && !desc->more)
  520. *rmapp = (unsigned long)desc->sptes[0];
  521. else
  522. if (prev_desc)
  523. prev_desc->more = desc->more;
  524. else
  525. *rmapp = (unsigned long)desc->more | 1;
  526. mmu_free_rmap_desc(desc);
  527. }
  528. static void rmap_remove(struct kvm *kvm, u64 *spte)
  529. {
  530. struct kvm_rmap_desc *desc;
  531. struct kvm_rmap_desc *prev_desc;
  532. struct kvm_mmu_page *sp;
  533. gfn_t gfn;
  534. unsigned long *rmapp;
  535. int i;
  536. sp = page_header(__pa(spte));
  537. gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
  538. rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
  539. if (!*rmapp) {
  540. printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
  541. BUG();
  542. } else if (!(*rmapp & 1)) {
  543. rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
  544. if ((u64 *)*rmapp != spte) {
  545. printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
  546. spte, *spte);
  547. BUG();
  548. }
  549. *rmapp = 0;
  550. } else {
  551. rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
  552. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  553. prev_desc = NULL;
  554. while (desc) {
  555. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i)
  556. if (desc->sptes[i] == spte) {
  557. rmap_desc_remove_entry(rmapp,
  558. desc, i,
  559. prev_desc);
  560. return;
  561. }
  562. prev_desc = desc;
  563. desc = desc->more;
  564. }
  565. pr_err("rmap_remove: %p %llx many->many\n", spte, *spte);
  566. BUG();
  567. }
  568. }
  569. static void set_spte_track_bits(u64 *sptep, u64 new_spte)
  570. {
  571. pfn_t pfn;
  572. u64 old_spte = *sptep;
  573. if (!shadow_accessed_mask || !is_shadow_present_pte(old_spte) ||
  574. old_spte & shadow_accessed_mask) {
  575. __set_spte(sptep, new_spte);
  576. } else
  577. old_spte = __xchg_spte(sptep, new_spte);
  578. if (!is_rmap_spte(old_spte))
  579. return;
  580. pfn = spte_to_pfn(old_spte);
  581. if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
  582. kvm_set_pfn_accessed(pfn);
  583. if (is_writable_pte(old_spte))
  584. kvm_set_pfn_dirty(pfn);
  585. }
  586. static void drop_spte(struct kvm *kvm, u64 *sptep, u64 new_spte)
  587. {
  588. set_spte_track_bits(sptep, new_spte);
  589. rmap_remove(kvm, sptep);
  590. }
  591. static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
  592. {
  593. struct kvm_rmap_desc *desc;
  594. u64 *prev_spte;
  595. int i;
  596. if (!*rmapp)
  597. return NULL;
  598. else if (!(*rmapp & 1)) {
  599. if (!spte)
  600. return (u64 *)*rmapp;
  601. return NULL;
  602. }
  603. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  604. prev_spte = NULL;
  605. while (desc) {
  606. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i) {
  607. if (prev_spte == spte)
  608. return desc->sptes[i];
  609. prev_spte = desc->sptes[i];
  610. }
  611. desc = desc->more;
  612. }
  613. return NULL;
  614. }
  615. static int rmap_write_protect(struct kvm *kvm, u64 gfn)
  616. {
  617. unsigned long *rmapp;
  618. u64 *spte;
  619. int i, write_protected = 0;
  620. rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
  621. spte = rmap_next(kvm, rmapp, NULL);
  622. while (spte) {
  623. BUG_ON(!spte);
  624. BUG_ON(!(*spte & PT_PRESENT_MASK));
  625. rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
  626. if (is_writable_pte(*spte)) {
  627. update_spte(spte, *spte & ~PT_WRITABLE_MASK);
  628. write_protected = 1;
  629. }
  630. spte = rmap_next(kvm, rmapp, spte);
  631. }
  632. if (write_protected) {
  633. pfn_t pfn;
  634. spte = rmap_next(kvm, rmapp, NULL);
  635. pfn = spte_to_pfn(*spte);
  636. kvm_set_pfn_dirty(pfn);
  637. }
  638. /* check for huge page mappings */
  639. for (i = PT_DIRECTORY_LEVEL;
  640. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  641. rmapp = gfn_to_rmap(kvm, gfn, i);
  642. spte = rmap_next(kvm, rmapp, NULL);
  643. while (spte) {
  644. BUG_ON(!spte);
  645. BUG_ON(!(*spte & PT_PRESENT_MASK));
  646. BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
  647. pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
  648. if (is_writable_pte(*spte)) {
  649. drop_spte(kvm, spte,
  650. shadow_trap_nonpresent_pte);
  651. --kvm->stat.lpages;
  652. spte = NULL;
  653. write_protected = 1;
  654. }
  655. spte = rmap_next(kvm, rmapp, spte);
  656. }
  657. }
  658. return write_protected;
  659. }
  660. static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
  661. unsigned long data)
  662. {
  663. u64 *spte;
  664. int need_tlb_flush = 0;
  665. while ((spte = rmap_next(kvm, rmapp, NULL))) {
  666. BUG_ON(!(*spte & PT_PRESENT_MASK));
  667. rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
  668. drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
  669. need_tlb_flush = 1;
  670. }
  671. return need_tlb_flush;
  672. }
  673. static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
  674. unsigned long data)
  675. {
  676. int need_flush = 0;
  677. u64 *spte, new_spte;
  678. pte_t *ptep = (pte_t *)data;
  679. pfn_t new_pfn;
  680. WARN_ON(pte_huge(*ptep));
  681. new_pfn = pte_pfn(*ptep);
  682. spte = rmap_next(kvm, rmapp, NULL);
  683. while (spte) {
  684. BUG_ON(!is_shadow_present_pte(*spte));
  685. rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
  686. need_flush = 1;
  687. if (pte_write(*ptep)) {
  688. drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
  689. spte = rmap_next(kvm, rmapp, NULL);
  690. } else {
  691. new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
  692. new_spte |= (u64)new_pfn << PAGE_SHIFT;
  693. new_spte &= ~PT_WRITABLE_MASK;
  694. new_spte &= ~SPTE_HOST_WRITEABLE;
  695. new_spte &= ~shadow_accessed_mask;
  696. set_spte_track_bits(spte, new_spte);
  697. spte = rmap_next(kvm, rmapp, spte);
  698. }
  699. }
  700. if (need_flush)
  701. kvm_flush_remote_tlbs(kvm);
  702. return 0;
  703. }
  704. static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
  705. unsigned long data,
  706. int (*handler)(struct kvm *kvm, unsigned long *rmapp,
  707. unsigned long data))
  708. {
  709. int i, j;
  710. int ret;
  711. int retval = 0;
  712. struct kvm_memslots *slots;
  713. slots = kvm_memslots(kvm);
  714. for (i = 0; i < slots->nmemslots; i++) {
  715. struct kvm_memory_slot *memslot = &slots->memslots[i];
  716. unsigned long start = memslot->userspace_addr;
  717. unsigned long end;
  718. end = start + (memslot->npages << PAGE_SHIFT);
  719. if (hva >= start && hva < end) {
  720. gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
  721. ret = handler(kvm, &memslot->rmap[gfn_offset], data);
  722. for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
  723. unsigned long idx;
  724. int sh;
  725. sh = KVM_HPAGE_GFN_SHIFT(PT_DIRECTORY_LEVEL+j);
  726. idx = ((memslot->base_gfn+gfn_offset) >> sh) -
  727. (memslot->base_gfn >> sh);
  728. ret |= handler(kvm,
  729. &memslot->lpage_info[j][idx].rmap_pde,
  730. data);
  731. }
  732. trace_kvm_age_page(hva, memslot, ret);
  733. retval |= ret;
  734. }
  735. }
  736. return retval;
  737. }
  738. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  739. {
  740. return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
  741. }
  742. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  743. {
  744. kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
  745. }
  746. static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  747. unsigned long data)
  748. {
  749. u64 *spte;
  750. int young = 0;
  751. /*
  752. * Emulate the accessed bit for EPT, by checking if this page has
  753. * an EPT mapping, and clearing it if it does. On the next access,
  754. * a new EPT mapping will be established.
  755. * This has some overhead, but not as much as the cost of swapping
  756. * out actively used pages or breaking up actively used hugepages.
  757. */
  758. if (!shadow_accessed_mask)
  759. return kvm_unmap_rmapp(kvm, rmapp, data);
  760. spte = rmap_next(kvm, rmapp, NULL);
  761. while (spte) {
  762. int _young;
  763. u64 _spte = *spte;
  764. BUG_ON(!(_spte & PT_PRESENT_MASK));
  765. _young = _spte & PT_ACCESSED_MASK;
  766. if (_young) {
  767. young = 1;
  768. clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  769. }
  770. spte = rmap_next(kvm, rmapp, spte);
  771. }
  772. return young;
  773. }
  774. #define RMAP_RECYCLE_THRESHOLD 1000
  775. static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  776. {
  777. unsigned long *rmapp;
  778. struct kvm_mmu_page *sp;
  779. sp = page_header(__pa(spte));
  780. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  781. kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
  782. kvm_flush_remote_tlbs(vcpu->kvm);
  783. }
  784. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  785. {
  786. return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
  787. }
  788. #ifdef MMU_DEBUG
  789. static int is_empty_shadow_page(u64 *spt)
  790. {
  791. u64 *pos;
  792. u64 *end;
  793. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  794. if (is_shadow_present_pte(*pos)) {
  795. printk(KERN_ERR "%s: %p %llx\n", __func__,
  796. pos, *pos);
  797. return 0;
  798. }
  799. return 1;
  800. }
  801. #endif
  802. static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  803. {
  804. ASSERT(is_empty_shadow_page(sp->spt));
  805. hlist_del(&sp->hash_link);
  806. list_del(&sp->link);
  807. __free_page(virt_to_page(sp->spt));
  808. if (!sp->role.direct)
  809. __free_page(virt_to_page(sp->gfns));
  810. kmem_cache_free(mmu_page_header_cache, sp);
  811. ++kvm->arch.n_free_mmu_pages;
  812. }
  813. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  814. {
  815. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  816. }
  817. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  818. u64 *parent_pte, int direct)
  819. {
  820. struct kvm_mmu_page *sp;
  821. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
  822. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  823. if (!direct)
  824. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache,
  825. PAGE_SIZE);
  826. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  827. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  828. bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
  829. sp->multimapped = 0;
  830. sp->parent_pte = parent_pte;
  831. --vcpu->kvm->arch.n_free_mmu_pages;
  832. return sp;
  833. }
  834. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  835. struct kvm_mmu_page *sp, u64 *parent_pte)
  836. {
  837. struct kvm_pte_chain *pte_chain;
  838. struct hlist_node *node;
  839. int i;
  840. if (!parent_pte)
  841. return;
  842. if (!sp->multimapped) {
  843. u64 *old = sp->parent_pte;
  844. if (!old) {
  845. sp->parent_pte = parent_pte;
  846. return;
  847. }
  848. sp->multimapped = 1;
  849. pte_chain = mmu_alloc_pte_chain(vcpu);
  850. INIT_HLIST_HEAD(&sp->parent_ptes);
  851. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  852. pte_chain->parent_ptes[0] = old;
  853. }
  854. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
  855. if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
  856. continue;
  857. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
  858. if (!pte_chain->parent_ptes[i]) {
  859. pte_chain->parent_ptes[i] = parent_pte;
  860. return;
  861. }
  862. }
  863. pte_chain = mmu_alloc_pte_chain(vcpu);
  864. BUG_ON(!pte_chain);
  865. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  866. pte_chain->parent_ptes[0] = parent_pte;
  867. }
  868. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  869. u64 *parent_pte)
  870. {
  871. struct kvm_pte_chain *pte_chain;
  872. struct hlist_node *node;
  873. int i;
  874. if (!sp->multimapped) {
  875. BUG_ON(sp->parent_pte != parent_pte);
  876. sp->parent_pte = NULL;
  877. return;
  878. }
  879. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  880. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  881. if (!pte_chain->parent_ptes[i])
  882. break;
  883. if (pte_chain->parent_ptes[i] != parent_pte)
  884. continue;
  885. while (i + 1 < NR_PTE_CHAIN_ENTRIES
  886. && pte_chain->parent_ptes[i + 1]) {
  887. pte_chain->parent_ptes[i]
  888. = pte_chain->parent_ptes[i + 1];
  889. ++i;
  890. }
  891. pte_chain->parent_ptes[i] = NULL;
  892. if (i == 0) {
  893. hlist_del(&pte_chain->link);
  894. mmu_free_pte_chain(pte_chain);
  895. if (hlist_empty(&sp->parent_ptes)) {
  896. sp->multimapped = 0;
  897. sp->parent_pte = NULL;
  898. }
  899. }
  900. return;
  901. }
  902. BUG();
  903. }
  904. static void mmu_parent_walk(struct kvm_mmu_page *sp, mmu_parent_walk_fn fn)
  905. {
  906. struct kvm_pte_chain *pte_chain;
  907. struct hlist_node *node;
  908. struct kvm_mmu_page *parent_sp;
  909. int i;
  910. if (!sp->multimapped && sp->parent_pte) {
  911. parent_sp = page_header(__pa(sp->parent_pte));
  912. fn(parent_sp, sp->parent_pte);
  913. return;
  914. }
  915. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  916. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  917. u64 *spte = pte_chain->parent_ptes[i];
  918. if (!spte)
  919. break;
  920. parent_sp = page_header(__pa(spte));
  921. fn(parent_sp, spte);
  922. }
  923. }
  924. static void mark_unsync(struct kvm_mmu_page *sp, u64 *spte);
  925. static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
  926. {
  927. mmu_parent_walk(sp, mark_unsync);
  928. }
  929. static void mark_unsync(struct kvm_mmu_page *sp, u64 *spte)
  930. {
  931. unsigned int index;
  932. index = spte - sp->spt;
  933. if (__test_and_set_bit(index, sp->unsync_child_bitmap))
  934. return;
  935. if (sp->unsync_children++)
  936. return;
  937. kvm_mmu_mark_parents_unsync(sp);
  938. }
  939. static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
  940. struct kvm_mmu_page *sp)
  941. {
  942. int i;
  943. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  944. sp->spt[i] = shadow_trap_nonpresent_pte;
  945. }
  946. static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
  947. struct kvm_mmu_page *sp, bool clear_unsync)
  948. {
  949. return 1;
  950. }
  951. static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  952. {
  953. }
  954. #define KVM_PAGE_ARRAY_NR 16
  955. struct kvm_mmu_pages {
  956. struct mmu_page_and_offset {
  957. struct kvm_mmu_page *sp;
  958. unsigned int idx;
  959. } page[KVM_PAGE_ARRAY_NR];
  960. unsigned int nr;
  961. };
  962. #define for_each_unsync_children(bitmap, idx) \
  963. for (idx = find_first_bit(bitmap, 512); \
  964. idx < 512; \
  965. idx = find_next_bit(bitmap, 512, idx+1))
  966. static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
  967. int idx)
  968. {
  969. int i;
  970. if (sp->unsync)
  971. for (i=0; i < pvec->nr; i++)
  972. if (pvec->page[i].sp == sp)
  973. return 0;
  974. pvec->page[pvec->nr].sp = sp;
  975. pvec->page[pvec->nr].idx = idx;
  976. pvec->nr++;
  977. return (pvec->nr == KVM_PAGE_ARRAY_NR);
  978. }
  979. static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
  980. struct kvm_mmu_pages *pvec)
  981. {
  982. int i, ret, nr_unsync_leaf = 0;
  983. for_each_unsync_children(sp->unsync_child_bitmap, i) {
  984. struct kvm_mmu_page *child;
  985. u64 ent = sp->spt[i];
  986. if (!is_shadow_present_pte(ent) || is_large_pte(ent))
  987. goto clear_child_bitmap;
  988. child = page_header(ent & PT64_BASE_ADDR_MASK);
  989. if (child->unsync_children) {
  990. if (mmu_pages_add(pvec, child, i))
  991. return -ENOSPC;
  992. ret = __mmu_unsync_walk(child, pvec);
  993. if (!ret)
  994. goto clear_child_bitmap;
  995. else if (ret > 0)
  996. nr_unsync_leaf += ret;
  997. else
  998. return ret;
  999. } else if (child->unsync) {
  1000. nr_unsync_leaf++;
  1001. if (mmu_pages_add(pvec, child, i))
  1002. return -ENOSPC;
  1003. } else
  1004. goto clear_child_bitmap;
  1005. continue;
  1006. clear_child_bitmap:
  1007. __clear_bit(i, sp->unsync_child_bitmap);
  1008. sp->unsync_children--;
  1009. WARN_ON((int)sp->unsync_children < 0);
  1010. }
  1011. return nr_unsync_leaf;
  1012. }
  1013. static int mmu_unsync_walk(struct kvm_mmu_page *sp,
  1014. struct kvm_mmu_pages *pvec)
  1015. {
  1016. if (!sp->unsync_children)
  1017. return 0;
  1018. mmu_pages_add(pvec, sp, 0);
  1019. return __mmu_unsync_walk(sp, pvec);
  1020. }
  1021. static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1022. {
  1023. WARN_ON(!sp->unsync);
  1024. trace_kvm_mmu_sync_page(sp);
  1025. sp->unsync = 0;
  1026. --kvm->stat.mmu_unsync;
  1027. }
  1028. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1029. struct list_head *invalid_list);
  1030. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1031. struct list_head *invalid_list);
  1032. #define for_each_gfn_sp(kvm, sp, gfn, pos) \
  1033. hlist_for_each_entry(sp, pos, \
  1034. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1035. if ((sp)->gfn != (gfn)) {} else
  1036. #define for_each_gfn_indirect_valid_sp(kvm, sp, gfn, pos) \
  1037. hlist_for_each_entry(sp, pos, \
  1038. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1039. if ((sp)->gfn != (gfn) || (sp)->role.direct || \
  1040. (sp)->role.invalid) {} else
  1041. /* @sp->gfn should be write-protected at the call site */
  1042. static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1043. struct list_head *invalid_list, bool clear_unsync)
  1044. {
  1045. if (sp->role.cr4_pae != !!is_pae(vcpu)) {
  1046. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1047. return 1;
  1048. }
  1049. if (clear_unsync)
  1050. kvm_unlink_unsync_page(vcpu->kvm, sp);
  1051. if (vcpu->arch.mmu.sync_page(vcpu, sp, clear_unsync)) {
  1052. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1053. return 1;
  1054. }
  1055. kvm_mmu_flush_tlb(vcpu);
  1056. return 0;
  1057. }
  1058. static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
  1059. struct kvm_mmu_page *sp)
  1060. {
  1061. LIST_HEAD(invalid_list);
  1062. int ret;
  1063. ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
  1064. if (ret)
  1065. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1066. return ret;
  1067. }
  1068. static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1069. struct list_head *invalid_list)
  1070. {
  1071. return __kvm_sync_page(vcpu, sp, invalid_list, true);
  1072. }
  1073. /* @gfn should be write-protected at the call site */
  1074. static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1075. {
  1076. struct kvm_mmu_page *s;
  1077. struct hlist_node *node;
  1078. LIST_HEAD(invalid_list);
  1079. bool flush = false;
  1080. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1081. if (!s->unsync)
  1082. continue;
  1083. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1084. if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
  1085. (vcpu->arch.mmu.sync_page(vcpu, s, true))) {
  1086. kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
  1087. continue;
  1088. }
  1089. kvm_unlink_unsync_page(vcpu->kvm, s);
  1090. flush = true;
  1091. }
  1092. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1093. if (flush)
  1094. kvm_mmu_flush_tlb(vcpu);
  1095. }
  1096. struct mmu_page_path {
  1097. struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
  1098. unsigned int idx[PT64_ROOT_LEVEL-1];
  1099. };
  1100. #define for_each_sp(pvec, sp, parents, i) \
  1101. for (i = mmu_pages_next(&pvec, &parents, -1), \
  1102. sp = pvec.page[i].sp; \
  1103. i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
  1104. i = mmu_pages_next(&pvec, &parents, i))
  1105. static int mmu_pages_next(struct kvm_mmu_pages *pvec,
  1106. struct mmu_page_path *parents,
  1107. int i)
  1108. {
  1109. int n;
  1110. for (n = i+1; n < pvec->nr; n++) {
  1111. struct kvm_mmu_page *sp = pvec->page[n].sp;
  1112. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  1113. parents->idx[0] = pvec->page[n].idx;
  1114. return n;
  1115. }
  1116. parents->parent[sp->role.level-2] = sp;
  1117. parents->idx[sp->role.level-1] = pvec->page[n].idx;
  1118. }
  1119. return n;
  1120. }
  1121. static void mmu_pages_clear_parents(struct mmu_page_path *parents)
  1122. {
  1123. struct kvm_mmu_page *sp;
  1124. unsigned int level = 0;
  1125. do {
  1126. unsigned int idx = parents->idx[level];
  1127. sp = parents->parent[level];
  1128. if (!sp)
  1129. return;
  1130. --sp->unsync_children;
  1131. WARN_ON((int)sp->unsync_children < 0);
  1132. __clear_bit(idx, sp->unsync_child_bitmap);
  1133. level++;
  1134. } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
  1135. }
  1136. static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
  1137. struct mmu_page_path *parents,
  1138. struct kvm_mmu_pages *pvec)
  1139. {
  1140. parents->parent[parent->role.level-1] = NULL;
  1141. pvec->nr = 0;
  1142. }
  1143. static void mmu_sync_children(struct kvm_vcpu *vcpu,
  1144. struct kvm_mmu_page *parent)
  1145. {
  1146. int i;
  1147. struct kvm_mmu_page *sp;
  1148. struct mmu_page_path parents;
  1149. struct kvm_mmu_pages pages;
  1150. LIST_HEAD(invalid_list);
  1151. kvm_mmu_pages_init(parent, &parents, &pages);
  1152. while (mmu_unsync_walk(parent, &pages)) {
  1153. int protected = 0;
  1154. for_each_sp(pages, sp, parents, i)
  1155. protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
  1156. if (protected)
  1157. kvm_flush_remote_tlbs(vcpu->kvm);
  1158. for_each_sp(pages, sp, parents, i) {
  1159. kvm_sync_page(vcpu, sp, &invalid_list);
  1160. mmu_pages_clear_parents(&parents);
  1161. }
  1162. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1163. cond_resched_lock(&vcpu->kvm->mmu_lock);
  1164. kvm_mmu_pages_init(parent, &parents, &pages);
  1165. }
  1166. }
  1167. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  1168. gfn_t gfn,
  1169. gva_t gaddr,
  1170. unsigned level,
  1171. int direct,
  1172. unsigned access,
  1173. u64 *parent_pte)
  1174. {
  1175. union kvm_mmu_page_role role;
  1176. unsigned quadrant;
  1177. struct kvm_mmu_page *sp;
  1178. struct hlist_node *node;
  1179. bool need_sync = false;
  1180. role = vcpu->arch.mmu.base_role;
  1181. role.level = level;
  1182. role.direct = direct;
  1183. if (role.direct)
  1184. role.cr4_pae = 0;
  1185. role.access = access;
  1186. if (!tdp_enabled && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  1187. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  1188. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  1189. role.quadrant = quadrant;
  1190. }
  1191. for_each_gfn_sp(vcpu->kvm, sp, gfn, node) {
  1192. if (!need_sync && sp->unsync)
  1193. need_sync = true;
  1194. if (sp->role.word != role.word)
  1195. continue;
  1196. if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
  1197. break;
  1198. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1199. if (sp->unsync_children) {
  1200. kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
  1201. kvm_mmu_mark_parents_unsync(sp);
  1202. } else if (sp->unsync)
  1203. kvm_mmu_mark_parents_unsync(sp);
  1204. trace_kvm_mmu_get_page(sp, false);
  1205. return sp;
  1206. }
  1207. ++vcpu->kvm->stat.mmu_cache_miss;
  1208. sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
  1209. if (!sp)
  1210. return sp;
  1211. sp->gfn = gfn;
  1212. sp->role = role;
  1213. hlist_add_head(&sp->hash_link,
  1214. &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
  1215. if (!direct) {
  1216. if (rmap_write_protect(vcpu->kvm, gfn))
  1217. kvm_flush_remote_tlbs(vcpu->kvm);
  1218. if (level > PT_PAGE_TABLE_LEVEL && need_sync)
  1219. kvm_sync_pages(vcpu, gfn);
  1220. account_shadowed(vcpu->kvm, gfn);
  1221. }
  1222. if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
  1223. vcpu->arch.mmu.prefetch_page(vcpu, sp);
  1224. else
  1225. nonpaging_prefetch_page(vcpu, sp);
  1226. trace_kvm_mmu_get_page(sp, true);
  1227. return sp;
  1228. }
  1229. static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
  1230. struct kvm_vcpu *vcpu, u64 addr)
  1231. {
  1232. iterator->addr = addr;
  1233. iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
  1234. iterator->level = vcpu->arch.mmu.shadow_root_level;
  1235. if (iterator->level == PT32E_ROOT_LEVEL) {
  1236. iterator->shadow_addr
  1237. = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  1238. iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
  1239. --iterator->level;
  1240. if (!iterator->shadow_addr)
  1241. iterator->level = 0;
  1242. }
  1243. }
  1244. static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
  1245. {
  1246. if (iterator->level < PT_PAGE_TABLE_LEVEL)
  1247. return false;
  1248. if (iterator->level == PT_PAGE_TABLE_LEVEL)
  1249. if (is_large_pte(*iterator->sptep))
  1250. return false;
  1251. iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
  1252. iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
  1253. return true;
  1254. }
  1255. static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
  1256. {
  1257. iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
  1258. --iterator->level;
  1259. }
  1260. static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp)
  1261. {
  1262. u64 spte;
  1263. spte = __pa(sp->spt)
  1264. | PT_PRESENT_MASK | PT_ACCESSED_MASK
  1265. | PT_WRITABLE_MASK | PT_USER_MASK;
  1266. __set_spte(sptep, spte);
  1267. }
  1268. static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
  1269. {
  1270. if (is_large_pte(*sptep)) {
  1271. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1272. kvm_flush_remote_tlbs(vcpu->kvm);
  1273. }
  1274. }
  1275. static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1276. unsigned direct_access)
  1277. {
  1278. if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
  1279. struct kvm_mmu_page *child;
  1280. /*
  1281. * For the direct sp, if the guest pte's dirty bit
  1282. * changed form clean to dirty, it will corrupt the
  1283. * sp's access: allow writable in the read-only sp,
  1284. * so we should update the spte at this point to get
  1285. * a new sp with the correct access.
  1286. */
  1287. child = page_header(*sptep & PT64_BASE_ADDR_MASK);
  1288. if (child->role.access == direct_access)
  1289. return;
  1290. mmu_page_remove_parent_pte(child, sptep);
  1291. __set_spte(sptep, shadow_trap_nonpresent_pte);
  1292. kvm_flush_remote_tlbs(vcpu->kvm);
  1293. }
  1294. }
  1295. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  1296. struct kvm_mmu_page *sp)
  1297. {
  1298. unsigned i;
  1299. u64 *pt;
  1300. u64 ent;
  1301. pt = sp->spt;
  1302. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1303. ent = pt[i];
  1304. if (is_shadow_present_pte(ent)) {
  1305. if (!is_last_spte(ent, sp->role.level)) {
  1306. ent &= PT64_BASE_ADDR_MASK;
  1307. mmu_page_remove_parent_pte(page_header(ent),
  1308. &pt[i]);
  1309. } else {
  1310. if (is_large_pte(ent))
  1311. --kvm->stat.lpages;
  1312. drop_spte(kvm, &pt[i],
  1313. shadow_trap_nonpresent_pte);
  1314. }
  1315. }
  1316. pt[i] = shadow_trap_nonpresent_pte;
  1317. }
  1318. }
  1319. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  1320. {
  1321. mmu_page_remove_parent_pte(sp, parent_pte);
  1322. }
  1323. static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
  1324. {
  1325. int i;
  1326. struct kvm_vcpu *vcpu;
  1327. kvm_for_each_vcpu(i, vcpu, kvm)
  1328. vcpu->arch.last_pte_updated = NULL;
  1329. }
  1330. static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
  1331. {
  1332. u64 *parent_pte;
  1333. while (sp->multimapped || sp->parent_pte) {
  1334. if (!sp->multimapped)
  1335. parent_pte = sp->parent_pte;
  1336. else {
  1337. struct kvm_pte_chain *chain;
  1338. chain = container_of(sp->parent_ptes.first,
  1339. struct kvm_pte_chain, link);
  1340. parent_pte = chain->parent_ptes[0];
  1341. }
  1342. BUG_ON(!parent_pte);
  1343. kvm_mmu_put_page(sp, parent_pte);
  1344. __set_spte(parent_pte, shadow_trap_nonpresent_pte);
  1345. }
  1346. }
  1347. static int mmu_zap_unsync_children(struct kvm *kvm,
  1348. struct kvm_mmu_page *parent,
  1349. struct list_head *invalid_list)
  1350. {
  1351. int i, zapped = 0;
  1352. struct mmu_page_path parents;
  1353. struct kvm_mmu_pages pages;
  1354. if (parent->role.level == PT_PAGE_TABLE_LEVEL)
  1355. return 0;
  1356. kvm_mmu_pages_init(parent, &parents, &pages);
  1357. while (mmu_unsync_walk(parent, &pages)) {
  1358. struct kvm_mmu_page *sp;
  1359. for_each_sp(pages, sp, parents, i) {
  1360. kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
  1361. mmu_pages_clear_parents(&parents);
  1362. zapped++;
  1363. }
  1364. kvm_mmu_pages_init(parent, &parents, &pages);
  1365. }
  1366. return zapped;
  1367. }
  1368. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1369. struct list_head *invalid_list)
  1370. {
  1371. int ret;
  1372. trace_kvm_mmu_prepare_zap_page(sp);
  1373. ++kvm->stat.mmu_shadow_zapped;
  1374. ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
  1375. kvm_mmu_page_unlink_children(kvm, sp);
  1376. kvm_mmu_unlink_parents(kvm, sp);
  1377. if (!sp->role.invalid && !sp->role.direct)
  1378. unaccount_shadowed(kvm, sp->gfn);
  1379. if (sp->unsync)
  1380. kvm_unlink_unsync_page(kvm, sp);
  1381. if (!sp->root_count) {
  1382. /* Count self */
  1383. ret++;
  1384. list_move(&sp->link, invalid_list);
  1385. } else {
  1386. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  1387. kvm_reload_remote_mmus(kvm);
  1388. }
  1389. sp->role.invalid = 1;
  1390. kvm_mmu_reset_last_pte_updated(kvm);
  1391. return ret;
  1392. }
  1393. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1394. struct list_head *invalid_list)
  1395. {
  1396. struct kvm_mmu_page *sp;
  1397. if (list_empty(invalid_list))
  1398. return;
  1399. kvm_flush_remote_tlbs(kvm);
  1400. do {
  1401. sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
  1402. WARN_ON(!sp->role.invalid || sp->root_count);
  1403. kvm_mmu_free_page(kvm, sp);
  1404. } while (!list_empty(invalid_list));
  1405. }
  1406. /*
  1407. * Changing the number of mmu pages allocated to the vm
  1408. * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
  1409. */
  1410. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
  1411. {
  1412. int used_pages;
  1413. LIST_HEAD(invalid_list);
  1414. used_pages = kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages;
  1415. used_pages = max(0, used_pages);
  1416. /*
  1417. * If we set the number of mmu pages to be smaller be than the
  1418. * number of actived pages , we must to free some mmu pages before we
  1419. * change the value
  1420. */
  1421. if (used_pages > kvm_nr_mmu_pages) {
  1422. while (used_pages > kvm_nr_mmu_pages &&
  1423. !list_empty(&kvm->arch.active_mmu_pages)) {
  1424. struct kvm_mmu_page *page;
  1425. page = container_of(kvm->arch.active_mmu_pages.prev,
  1426. struct kvm_mmu_page, link);
  1427. used_pages -= kvm_mmu_prepare_zap_page(kvm, page,
  1428. &invalid_list);
  1429. }
  1430. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1431. kvm_nr_mmu_pages = used_pages;
  1432. kvm->arch.n_free_mmu_pages = 0;
  1433. }
  1434. else
  1435. kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
  1436. - kvm->arch.n_alloc_mmu_pages;
  1437. kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
  1438. }
  1439. static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  1440. {
  1441. struct kvm_mmu_page *sp;
  1442. struct hlist_node *node;
  1443. LIST_HEAD(invalid_list);
  1444. int r;
  1445. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  1446. r = 0;
  1447. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
  1448. pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
  1449. sp->role.word);
  1450. r = 1;
  1451. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1452. }
  1453. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1454. return r;
  1455. }
  1456. static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
  1457. {
  1458. struct kvm_mmu_page *sp;
  1459. struct hlist_node *node;
  1460. LIST_HEAD(invalid_list);
  1461. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
  1462. pgprintk("%s: zap %lx %x\n",
  1463. __func__, gfn, sp->role.word);
  1464. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1465. }
  1466. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1467. }
  1468. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  1469. {
  1470. int slot = memslot_id(kvm, gfn);
  1471. struct kvm_mmu_page *sp = page_header(__pa(pte));
  1472. __set_bit(slot, sp->slot_bitmap);
  1473. }
  1474. static void mmu_convert_notrap(struct kvm_mmu_page *sp)
  1475. {
  1476. int i;
  1477. u64 *pt = sp->spt;
  1478. if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
  1479. return;
  1480. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1481. if (pt[i] == shadow_notrap_nonpresent_pte)
  1482. __set_spte(&pt[i], shadow_trap_nonpresent_pte);
  1483. }
  1484. }
  1485. /*
  1486. * The function is based on mtrr_type_lookup() in
  1487. * arch/x86/kernel/cpu/mtrr/generic.c
  1488. */
  1489. static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
  1490. u64 start, u64 end)
  1491. {
  1492. int i;
  1493. u64 base, mask;
  1494. u8 prev_match, curr_match;
  1495. int num_var_ranges = KVM_NR_VAR_MTRR;
  1496. if (!mtrr_state->enabled)
  1497. return 0xFF;
  1498. /* Make end inclusive end, instead of exclusive */
  1499. end--;
  1500. /* Look in fixed ranges. Just return the type as per start */
  1501. if (mtrr_state->have_fixed && (start < 0x100000)) {
  1502. int idx;
  1503. if (start < 0x80000) {
  1504. idx = 0;
  1505. idx += (start >> 16);
  1506. return mtrr_state->fixed_ranges[idx];
  1507. } else if (start < 0xC0000) {
  1508. idx = 1 * 8;
  1509. idx += ((start - 0x80000) >> 14);
  1510. return mtrr_state->fixed_ranges[idx];
  1511. } else if (start < 0x1000000) {
  1512. idx = 3 * 8;
  1513. idx += ((start - 0xC0000) >> 12);
  1514. return mtrr_state->fixed_ranges[idx];
  1515. }
  1516. }
  1517. /*
  1518. * Look in variable ranges
  1519. * Look of multiple ranges matching this address and pick type
  1520. * as per MTRR precedence
  1521. */
  1522. if (!(mtrr_state->enabled & 2))
  1523. return mtrr_state->def_type;
  1524. prev_match = 0xFF;
  1525. for (i = 0; i < num_var_ranges; ++i) {
  1526. unsigned short start_state, end_state;
  1527. if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
  1528. continue;
  1529. base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
  1530. (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
  1531. mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
  1532. (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
  1533. start_state = ((start & mask) == (base & mask));
  1534. end_state = ((end & mask) == (base & mask));
  1535. if (start_state != end_state)
  1536. return 0xFE;
  1537. if ((start & mask) != (base & mask))
  1538. continue;
  1539. curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
  1540. if (prev_match == 0xFF) {
  1541. prev_match = curr_match;
  1542. continue;
  1543. }
  1544. if (prev_match == MTRR_TYPE_UNCACHABLE ||
  1545. curr_match == MTRR_TYPE_UNCACHABLE)
  1546. return MTRR_TYPE_UNCACHABLE;
  1547. if ((prev_match == MTRR_TYPE_WRBACK &&
  1548. curr_match == MTRR_TYPE_WRTHROUGH) ||
  1549. (prev_match == MTRR_TYPE_WRTHROUGH &&
  1550. curr_match == MTRR_TYPE_WRBACK)) {
  1551. prev_match = MTRR_TYPE_WRTHROUGH;
  1552. curr_match = MTRR_TYPE_WRTHROUGH;
  1553. }
  1554. if (prev_match != curr_match)
  1555. return MTRR_TYPE_UNCACHABLE;
  1556. }
  1557. if (prev_match != 0xFF)
  1558. return prev_match;
  1559. return mtrr_state->def_type;
  1560. }
  1561. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
  1562. {
  1563. u8 mtrr;
  1564. mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
  1565. (gfn << PAGE_SHIFT) + PAGE_SIZE);
  1566. if (mtrr == 0xfe || mtrr == 0xff)
  1567. mtrr = MTRR_TYPE_WRBACK;
  1568. return mtrr;
  1569. }
  1570. EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
  1571. static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1572. {
  1573. trace_kvm_mmu_unsync_page(sp);
  1574. ++vcpu->kvm->stat.mmu_unsync;
  1575. sp->unsync = 1;
  1576. kvm_mmu_mark_parents_unsync(sp);
  1577. mmu_convert_notrap(sp);
  1578. }
  1579. static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1580. {
  1581. struct kvm_mmu_page *s;
  1582. struct hlist_node *node;
  1583. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1584. if (s->unsync)
  1585. continue;
  1586. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1587. __kvm_unsync_page(vcpu, s);
  1588. }
  1589. }
  1590. static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
  1591. bool can_unsync)
  1592. {
  1593. struct kvm_mmu_page *s;
  1594. struct hlist_node *node;
  1595. bool need_unsync = false;
  1596. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1597. if (!can_unsync)
  1598. return 1;
  1599. if (s->role.level != PT_PAGE_TABLE_LEVEL)
  1600. return 1;
  1601. if (!need_unsync && !s->unsync) {
  1602. if (!oos_shadow)
  1603. return 1;
  1604. need_unsync = true;
  1605. }
  1606. }
  1607. if (need_unsync)
  1608. kvm_unsync_pages(vcpu, gfn);
  1609. return 0;
  1610. }
  1611. static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1612. unsigned pte_access, int user_fault,
  1613. int write_fault, int dirty, int level,
  1614. gfn_t gfn, pfn_t pfn, bool speculative,
  1615. bool can_unsync, bool reset_host_protection)
  1616. {
  1617. u64 spte;
  1618. int ret = 0;
  1619. /*
  1620. * We don't set the accessed bit, since we sometimes want to see
  1621. * whether the guest actually used the pte (in order to detect
  1622. * demand paging).
  1623. */
  1624. spte = shadow_base_present_pte | shadow_dirty_mask;
  1625. if (!speculative)
  1626. spte |= shadow_accessed_mask;
  1627. if (!dirty)
  1628. pte_access &= ~ACC_WRITE_MASK;
  1629. if (pte_access & ACC_EXEC_MASK)
  1630. spte |= shadow_x_mask;
  1631. else
  1632. spte |= shadow_nx_mask;
  1633. if (pte_access & ACC_USER_MASK)
  1634. spte |= shadow_user_mask;
  1635. if (level > PT_PAGE_TABLE_LEVEL)
  1636. spte |= PT_PAGE_SIZE_MASK;
  1637. if (tdp_enabled)
  1638. spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
  1639. kvm_is_mmio_pfn(pfn));
  1640. if (reset_host_protection)
  1641. spte |= SPTE_HOST_WRITEABLE;
  1642. spte |= (u64)pfn << PAGE_SHIFT;
  1643. if ((pte_access & ACC_WRITE_MASK)
  1644. || (!tdp_enabled && write_fault && !is_write_protection(vcpu)
  1645. && !user_fault)) {
  1646. if (level > PT_PAGE_TABLE_LEVEL &&
  1647. has_wrprotected_page(vcpu->kvm, gfn, level)) {
  1648. ret = 1;
  1649. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1650. goto done;
  1651. }
  1652. spte |= PT_WRITABLE_MASK;
  1653. if (!tdp_enabled && !(pte_access & ACC_WRITE_MASK))
  1654. spte &= ~PT_USER_MASK;
  1655. /*
  1656. * Optimization: for pte sync, if spte was writable the hash
  1657. * lookup is unnecessary (and expensive). Write protection
  1658. * is responsibility of mmu_get_page / kvm_sync_page.
  1659. * Same reasoning can be applied to dirty page accounting.
  1660. */
  1661. if (!can_unsync && is_writable_pte(*sptep))
  1662. goto set_pte;
  1663. if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
  1664. pgprintk("%s: found shadow page for %lx, marking ro\n",
  1665. __func__, gfn);
  1666. ret = 1;
  1667. pte_access &= ~ACC_WRITE_MASK;
  1668. if (is_writable_pte(spte))
  1669. spte &= ~PT_WRITABLE_MASK;
  1670. }
  1671. }
  1672. if (pte_access & ACC_WRITE_MASK)
  1673. mark_page_dirty(vcpu->kvm, gfn);
  1674. set_pte:
  1675. if (is_writable_pte(*sptep) && !is_writable_pte(spte))
  1676. kvm_set_pfn_dirty(pfn);
  1677. update_spte(sptep, spte);
  1678. done:
  1679. return ret;
  1680. }
  1681. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1682. unsigned pt_access, unsigned pte_access,
  1683. int user_fault, int write_fault, int dirty,
  1684. int *ptwrite, int level, gfn_t gfn,
  1685. pfn_t pfn, bool speculative,
  1686. bool reset_host_protection)
  1687. {
  1688. int was_rmapped = 0;
  1689. int rmap_count;
  1690. pgprintk("%s: spte %llx access %x write_fault %d"
  1691. " user_fault %d gfn %lx\n",
  1692. __func__, *sptep, pt_access,
  1693. write_fault, user_fault, gfn);
  1694. if (is_rmap_spte(*sptep)) {
  1695. /*
  1696. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  1697. * the parent of the now unreachable PTE.
  1698. */
  1699. if (level > PT_PAGE_TABLE_LEVEL &&
  1700. !is_large_pte(*sptep)) {
  1701. struct kvm_mmu_page *child;
  1702. u64 pte = *sptep;
  1703. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1704. mmu_page_remove_parent_pte(child, sptep);
  1705. __set_spte(sptep, shadow_trap_nonpresent_pte);
  1706. kvm_flush_remote_tlbs(vcpu->kvm);
  1707. } else if (pfn != spte_to_pfn(*sptep)) {
  1708. pgprintk("hfn old %lx new %lx\n",
  1709. spte_to_pfn(*sptep), pfn);
  1710. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1711. kvm_flush_remote_tlbs(vcpu->kvm);
  1712. } else
  1713. was_rmapped = 1;
  1714. }
  1715. if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
  1716. dirty, level, gfn, pfn, speculative, true,
  1717. reset_host_protection)) {
  1718. if (write_fault)
  1719. *ptwrite = 1;
  1720. kvm_mmu_flush_tlb(vcpu);
  1721. }
  1722. pgprintk("%s: setting spte %llx\n", __func__, *sptep);
  1723. pgprintk("instantiating %s PTE (%s) at %ld (%llx) addr %p\n",
  1724. is_large_pte(*sptep)? "2MB" : "4kB",
  1725. *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
  1726. *sptep, sptep);
  1727. if (!was_rmapped && is_large_pte(*sptep))
  1728. ++vcpu->kvm->stat.lpages;
  1729. page_header_update_slot(vcpu->kvm, sptep, gfn);
  1730. if (!was_rmapped) {
  1731. rmap_count = rmap_add(vcpu, sptep, gfn);
  1732. if (rmap_count > RMAP_RECYCLE_THRESHOLD)
  1733. rmap_recycle(vcpu, sptep, gfn);
  1734. }
  1735. kvm_release_pfn_clean(pfn);
  1736. if (speculative) {
  1737. vcpu->arch.last_pte_updated = sptep;
  1738. vcpu->arch.last_pte_gfn = gfn;
  1739. }
  1740. }
  1741. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  1742. {
  1743. }
  1744. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  1745. int level, gfn_t gfn, pfn_t pfn)
  1746. {
  1747. struct kvm_shadow_walk_iterator iterator;
  1748. struct kvm_mmu_page *sp;
  1749. int pt_write = 0;
  1750. gfn_t pseudo_gfn;
  1751. for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
  1752. if (iterator.level == level) {
  1753. mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, ACC_ALL,
  1754. 0, write, 1, &pt_write,
  1755. level, gfn, pfn, false, true);
  1756. ++vcpu->stat.pf_fixed;
  1757. break;
  1758. }
  1759. if (*iterator.sptep == shadow_trap_nonpresent_pte) {
  1760. u64 base_addr = iterator.addr;
  1761. base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
  1762. pseudo_gfn = base_addr >> PAGE_SHIFT;
  1763. sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
  1764. iterator.level - 1,
  1765. 1, ACC_ALL, iterator.sptep);
  1766. if (!sp) {
  1767. pgprintk("nonpaging_map: ENOMEM\n");
  1768. kvm_release_pfn_clean(pfn);
  1769. return -ENOMEM;
  1770. }
  1771. __set_spte(iterator.sptep,
  1772. __pa(sp->spt)
  1773. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  1774. | shadow_user_mask | shadow_x_mask);
  1775. }
  1776. }
  1777. return pt_write;
  1778. }
  1779. static void kvm_send_hwpoison_signal(struct kvm *kvm, gfn_t gfn)
  1780. {
  1781. char buf[1];
  1782. void __user *hva;
  1783. int r;
  1784. /* Touch the page, so send SIGBUS */
  1785. hva = (void __user *)gfn_to_hva(kvm, gfn);
  1786. r = copy_from_user(buf, hva, 1);
  1787. }
  1788. static int kvm_handle_bad_page(struct kvm *kvm, gfn_t gfn, pfn_t pfn)
  1789. {
  1790. kvm_release_pfn_clean(pfn);
  1791. if (is_hwpoison_pfn(pfn)) {
  1792. kvm_send_hwpoison_signal(kvm, gfn);
  1793. return 0;
  1794. } else if (is_fault_pfn(pfn))
  1795. return -EFAULT;
  1796. return 1;
  1797. }
  1798. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
  1799. {
  1800. int r;
  1801. int level;
  1802. pfn_t pfn;
  1803. unsigned long mmu_seq;
  1804. level = mapping_level(vcpu, gfn);
  1805. /*
  1806. * This path builds a PAE pagetable - so we can map 2mb pages at
  1807. * maximum. Therefore check if the level is larger than that.
  1808. */
  1809. if (level > PT_DIRECTORY_LEVEL)
  1810. level = PT_DIRECTORY_LEVEL;
  1811. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  1812. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1813. smp_rmb();
  1814. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1815. /* mmio */
  1816. if (is_error_pfn(pfn))
  1817. return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
  1818. spin_lock(&vcpu->kvm->mmu_lock);
  1819. if (mmu_notifier_retry(vcpu, mmu_seq))
  1820. goto out_unlock;
  1821. kvm_mmu_free_some_pages(vcpu);
  1822. r = __direct_map(vcpu, v, write, level, gfn, pfn);
  1823. spin_unlock(&vcpu->kvm->mmu_lock);
  1824. return r;
  1825. out_unlock:
  1826. spin_unlock(&vcpu->kvm->mmu_lock);
  1827. kvm_release_pfn_clean(pfn);
  1828. return 0;
  1829. }
  1830. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  1831. {
  1832. int i;
  1833. struct kvm_mmu_page *sp;
  1834. LIST_HEAD(invalid_list);
  1835. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1836. return;
  1837. spin_lock(&vcpu->kvm->mmu_lock);
  1838. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1839. hpa_t root = vcpu->arch.mmu.root_hpa;
  1840. sp = page_header(root);
  1841. --sp->root_count;
  1842. if (!sp->root_count && sp->role.invalid) {
  1843. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  1844. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1845. }
  1846. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1847. spin_unlock(&vcpu->kvm->mmu_lock);
  1848. return;
  1849. }
  1850. for (i = 0; i < 4; ++i) {
  1851. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1852. if (root) {
  1853. root &= PT64_BASE_ADDR_MASK;
  1854. sp = page_header(root);
  1855. --sp->root_count;
  1856. if (!sp->root_count && sp->role.invalid)
  1857. kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  1858. &invalid_list);
  1859. }
  1860. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  1861. }
  1862. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1863. spin_unlock(&vcpu->kvm->mmu_lock);
  1864. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1865. }
  1866. static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
  1867. {
  1868. int ret = 0;
  1869. if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
  1870. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  1871. ret = 1;
  1872. }
  1873. return ret;
  1874. }
  1875. static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
  1876. {
  1877. int i;
  1878. gfn_t root_gfn;
  1879. struct kvm_mmu_page *sp;
  1880. int direct = 0;
  1881. u64 pdptr;
  1882. root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
  1883. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1884. hpa_t root = vcpu->arch.mmu.root_hpa;
  1885. ASSERT(!VALID_PAGE(root));
  1886. if (mmu_check_root(vcpu, root_gfn))
  1887. return 1;
  1888. if (tdp_enabled) {
  1889. direct = 1;
  1890. root_gfn = 0;
  1891. }
  1892. spin_lock(&vcpu->kvm->mmu_lock);
  1893. kvm_mmu_free_some_pages(vcpu);
  1894. sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
  1895. PT64_ROOT_LEVEL, direct,
  1896. ACC_ALL, NULL);
  1897. root = __pa(sp->spt);
  1898. ++sp->root_count;
  1899. spin_unlock(&vcpu->kvm->mmu_lock);
  1900. vcpu->arch.mmu.root_hpa = root;
  1901. return 0;
  1902. }
  1903. direct = !is_paging(vcpu);
  1904. for (i = 0; i < 4; ++i) {
  1905. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1906. ASSERT(!VALID_PAGE(root));
  1907. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  1908. pdptr = kvm_pdptr_read(vcpu, i);
  1909. if (!is_present_gpte(pdptr)) {
  1910. vcpu->arch.mmu.pae_root[i] = 0;
  1911. continue;
  1912. }
  1913. root_gfn = pdptr >> PAGE_SHIFT;
  1914. } else if (vcpu->arch.mmu.root_level == 0)
  1915. root_gfn = 0;
  1916. if (mmu_check_root(vcpu, root_gfn))
  1917. return 1;
  1918. if (tdp_enabled) {
  1919. direct = 1;
  1920. root_gfn = i << 30;
  1921. }
  1922. spin_lock(&vcpu->kvm->mmu_lock);
  1923. kvm_mmu_free_some_pages(vcpu);
  1924. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  1925. PT32_ROOT_LEVEL, direct,
  1926. ACC_ALL, NULL);
  1927. root = __pa(sp->spt);
  1928. ++sp->root_count;
  1929. spin_unlock(&vcpu->kvm->mmu_lock);
  1930. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  1931. }
  1932. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  1933. return 0;
  1934. }
  1935. static void mmu_sync_roots(struct kvm_vcpu *vcpu)
  1936. {
  1937. int i;
  1938. struct kvm_mmu_page *sp;
  1939. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1940. return;
  1941. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1942. hpa_t root = vcpu->arch.mmu.root_hpa;
  1943. sp = page_header(root);
  1944. mmu_sync_children(vcpu, sp);
  1945. return;
  1946. }
  1947. for (i = 0; i < 4; ++i) {
  1948. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1949. if (root && VALID_PAGE(root)) {
  1950. root &= PT64_BASE_ADDR_MASK;
  1951. sp = page_header(root);
  1952. mmu_sync_children(vcpu, sp);
  1953. }
  1954. }
  1955. }
  1956. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
  1957. {
  1958. spin_lock(&vcpu->kvm->mmu_lock);
  1959. mmu_sync_roots(vcpu);
  1960. spin_unlock(&vcpu->kvm->mmu_lock);
  1961. }
  1962. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
  1963. u32 access, u32 *error)
  1964. {
  1965. if (error)
  1966. *error = 0;
  1967. return vaddr;
  1968. }
  1969. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  1970. u32 error_code)
  1971. {
  1972. gfn_t gfn;
  1973. int r;
  1974. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  1975. r = mmu_topup_memory_caches(vcpu);
  1976. if (r)
  1977. return r;
  1978. ASSERT(vcpu);
  1979. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1980. gfn = gva >> PAGE_SHIFT;
  1981. return nonpaging_map(vcpu, gva & PAGE_MASK,
  1982. error_code & PFERR_WRITE_MASK, gfn);
  1983. }
  1984. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
  1985. u32 error_code)
  1986. {
  1987. pfn_t pfn;
  1988. int r;
  1989. int level;
  1990. gfn_t gfn = gpa >> PAGE_SHIFT;
  1991. unsigned long mmu_seq;
  1992. ASSERT(vcpu);
  1993. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1994. r = mmu_topup_memory_caches(vcpu);
  1995. if (r)
  1996. return r;
  1997. level = mapping_level(vcpu, gfn);
  1998. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  1999. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2000. smp_rmb();
  2001. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2002. if (is_error_pfn(pfn))
  2003. return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
  2004. spin_lock(&vcpu->kvm->mmu_lock);
  2005. if (mmu_notifier_retry(vcpu, mmu_seq))
  2006. goto out_unlock;
  2007. kvm_mmu_free_some_pages(vcpu);
  2008. r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
  2009. level, gfn, pfn);
  2010. spin_unlock(&vcpu->kvm->mmu_lock);
  2011. return r;
  2012. out_unlock:
  2013. spin_unlock(&vcpu->kvm->mmu_lock);
  2014. kvm_release_pfn_clean(pfn);
  2015. return 0;
  2016. }
  2017. static void nonpaging_free(struct kvm_vcpu *vcpu)
  2018. {
  2019. mmu_free_roots(vcpu);
  2020. }
  2021. static int nonpaging_init_context(struct kvm_vcpu *vcpu)
  2022. {
  2023. struct kvm_mmu *context = &vcpu->arch.mmu;
  2024. context->new_cr3 = nonpaging_new_cr3;
  2025. context->page_fault = nonpaging_page_fault;
  2026. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2027. context->free = nonpaging_free;
  2028. context->prefetch_page = nonpaging_prefetch_page;
  2029. context->sync_page = nonpaging_sync_page;
  2030. context->invlpg = nonpaging_invlpg;
  2031. context->root_level = 0;
  2032. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2033. context->root_hpa = INVALID_PAGE;
  2034. return 0;
  2035. }
  2036. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2037. {
  2038. ++vcpu->stat.tlb_flush;
  2039. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  2040. }
  2041. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  2042. {
  2043. pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
  2044. mmu_free_roots(vcpu);
  2045. }
  2046. static void inject_page_fault(struct kvm_vcpu *vcpu,
  2047. u64 addr,
  2048. u32 err_code)
  2049. {
  2050. kvm_inject_page_fault(vcpu, addr, err_code);
  2051. }
  2052. static void paging_free(struct kvm_vcpu *vcpu)
  2053. {
  2054. nonpaging_free(vcpu);
  2055. }
  2056. static bool is_rsvd_bits_set(struct kvm_vcpu *vcpu, u64 gpte, int level)
  2057. {
  2058. int bit7;
  2059. bit7 = (gpte >> 7) & 1;
  2060. return (gpte & vcpu->arch.mmu.rsvd_bits_mask[bit7][level-1]) != 0;
  2061. }
  2062. #define PTTYPE 64
  2063. #include "paging_tmpl.h"
  2064. #undef PTTYPE
  2065. #define PTTYPE 32
  2066. #include "paging_tmpl.h"
  2067. #undef PTTYPE
  2068. static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, int level)
  2069. {
  2070. struct kvm_mmu *context = &vcpu->arch.mmu;
  2071. int maxphyaddr = cpuid_maxphyaddr(vcpu);
  2072. u64 exb_bit_rsvd = 0;
  2073. if (!is_nx(vcpu))
  2074. exb_bit_rsvd = rsvd_bits(63, 63);
  2075. switch (level) {
  2076. case PT32_ROOT_LEVEL:
  2077. /* no rsvd bits for 2 level 4K page table entries */
  2078. context->rsvd_bits_mask[0][1] = 0;
  2079. context->rsvd_bits_mask[0][0] = 0;
  2080. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2081. if (!is_pse(vcpu)) {
  2082. context->rsvd_bits_mask[1][1] = 0;
  2083. break;
  2084. }
  2085. if (is_cpuid_PSE36())
  2086. /* 36bits PSE 4MB page */
  2087. context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
  2088. else
  2089. /* 32 bits PSE 4MB page */
  2090. context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
  2091. break;
  2092. case PT32E_ROOT_LEVEL:
  2093. context->rsvd_bits_mask[0][2] =
  2094. rsvd_bits(maxphyaddr, 63) |
  2095. rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
  2096. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2097. rsvd_bits(maxphyaddr, 62); /* PDE */
  2098. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2099. rsvd_bits(maxphyaddr, 62); /* PTE */
  2100. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2101. rsvd_bits(maxphyaddr, 62) |
  2102. rsvd_bits(13, 20); /* large page */
  2103. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2104. break;
  2105. case PT64_ROOT_LEVEL:
  2106. context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
  2107. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2108. context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
  2109. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2110. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2111. rsvd_bits(maxphyaddr, 51);
  2112. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2113. rsvd_bits(maxphyaddr, 51);
  2114. context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
  2115. context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
  2116. rsvd_bits(maxphyaddr, 51) |
  2117. rsvd_bits(13, 29);
  2118. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2119. rsvd_bits(maxphyaddr, 51) |
  2120. rsvd_bits(13, 20); /* large page */
  2121. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2122. break;
  2123. }
  2124. }
  2125. static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
  2126. {
  2127. struct kvm_mmu *context = &vcpu->arch.mmu;
  2128. ASSERT(is_pae(vcpu));
  2129. context->new_cr3 = paging_new_cr3;
  2130. context->page_fault = paging64_page_fault;
  2131. context->gva_to_gpa = paging64_gva_to_gpa;
  2132. context->prefetch_page = paging64_prefetch_page;
  2133. context->sync_page = paging64_sync_page;
  2134. context->invlpg = paging64_invlpg;
  2135. context->free = paging_free;
  2136. context->root_level = level;
  2137. context->shadow_root_level = level;
  2138. context->root_hpa = INVALID_PAGE;
  2139. return 0;
  2140. }
  2141. static int paging64_init_context(struct kvm_vcpu *vcpu)
  2142. {
  2143. reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
  2144. return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
  2145. }
  2146. static int paging32_init_context(struct kvm_vcpu *vcpu)
  2147. {
  2148. struct kvm_mmu *context = &vcpu->arch.mmu;
  2149. reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
  2150. context->new_cr3 = paging_new_cr3;
  2151. context->page_fault = paging32_page_fault;
  2152. context->gva_to_gpa = paging32_gva_to_gpa;
  2153. context->free = paging_free;
  2154. context->prefetch_page = paging32_prefetch_page;
  2155. context->sync_page = paging32_sync_page;
  2156. context->invlpg = paging32_invlpg;
  2157. context->root_level = PT32_ROOT_LEVEL;
  2158. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2159. context->root_hpa = INVALID_PAGE;
  2160. return 0;
  2161. }
  2162. static int paging32E_init_context(struct kvm_vcpu *vcpu)
  2163. {
  2164. reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
  2165. return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
  2166. }
  2167. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  2168. {
  2169. struct kvm_mmu *context = &vcpu->arch.mmu;
  2170. context->new_cr3 = nonpaging_new_cr3;
  2171. context->page_fault = tdp_page_fault;
  2172. context->free = nonpaging_free;
  2173. context->prefetch_page = nonpaging_prefetch_page;
  2174. context->sync_page = nonpaging_sync_page;
  2175. context->invlpg = nonpaging_invlpg;
  2176. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  2177. context->root_hpa = INVALID_PAGE;
  2178. if (!is_paging(vcpu)) {
  2179. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2180. context->root_level = 0;
  2181. } else if (is_long_mode(vcpu)) {
  2182. reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
  2183. context->gva_to_gpa = paging64_gva_to_gpa;
  2184. context->root_level = PT64_ROOT_LEVEL;
  2185. } else if (is_pae(vcpu)) {
  2186. reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
  2187. context->gva_to_gpa = paging64_gva_to_gpa;
  2188. context->root_level = PT32E_ROOT_LEVEL;
  2189. } else {
  2190. reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
  2191. context->gva_to_gpa = paging32_gva_to_gpa;
  2192. context->root_level = PT32_ROOT_LEVEL;
  2193. }
  2194. return 0;
  2195. }
  2196. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  2197. {
  2198. int r;
  2199. ASSERT(vcpu);
  2200. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2201. if (!is_paging(vcpu))
  2202. r = nonpaging_init_context(vcpu);
  2203. else if (is_long_mode(vcpu))
  2204. r = paging64_init_context(vcpu);
  2205. else if (is_pae(vcpu))
  2206. r = paging32E_init_context(vcpu);
  2207. else
  2208. r = paging32_init_context(vcpu);
  2209. vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
  2210. vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
  2211. return r;
  2212. }
  2213. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  2214. {
  2215. vcpu->arch.update_pte.pfn = bad_pfn;
  2216. if (tdp_enabled)
  2217. return init_kvm_tdp_mmu(vcpu);
  2218. else
  2219. return init_kvm_softmmu(vcpu);
  2220. }
  2221. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  2222. {
  2223. ASSERT(vcpu);
  2224. if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2225. /* mmu.free() should set root_hpa = INVALID_PAGE */
  2226. vcpu->arch.mmu.free(vcpu);
  2227. }
  2228. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  2229. {
  2230. destroy_kvm_mmu(vcpu);
  2231. return init_kvm_mmu(vcpu);
  2232. }
  2233. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  2234. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  2235. {
  2236. int r;
  2237. r = mmu_topup_memory_caches(vcpu);
  2238. if (r)
  2239. goto out;
  2240. r = mmu_alloc_roots(vcpu);
  2241. spin_lock(&vcpu->kvm->mmu_lock);
  2242. mmu_sync_roots(vcpu);
  2243. spin_unlock(&vcpu->kvm->mmu_lock);
  2244. if (r)
  2245. goto out;
  2246. /* set_cr3() should ensure TLB has been flushed */
  2247. kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  2248. out:
  2249. return r;
  2250. }
  2251. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  2252. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  2253. {
  2254. mmu_free_roots(vcpu);
  2255. }
  2256. static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
  2257. struct kvm_mmu_page *sp,
  2258. u64 *spte)
  2259. {
  2260. u64 pte;
  2261. struct kvm_mmu_page *child;
  2262. pte = *spte;
  2263. if (is_shadow_present_pte(pte)) {
  2264. if (is_last_spte(pte, sp->role.level))
  2265. drop_spte(vcpu->kvm, spte, shadow_trap_nonpresent_pte);
  2266. else {
  2267. child = page_header(pte & PT64_BASE_ADDR_MASK);
  2268. mmu_page_remove_parent_pte(child, spte);
  2269. }
  2270. }
  2271. __set_spte(spte, shadow_trap_nonpresent_pte);
  2272. if (is_large_pte(pte))
  2273. --vcpu->kvm->stat.lpages;
  2274. }
  2275. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  2276. struct kvm_mmu_page *sp,
  2277. u64 *spte,
  2278. const void *new)
  2279. {
  2280. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  2281. ++vcpu->kvm->stat.mmu_pde_zapped;
  2282. return;
  2283. }
  2284. if (is_rsvd_bits_set(vcpu, *(u64 *)new, PT_PAGE_TABLE_LEVEL))
  2285. return;
  2286. ++vcpu->kvm->stat.mmu_pte_updated;
  2287. if (!sp->role.cr4_pae)
  2288. paging32_update_pte(vcpu, sp, spte, new);
  2289. else
  2290. paging64_update_pte(vcpu, sp, spte, new);
  2291. }
  2292. static bool need_remote_flush(u64 old, u64 new)
  2293. {
  2294. if (!is_shadow_present_pte(old))
  2295. return false;
  2296. if (!is_shadow_present_pte(new))
  2297. return true;
  2298. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  2299. return true;
  2300. old ^= PT64_NX_MASK;
  2301. new ^= PT64_NX_MASK;
  2302. return (old & ~new & PT64_PERM_MASK) != 0;
  2303. }
  2304. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
  2305. bool remote_flush, bool local_flush)
  2306. {
  2307. if (zap_page)
  2308. return;
  2309. if (remote_flush)
  2310. kvm_flush_remote_tlbs(vcpu->kvm);
  2311. else if (local_flush)
  2312. kvm_mmu_flush_tlb(vcpu);
  2313. }
  2314. static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
  2315. {
  2316. u64 *spte = vcpu->arch.last_pte_updated;
  2317. return !!(spte && (*spte & shadow_accessed_mask));
  2318. }
  2319. static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2320. u64 gpte)
  2321. {
  2322. gfn_t gfn;
  2323. pfn_t pfn;
  2324. if (!is_present_gpte(gpte))
  2325. return;
  2326. gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  2327. vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2328. smp_rmb();
  2329. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2330. if (is_error_pfn(pfn)) {
  2331. kvm_release_pfn_clean(pfn);
  2332. return;
  2333. }
  2334. vcpu->arch.update_pte.gfn = gfn;
  2335. vcpu->arch.update_pte.pfn = pfn;
  2336. }
  2337. static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
  2338. {
  2339. u64 *spte = vcpu->arch.last_pte_updated;
  2340. if (spte
  2341. && vcpu->arch.last_pte_gfn == gfn
  2342. && shadow_accessed_mask
  2343. && !(*spte & shadow_accessed_mask)
  2344. && is_shadow_present_pte(*spte))
  2345. set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  2346. }
  2347. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2348. const u8 *new, int bytes,
  2349. bool guest_initiated)
  2350. {
  2351. gfn_t gfn = gpa >> PAGE_SHIFT;
  2352. union kvm_mmu_page_role mask = { .word = 0 };
  2353. struct kvm_mmu_page *sp;
  2354. struct hlist_node *node;
  2355. LIST_HEAD(invalid_list);
  2356. u64 entry, gentry;
  2357. u64 *spte;
  2358. unsigned offset = offset_in_page(gpa);
  2359. unsigned pte_size;
  2360. unsigned page_offset;
  2361. unsigned misaligned;
  2362. unsigned quadrant;
  2363. int level;
  2364. int flooded = 0;
  2365. int npte;
  2366. int r;
  2367. int invlpg_counter;
  2368. bool remote_flush, local_flush, zap_page;
  2369. zap_page = remote_flush = local_flush = false;
  2370. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  2371. invlpg_counter = atomic_read(&vcpu->kvm->arch.invlpg_counter);
  2372. /*
  2373. * Assume that the pte write on a page table of the same type
  2374. * as the current vcpu paging mode. This is nearly always true
  2375. * (might be false while changing modes). Note it is verified later
  2376. * by update_pte().
  2377. */
  2378. if ((is_pae(vcpu) && bytes == 4) || !new) {
  2379. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  2380. if (is_pae(vcpu)) {
  2381. gpa &= ~(gpa_t)7;
  2382. bytes = 8;
  2383. }
  2384. r = kvm_read_guest(vcpu->kvm, gpa, &gentry, min(bytes, 8));
  2385. if (r)
  2386. gentry = 0;
  2387. new = (const u8 *)&gentry;
  2388. }
  2389. switch (bytes) {
  2390. case 4:
  2391. gentry = *(const u32 *)new;
  2392. break;
  2393. case 8:
  2394. gentry = *(const u64 *)new;
  2395. break;
  2396. default:
  2397. gentry = 0;
  2398. break;
  2399. }
  2400. mmu_guess_page_from_pte_write(vcpu, gpa, gentry);
  2401. spin_lock(&vcpu->kvm->mmu_lock);
  2402. if (atomic_read(&vcpu->kvm->arch.invlpg_counter) != invlpg_counter)
  2403. gentry = 0;
  2404. kvm_mmu_access_page(vcpu, gfn);
  2405. kvm_mmu_free_some_pages(vcpu);
  2406. ++vcpu->kvm->stat.mmu_pte_write;
  2407. kvm_mmu_audit(vcpu, "pre pte write");
  2408. if (guest_initiated) {
  2409. if (gfn == vcpu->arch.last_pt_write_gfn
  2410. && !last_updated_pte_accessed(vcpu)) {
  2411. ++vcpu->arch.last_pt_write_count;
  2412. if (vcpu->arch.last_pt_write_count >= 3)
  2413. flooded = 1;
  2414. } else {
  2415. vcpu->arch.last_pt_write_gfn = gfn;
  2416. vcpu->arch.last_pt_write_count = 1;
  2417. vcpu->arch.last_pte_updated = NULL;
  2418. }
  2419. }
  2420. mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
  2421. for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn, node) {
  2422. pte_size = sp->role.cr4_pae ? 8 : 4;
  2423. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  2424. misaligned |= bytes < 4;
  2425. if (misaligned || flooded) {
  2426. /*
  2427. * Misaligned accesses are too much trouble to fix
  2428. * up; also, they usually indicate a page is not used
  2429. * as a page table.
  2430. *
  2431. * If we're seeing too many writes to a page,
  2432. * it may no longer be a page table, or we may be
  2433. * forking, in which case it is better to unmap the
  2434. * page.
  2435. */
  2436. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  2437. gpa, bytes, sp->role.word);
  2438. zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  2439. &invalid_list);
  2440. ++vcpu->kvm->stat.mmu_flooded;
  2441. continue;
  2442. }
  2443. page_offset = offset;
  2444. level = sp->role.level;
  2445. npte = 1;
  2446. if (!sp->role.cr4_pae) {
  2447. page_offset <<= 1; /* 32->64 */
  2448. /*
  2449. * A 32-bit pde maps 4MB while the shadow pdes map
  2450. * only 2MB. So we need to double the offset again
  2451. * and zap two pdes instead of one.
  2452. */
  2453. if (level == PT32_ROOT_LEVEL) {
  2454. page_offset &= ~7; /* kill rounding error */
  2455. page_offset <<= 1;
  2456. npte = 2;
  2457. }
  2458. quadrant = page_offset >> PAGE_SHIFT;
  2459. page_offset &= ~PAGE_MASK;
  2460. if (quadrant != sp->role.quadrant)
  2461. continue;
  2462. }
  2463. local_flush = true;
  2464. spte = &sp->spt[page_offset / sizeof(*spte)];
  2465. while (npte--) {
  2466. entry = *spte;
  2467. mmu_pte_write_zap_pte(vcpu, sp, spte);
  2468. if (gentry &&
  2469. !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
  2470. & mask.word))
  2471. mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
  2472. if (!remote_flush && need_remote_flush(entry, *spte))
  2473. remote_flush = true;
  2474. ++spte;
  2475. }
  2476. }
  2477. mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
  2478. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2479. kvm_mmu_audit(vcpu, "post pte write");
  2480. spin_unlock(&vcpu->kvm->mmu_lock);
  2481. if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
  2482. kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
  2483. vcpu->arch.update_pte.pfn = bad_pfn;
  2484. }
  2485. }
  2486. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  2487. {
  2488. gpa_t gpa;
  2489. int r;
  2490. if (tdp_enabled)
  2491. return 0;
  2492. gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
  2493. spin_lock(&vcpu->kvm->mmu_lock);
  2494. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2495. spin_unlock(&vcpu->kvm->mmu_lock);
  2496. return r;
  2497. }
  2498. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
  2499. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  2500. {
  2501. int free_pages;
  2502. LIST_HEAD(invalid_list);
  2503. free_pages = vcpu->kvm->arch.n_free_mmu_pages;
  2504. while (free_pages < KVM_REFILL_PAGES &&
  2505. !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  2506. struct kvm_mmu_page *sp;
  2507. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  2508. struct kvm_mmu_page, link);
  2509. free_pages += kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  2510. &invalid_list);
  2511. ++vcpu->kvm->stat.mmu_recycled;
  2512. }
  2513. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2514. }
  2515. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
  2516. {
  2517. int r;
  2518. enum emulation_result er;
  2519. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
  2520. if (r < 0)
  2521. goto out;
  2522. if (!r) {
  2523. r = 1;
  2524. goto out;
  2525. }
  2526. r = mmu_topup_memory_caches(vcpu);
  2527. if (r)
  2528. goto out;
  2529. er = emulate_instruction(vcpu, cr2, error_code, 0);
  2530. switch (er) {
  2531. case EMULATE_DONE:
  2532. return 1;
  2533. case EMULATE_DO_MMIO:
  2534. ++vcpu->stat.mmio_exits;
  2535. /* fall through */
  2536. case EMULATE_FAIL:
  2537. return 0;
  2538. default:
  2539. BUG();
  2540. }
  2541. out:
  2542. return r;
  2543. }
  2544. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  2545. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  2546. {
  2547. vcpu->arch.mmu.invlpg(vcpu, gva);
  2548. kvm_mmu_flush_tlb(vcpu);
  2549. ++vcpu->stat.invlpg;
  2550. }
  2551. EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
  2552. void kvm_enable_tdp(void)
  2553. {
  2554. tdp_enabled = true;
  2555. }
  2556. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  2557. void kvm_disable_tdp(void)
  2558. {
  2559. tdp_enabled = false;
  2560. }
  2561. EXPORT_SYMBOL_GPL(kvm_disable_tdp);
  2562. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  2563. {
  2564. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  2565. }
  2566. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  2567. {
  2568. struct page *page;
  2569. int i;
  2570. ASSERT(vcpu);
  2571. /*
  2572. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  2573. * Therefore we need to allocate shadow page tables in the first
  2574. * 4GB of memory, which happens to fit the DMA32 zone.
  2575. */
  2576. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  2577. if (!page)
  2578. return -ENOMEM;
  2579. vcpu->arch.mmu.pae_root = page_address(page);
  2580. for (i = 0; i < 4; ++i)
  2581. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2582. return 0;
  2583. }
  2584. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  2585. {
  2586. ASSERT(vcpu);
  2587. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2588. return alloc_mmu_pages(vcpu);
  2589. }
  2590. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  2591. {
  2592. ASSERT(vcpu);
  2593. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2594. return init_kvm_mmu(vcpu);
  2595. }
  2596. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  2597. {
  2598. ASSERT(vcpu);
  2599. destroy_kvm_mmu(vcpu);
  2600. free_mmu_pages(vcpu);
  2601. mmu_free_memory_caches(vcpu);
  2602. }
  2603. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  2604. {
  2605. struct kvm_mmu_page *sp;
  2606. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  2607. int i;
  2608. u64 *pt;
  2609. if (!test_bit(slot, sp->slot_bitmap))
  2610. continue;
  2611. pt = sp->spt;
  2612. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  2613. /* avoid RMW */
  2614. if (is_writable_pte(pt[i]))
  2615. pt[i] &= ~PT_WRITABLE_MASK;
  2616. }
  2617. kvm_flush_remote_tlbs(kvm);
  2618. }
  2619. void kvm_mmu_zap_all(struct kvm *kvm)
  2620. {
  2621. struct kvm_mmu_page *sp, *node;
  2622. LIST_HEAD(invalid_list);
  2623. spin_lock(&kvm->mmu_lock);
  2624. restart:
  2625. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  2626. if (kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list))
  2627. goto restart;
  2628. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  2629. spin_unlock(&kvm->mmu_lock);
  2630. }
  2631. static int kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm,
  2632. struct list_head *invalid_list)
  2633. {
  2634. struct kvm_mmu_page *page;
  2635. page = container_of(kvm->arch.active_mmu_pages.prev,
  2636. struct kvm_mmu_page, link);
  2637. return kvm_mmu_prepare_zap_page(kvm, page, invalid_list);
  2638. }
  2639. static int mmu_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
  2640. {
  2641. struct kvm *kvm;
  2642. struct kvm *kvm_freed = NULL;
  2643. int cache_count = 0;
  2644. spin_lock(&kvm_lock);
  2645. list_for_each_entry(kvm, &vm_list, vm_list) {
  2646. int npages, idx, freed_pages;
  2647. LIST_HEAD(invalid_list);
  2648. idx = srcu_read_lock(&kvm->srcu);
  2649. spin_lock(&kvm->mmu_lock);
  2650. npages = kvm->arch.n_alloc_mmu_pages -
  2651. kvm->arch.n_free_mmu_pages;
  2652. cache_count += npages;
  2653. if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
  2654. freed_pages = kvm_mmu_remove_some_alloc_mmu_pages(kvm,
  2655. &invalid_list);
  2656. cache_count -= freed_pages;
  2657. kvm_freed = kvm;
  2658. }
  2659. nr_to_scan--;
  2660. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  2661. spin_unlock(&kvm->mmu_lock);
  2662. srcu_read_unlock(&kvm->srcu, idx);
  2663. }
  2664. if (kvm_freed)
  2665. list_move_tail(&kvm_freed->vm_list, &vm_list);
  2666. spin_unlock(&kvm_lock);
  2667. return cache_count;
  2668. }
  2669. static struct shrinker mmu_shrinker = {
  2670. .shrink = mmu_shrink,
  2671. .seeks = DEFAULT_SEEKS * 10,
  2672. };
  2673. static void mmu_destroy_caches(void)
  2674. {
  2675. if (pte_chain_cache)
  2676. kmem_cache_destroy(pte_chain_cache);
  2677. if (rmap_desc_cache)
  2678. kmem_cache_destroy(rmap_desc_cache);
  2679. if (mmu_page_header_cache)
  2680. kmem_cache_destroy(mmu_page_header_cache);
  2681. }
  2682. void kvm_mmu_module_exit(void)
  2683. {
  2684. mmu_destroy_caches();
  2685. unregister_shrinker(&mmu_shrinker);
  2686. }
  2687. int kvm_mmu_module_init(void)
  2688. {
  2689. pte_chain_cache = kmem_cache_create("kvm_pte_chain",
  2690. sizeof(struct kvm_pte_chain),
  2691. 0, 0, NULL);
  2692. if (!pte_chain_cache)
  2693. goto nomem;
  2694. rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
  2695. sizeof(struct kvm_rmap_desc),
  2696. 0, 0, NULL);
  2697. if (!rmap_desc_cache)
  2698. goto nomem;
  2699. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  2700. sizeof(struct kvm_mmu_page),
  2701. 0, 0, NULL);
  2702. if (!mmu_page_header_cache)
  2703. goto nomem;
  2704. register_shrinker(&mmu_shrinker);
  2705. return 0;
  2706. nomem:
  2707. mmu_destroy_caches();
  2708. return -ENOMEM;
  2709. }
  2710. /*
  2711. * Caculate mmu pages needed for kvm.
  2712. */
  2713. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  2714. {
  2715. int i;
  2716. unsigned int nr_mmu_pages;
  2717. unsigned int nr_pages = 0;
  2718. struct kvm_memslots *slots;
  2719. slots = kvm_memslots(kvm);
  2720. for (i = 0; i < slots->nmemslots; i++)
  2721. nr_pages += slots->memslots[i].npages;
  2722. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  2723. nr_mmu_pages = max(nr_mmu_pages,
  2724. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  2725. return nr_mmu_pages;
  2726. }
  2727. static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  2728. unsigned len)
  2729. {
  2730. if (len > buffer->len)
  2731. return NULL;
  2732. return buffer->ptr;
  2733. }
  2734. static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  2735. unsigned len)
  2736. {
  2737. void *ret;
  2738. ret = pv_mmu_peek_buffer(buffer, len);
  2739. if (!ret)
  2740. return ret;
  2741. buffer->ptr += len;
  2742. buffer->len -= len;
  2743. buffer->processed += len;
  2744. return ret;
  2745. }
  2746. static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
  2747. gpa_t addr, gpa_t value)
  2748. {
  2749. int bytes = 8;
  2750. int r;
  2751. if (!is_long_mode(vcpu) && !is_pae(vcpu))
  2752. bytes = 4;
  2753. r = mmu_topup_memory_caches(vcpu);
  2754. if (r)
  2755. return r;
  2756. if (!emulator_write_phys(vcpu, addr, &value, bytes))
  2757. return -EFAULT;
  2758. return 1;
  2759. }
  2760. static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2761. {
  2762. (void)kvm_set_cr3(vcpu, vcpu->arch.cr3);
  2763. return 1;
  2764. }
  2765. static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
  2766. {
  2767. spin_lock(&vcpu->kvm->mmu_lock);
  2768. mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
  2769. spin_unlock(&vcpu->kvm->mmu_lock);
  2770. return 1;
  2771. }
  2772. static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
  2773. struct kvm_pv_mmu_op_buffer *buffer)
  2774. {
  2775. struct kvm_mmu_op_header *header;
  2776. header = pv_mmu_peek_buffer(buffer, sizeof *header);
  2777. if (!header)
  2778. return 0;
  2779. switch (header->op) {
  2780. case KVM_MMU_OP_WRITE_PTE: {
  2781. struct kvm_mmu_op_write_pte *wpte;
  2782. wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
  2783. if (!wpte)
  2784. return 0;
  2785. return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
  2786. wpte->pte_val);
  2787. }
  2788. case KVM_MMU_OP_FLUSH_TLB: {
  2789. struct kvm_mmu_op_flush_tlb *ftlb;
  2790. ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
  2791. if (!ftlb)
  2792. return 0;
  2793. return kvm_pv_mmu_flush_tlb(vcpu);
  2794. }
  2795. case KVM_MMU_OP_RELEASE_PT: {
  2796. struct kvm_mmu_op_release_pt *rpt;
  2797. rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
  2798. if (!rpt)
  2799. return 0;
  2800. return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
  2801. }
  2802. default: return 0;
  2803. }
  2804. }
  2805. int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
  2806. gpa_t addr, unsigned long *ret)
  2807. {
  2808. int r;
  2809. struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
  2810. buffer->ptr = buffer->buf;
  2811. buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
  2812. buffer->processed = 0;
  2813. r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
  2814. if (r)
  2815. goto out;
  2816. while (buffer->len) {
  2817. r = kvm_pv_mmu_op_one(vcpu, buffer);
  2818. if (r < 0)
  2819. goto out;
  2820. if (r == 0)
  2821. break;
  2822. }
  2823. r = 1;
  2824. out:
  2825. *ret = buffer->processed;
  2826. return r;
  2827. }
  2828. int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
  2829. {
  2830. struct kvm_shadow_walk_iterator iterator;
  2831. int nr_sptes = 0;
  2832. spin_lock(&vcpu->kvm->mmu_lock);
  2833. for_each_shadow_entry(vcpu, addr, iterator) {
  2834. sptes[iterator.level-1] = *iterator.sptep;
  2835. nr_sptes++;
  2836. if (!is_shadow_present_pte(*iterator.sptep))
  2837. break;
  2838. }
  2839. spin_unlock(&vcpu->kvm->mmu_lock);
  2840. return nr_sptes;
  2841. }
  2842. EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
  2843. #ifdef AUDIT
  2844. static const char *audit_msg;
  2845. static gva_t canonicalize(gva_t gva)
  2846. {
  2847. #ifdef CONFIG_X86_64
  2848. gva = (long long)(gva << 16) >> 16;
  2849. #endif
  2850. return gva;
  2851. }
  2852. typedef void (*inspect_spte_fn) (struct kvm *kvm, u64 *sptep);
  2853. static void __mmu_spte_walk(struct kvm *kvm, struct kvm_mmu_page *sp,
  2854. inspect_spte_fn fn)
  2855. {
  2856. int i;
  2857. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  2858. u64 ent = sp->spt[i];
  2859. if (is_shadow_present_pte(ent)) {
  2860. if (!is_last_spte(ent, sp->role.level)) {
  2861. struct kvm_mmu_page *child;
  2862. child = page_header(ent & PT64_BASE_ADDR_MASK);
  2863. __mmu_spte_walk(kvm, child, fn);
  2864. } else
  2865. fn(kvm, &sp->spt[i]);
  2866. }
  2867. }
  2868. }
  2869. static void mmu_spte_walk(struct kvm_vcpu *vcpu, inspect_spte_fn fn)
  2870. {
  2871. int i;
  2872. struct kvm_mmu_page *sp;
  2873. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2874. return;
  2875. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2876. hpa_t root = vcpu->arch.mmu.root_hpa;
  2877. sp = page_header(root);
  2878. __mmu_spte_walk(vcpu->kvm, sp, fn);
  2879. return;
  2880. }
  2881. for (i = 0; i < 4; ++i) {
  2882. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2883. if (root && VALID_PAGE(root)) {
  2884. root &= PT64_BASE_ADDR_MASK;
  2885. sp = page_header(root);
  2886. __mmu_spte_walk(vcpu->kvm, sp, fn);
  2887. }
  2888. }
  2889. return;
  2890. }
  2891. static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
  2892. gva_t va, int level)
  2893. {
  2894. u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
  2895. int i;
  2896. gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
  2897. for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
  2898. u64 ent = pt[i];
  2899. if (ent == shadow_trap_nonpresent_pte)
  2900. continue;
  2901. va = canonicalize(va);
  2902. if (is_shadow_present_pte(ent) && !is_last_spte(ent, level))
  2903. audit_mappings_page(vcpu, ent, va, level - 1);
  2904. else {
  2905. gpa_t gpa = kvm_mmu_gva_to_gpa_read(vcpu, va, NULL);
  2906. gfn_t gfn = gpa >> PAGE_SHIFT;
  2907. pfn_t pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2908. hpa_t hpa = (hpa_t)pfn << PAGE_SHIFT;
  2909. if (is_error_pfn(pfn)) {
  2910. kvm_release_pfn_clean(pfn);
  2911. continue;
  2912. }
  2913. if (is_shadow_present_pte(ent)
  2914. && (ent & PT64_BASE_ADDR_MASK) != hpa)
  2915. printk(KERN_ERR "xx audit error: (%s) levels %d"
  2916. " gva %lx gpa %llx hpa %llx ent %llx %d\n",
  2917. audit_msg, vcpu->arch.mmu.root_level,
  2918. va, gpa, hpa, ent,
  2919. is_shadow_present_pte(ent));
  2920. else if (ent == shadow_notrap_nonpresent_pte
  2921. && !is_error_hpa(hpa))
  2922. printk(KERN_ERR "audit: (%s) notrap shadow,"
  2923. " valid guest gva %lx\n", audit_msg, va);
  2924. kvm_release_pfn_clean(pfn);
  2925. }
  2926. }
  2927. }
  2928. static void audit_mappings(struct kvm_vcpu *vcpu)
  2929. {
  2930. unsigned i;
  2931. if (vcpu->arch.mmu.root_level == 4)
  2932. audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
  2933. else
  2934. for (i = 0; i < 4; ++i)
  2935. if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
  2936. audit_mappings_page(vcpu,
  2937. vcpu->arch.mmu.pae_root[i],
  2938. i << 30,
  2939. 2);
  2940. }
  2941. static int count_rmaps(struct kvm_vcpu *vcpu)
  2942. {
  2943. struct kvm *kvm = vcpu->kvm;
  2944. struct kvm_memslots *slots;
  2945. int nmaps = 0;
  2946. int i, j, k, idx;
  2947. idx = srcu_read_lock(&kvm->srcu);
  2948. slots = kvm_memslots(kvm);
  2949. for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
  2950. struct kvm_memory_slot *m = &slots->memslots[i];
  2951. struct kvm_rmap_desc *d;
  2952. for (j = 0; j < m->npages; ++j) {
  2953. unsigned long *rmapp = &m->rmap[j];
  2954. if (!*rmapp)
  2955. continue;
  2956. if (!(*rmapp & 1)) {
  2957. ++nmaps;
  2958. continue;
  2959. }
  2960. d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  2961. while (d) {
  2962. for (k = 0; k < RMAP_EXT; ++k)
  2963. if (d->sptes[k])
  2964. ++nmaps;
  2965. else
  2966. break;
  2967. d = d->more;
  2968. }
  2969. }
  2970. }
  2971. srcu_read_unlock(&kvm->srcu, idx);
  2972. return nmaps;
  2973. }
  2974. void inspect_spte_has_rmap(struct kvm *kvm, u64 *sptep)
  2975. {
  2976. unsigned long *rmapp;
  2977. struct kvm_mmu_page *rev_sp;
  2978. gfn_t gfn;
  2979. if (is_writable_pte(*sptep)) {
  2980. rev_sp = page_header(__pa(sptep));
  2981. gfn = kvm_mmu_page_get_gfn(rev_sp, sptep - rev_sp->spt);
  2982. if (!gfn_to_memslot(kvm, gfn)) {
  2983. if (!printk_ratelimit())
  2984. return;
  2985. printk(KERN_ERR "%s: no memslot for gfn %ld\n",
  2986. audit_msg, gfn);
  2987. printk(KERN_ERR "%s: index %ld of sp (gfn=%lx)\n",
  2988. audit_msg, (long int)(sptep - rev_sp->spt),
  2989. rev_sp->gfn);
  2990. dump_stack();
  2991. return;
  2992. }
  2993. rmapp = gfn_to_rmap(kvm, gfn, rev_sp->role.level);
  2994. if (!*rmapp) {
  2995. if (!printk_ratelimit())
  2996. return;
  2997. printk(KERN_ERR "%s: no rmap for writable spte %llx\n",
  2998. audit_msg, *sptep);
  2999. dump_stack();
  3000. }
  3001. }
  3002. }
  3003. void audit_writable_sptes_have_rmaps(struct kvm_vcpu *vcpu)
  3004. {
  3005. mmu_spte_walk(vcpu, inspect_spte_has_rmap);
  3006. }
  3007. static void check_writable_mappings_rmap(struct kvm_vcpu *vcpu)
  3008. {
  3009. struct kvm_mmu_page *sp;
  3010. int i;
  3011. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  3012. u64 *pt = sp->spt;
  3013. if (sp->role.level != PT_PAGE_TABLE_LEVEL)
  3014. continue;
  3015. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  3016. u64 ent = pt[i];
  3017. if (!(ent & PT_PRESENT_MASK))
  3018. continue;
  3019. if (!is_writable_pte(ent))
  3020. continue;
  3021. inspect_spte_has_rmap(vcpu->kvm, &pt[i]);
  3022. }
  3023. }
  3024. return;
  3025. }
  3026. static void audit_rmap(struct kvm_vcpu *vcpu)
  3027. {
  3028. check_writable_mappings_rmap(vcpu);
  3029. count_rmaps(vcpu);
  3030. }
  3031. static void audit_write_protection(struct kvm_vcpu *vcpu)
  3032. {
  3033. struct kvm_mmu_page *sp;
  3034. struct kvm_memory_slot *slot;
  3035. unsigned long *rmapp;
  3036. u64 *spte;
  3037. gfn_t gfn;
  3038. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  3039. if (sp->role.direct)
  3040. continue;
  3041. if (sp->unsync)
  3042. continue;
  3043. slot = gfn_to_memslot(vcpu->kvm, sp->gfn);
  3044. rmapp = &slot->rmap[gfn - slot->base_gfn];
  3045. spte = rmap_next(vcpu->kvm, rmapp, NULL);
  3046. while (spte) {
  3047. if (is_writable_pte(*spte))
  3048. printk(KERN_ERR "%s: (%s) shadow page has "
  3049. "writable mappings: gfn %lx role %x\n",
  3050. __func__, audit_msg, sp->gfn,
  3051. sp->role.word);
  3052. spte = rmap_next(vcpu->kvm, rmapp, spte);
  3053. }
  3054. }
  3055. }
  3056. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
  3057. {
  3058. int olddbg = dbg;
  3059. dbg = 0;
  3060. audit_msg = msg;
  3061. audit_rmap(vcpu);
  3062. audit_write_protection(vcpu);
  3063. if (strcmp("pre pte write", audit_msg) != 0)
  3064. audit_mappings(vcpu);
  3065. audit_writable_sptes_have_rmaps(vcpu);
  3066. dbg = olddbg;
  3067. }
  3068. #endif