vmx.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. #ifndef VMX_H
  2. #define VMX_H
  3. /*
  4. * vmx.h: VMX Architecture related definitions
  5. * Copyright (c) 2004, Intel Corporation.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  18. * Place - Suite 330, Boston, MA 02111-1307 USA.
  19. *
  20. * A few random additions are:
  21. * Copyright (C) 2006 Qumranet
  22. * Avi Kivity <avi@qumranet.com>
  23. * Yaniv Kamay <yaniv@qumranet.com>
  24. *
  25. */
  26. #include <linux/types.h>
  27. /*
  28. * Definitions of Primary Processor-Based VM-Execution Controls.
  29. */
  30. #define CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
  31. #define CPU_BASED_USE_TSC_OFFSETING 0x00000008
  32. #define CPU_BASED_HLT_EXITING 0x00000080
  33. #define CPU_BASED_INVLPG_EXITING 0x00000200
  34. #define CPU_BASED_MWAIT_EXITING 0x00000400
  35. #define CPU_BASED_RDPMC_EXITING 0x00000800
  36. #define CPU_BASED_RDTSC_EXITING 0x00001000
  37. #define CPU_BASED_CR3_LOAD_EXITING 0x00008000
  38. #define CPU_BASED_CR3_STORE_EXITING 0x00010000
  39. #define CPU_BASED_CR8_LOAD_EXITING 0x00080000
  40. #define CPU_BASED_CR8_STORE_EXITING 0x00100000
  41. #define CPU_BASED_TPR_SHADOW 0x00200000
  42. #define CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
  43. #define CPU_BASED_MOV_DR_EXITING 0x00800000
  44. #define CPU_BASED_UNCOND_IO_EXITING 0x01000000
  45. #define CPU_BASED_USE_IO_BITMAPS 0x02000000
  46. #define CPU_BASED_USE_MSR_BITMAPS 0x10000000
  47. #define CPU_BASED_MONITOR_EXITING 0x20000000
  48. #define CPU_BASED_PAUSE_EXITING 0x40000000
  49. #define CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
  50. /*
  51. * Definitions of Secondary Processor-Based VM-Execution Controls.
  52. */
  53. #define SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
  54. #define SECONDARY_EXEC_ENABLE_EPT 0x00000002
  55. #define SECONDARY_EXEC_RDTSCP 0x00000008
  56. #define SECONDARY_EXEC_ENABLE_VPID 0x00000020
  57. #define SECONDARY_EXEC_WBINVD_EXITING 0x00000040
  58. #define SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
  59. #define SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
  60. #define PIN_BASED_EXT_INTR_MASK 0x00000001
  61. #define PIN_BASED_NMI_EXITING 0x00000008
  62. #define PIN_BASED_VIRTUAL_NMIS 0x00000020
  63. #define VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
  64. #define VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
  65. #define VM_EXIT_SAVE_IA32_PAT 0x00040000
  66. #define VM_EXIT_LOAD_IA32_PAT 0x00080000
  67. #define VM_ENTRY_IA32E_MODE 0x00000200
  68. #define VM_ENTRY_SMM 0x00000400
  69. #define VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
  70. #define VM_ENTRY_LOAD_IA32_PAT 0x00004000
  71. /* VMCS Encodings */
  72. enum vmcs_field {
  73. VIRTUAL_PROCESSOR_ID = 0x00000000,
  74. GUEST_ES_SELECTOR = 0x00000800,
  75. GUEST_CS_SELECTOR = 0x00000802,
  76. GUEST_SS_SELECTOR = 0x00000804,
  77. GUEST_DS_SELECTOR = 0x00000806,
  78. GUEST_FS_SELECTOR = 0x00000808,
  79. GUEST_GS_SELECTOR = 0x0000080a,
  80. GUEST_LDTR_SELECTOR = 0x0000080c,
  81. GUEST_TR_SELECTOR = 0x0000080e,
  82. HOST_ES_SELECTOR = 0x00000c00,
  83. HOST_CS_SELECTOR = 0x00000c02,
  84. HOST_SS_SELECTOR = 0x00000c04,
  85. HOST_DS_SELECTOR = 0x00000c06,
  86. HOST_FS_SELECTOR = 0x00000c08,
  87. HOST_GS_SELECTOR = 0x00000c0a,
  88. HOST_TR_SELECTOR = 0x00000c0c,
  89. IO_BITMAP_A = 0x00002000,
  90. IO_BITMAP_A_HIGH = 0x00002001,
  91. IO_BITMAP_B = 0x00002002,
  92. IO_BITMAP_B_HIGH = 0x00002003,
  93. MSR_BITMAP = 0x00002004,
  94. MSR_BITMAP_HIGH = 0x00002005,
  95. VM_EXIT_MSR_STORE_ADDR = 0x00002006,
  96. VM_EXIT_MSR_STORE_ADDR_HIGH = 0x00002007,
  97. VM_EXIT_MSR_LOAD_ADDR = 0x00002008,
  98. VM_EXIT_MSR_LOAD_ADDR_HIGH = 0x00002009,
  99. VM_ENTRY_MSR_LOAD_ADDR = 0x0000200a,
  100. VM_ENTRY_MSR_LOAD_ADDR_HIGH = 0x0000200b,
  101. TSC_OFFSET = 0x00002010,
  102. TSC_OFFSET_HIGH = 0x00002011,
  103. VIRTUAL_APIC_PAGE_ADDR = 0x00002012,
  104. VIRTUAL_APIC_PAGE_ADDR_HIGH = 0x00002013,
  105. APIC_ACCESS_ADDR = 0x00002014,
  106. APIC_ACCESS_ADDR_HIGH = 0x00002015,
  107. EPT_POINTER = 0x0000201a,
  108. EPT_POINTER_HIGH = 0x0000201b,
  109. GUEST_PHYSICAL_ADDRESS = 0x00002400,
  110. GUEST_PHYSICAL_ADDRESS_HIGH = 0x00002401,
  111. VMCS_LINK_POINTER = 0x00002800,
  112. VMCS_LINK_POINTER_HIGH = 0x00002801,
  113. GUEST_IA32_DEBUGCTL = 0x00002802,
  114. GUEST_IA32_DEBUGCTL_HIGH = 0x00002803,
  115. GUEST_IA32_PAT = 0x00002804,
  116. GUEST_IA32_PAT_HIGH = 0x00002805,
  117. GUEST_IA32_EFER = 0x00002806,
  118. GUEST_IA32_EFER_HIGH = 0x00002807,
  119. GUEST_PDPTR0 = 0x0000280a,
  120. GUEST_PDPTR0_HIGH = 0x0000280b,
  121. GUEST_PDPTR1 = 0x0000280c,
  122. GUEST_PDPTR1_HIGH = 0x0000280d,
  123. GUEST_PDPTR2 = 0x0000280e,
  124. GUEST_PDPTR2_HIGH = 0x0000280f,
  125. GUEST_PDPTR3 = 0x00002810,
  126. GUEST_PDPTR3_HIGH = 0x00002811,
  127. HOST_IA32_PAT = 0x00002c00,
  128. HOST_IA32_PAT_HIGH = 0x00002c01,
  129. HOST_IA32_EFER = 0x00002c02,
  130. HOST_IA32_EFER_HIGH = 0x00002c03,
  131. PIN_BASED_VM_EXEC_CONTROL = 0x00004000,
  132. CPU_BASED_VM_EXEC_CONTROL = 0x00004002,
  133. EXCEPTION_BITMAP = 0x00004004,
  134. PAGE_FAULT_ERROR_CODE_MASK = 0x00004006,
  135. PAGE_FAULT_ERROR_CODE_MATCH = 0x00004008,
  136. CR3_TARGET_COUNT = 0x0000400a,
  137. VM_EXIT_CONTROLS = 0x0000400c,
  138. VM_EXIT_MSR_STORE_COUNT = 0x0000400e,
  139. VM_EXIT_MSR_LOAD_COUNT = 0x00004010,
  140. VM_ENTRY_CONTROLS = 0x00004012,
  141. VM_ENTRY_MSR_LOAD_COUNT = 0x00004014,
  142. VM_ENTRY_INTR_INFO_FIELD = 0x00004016,
  143. VM_ENTRY_EXCEPTION_ERROR_CODE = 0x00004018,
  144. VM_ENTRY_INSTRUCTION_LEN = 0x0000401a,
  145. TPR_THRESHOLD = 0x0000401c,
  146. SECONDARY_VM_EXEC_CONTROL = 0x0000401e,
  147. PLE_GAP = 0x00004020,
  148. PLE_WINDOW = 0x00004022,
  149. VM_INSTRUCTION_ERROR = 0x00004400,
  150. VM_EXIT_REASON = 0x00004402,
  151. VM_EXIT_INTR_INFO = 0x00004404,
  152. VM_EXIT_INTR_ERROR_CODE = 0x00004406,
  153. IDT_VECTORING_INFO_FIELD = 0x00004408,
  154. IDT_VECTORING_ERROR_CODE = 0x0000440a,
  155. VM_EXIT_INSTRUCTION_LEN = 0x0000440c,
  156. VMX_INSTRUCTION_INFO = 0x0000440e,
  157. GUEST_ES_LIMIT = 0x00004800,
  158. GUEST_CS_LIMIT = 0x00004802,
  159. GUEST_SS_LIMIT = 0x00004804,
  160. GUEST_DS_LIMIT = 0x00004806,
  161. GUEST_FS_LIMIT = 0x00004808,
  162. GUEST_GS_LIMIT = 0x0000480a,
  163. GUEST_LDTR_LIMIT = 0x0000480c,
  164. GUEST_TR_LIMIT = 0x0000480e,
  165. GUEST_GDTR_LIMIT = 0x00004810,
  166. GUEST_IDTR_LIMIT = 0x00004812,
  167. GUEST_ES_AR_BYTES = 0x00004814,
  168. GUEST_CS_AR_BYTES = 0x00004816,
  169. GUEST_SS_AR_BYTES = 0x00004818,
  170. GUEST_DS_AR_BYTES = 0x0000481a,
  171. GUEST_FS_AR_BYTES = 0x0000481c,
  172. GUEST_GS_AR_BYTES = 0x0000481e,
  173. GUEST_LDTR_AR_BYTES = 0x00004820,
  174. GUEST_TR_AR_BYTES = 0x00004822,
  175. GUEST_INTERRUPTIBILITY_INFO = 0x00004824,
  176. GUEST_ACTIVITY_STATE = 0X00004826,
  177. GUEST_SYSENTER_CS = 0x0000482A,
  178. HOST_IA32_SYSENTER_CS = 0x00004c00,
  179. CR0_GUEST_HOST_MASK = 0x00006000,
  180. CR4_GUEST_HOST_MASK = 0x00006002,
  181. CR0_READ_SHADOW = 0x00006004,
  182. CR4_READ_SHADOW = 0x00006006,
  183. CR3_TARGET_VALUE0 = 0x00006008,
  184. CR3_TARGET_VALUE1 = 0x0000600a,
  185. CR3_TARGET_VALUE2 = 0x0000600c,
  186. CR3_TARGET_VALUE3 = 0x0000600e,
  187. EXIT_QUALIFICATION = 0x00006400,
  188. GUEST_LINEAR_ADDRESS = 0x0000640a,
  189. GUEST_CR0 = 0x00006800,
  190. GUEST_CR3 = 0x00006802,
  191. GUEST_CR4 = 0x00006804,
  192. GUEST_ES_BASE = 0x00006806,
  193. GUEST_CS_BASE = 0x00006808,
  194. GUEST_SS_BASE = 0x0000680a,
  195. GUEST_DS_BASE = 0x0000680c,
  196. GUEST_FS_BASE = 0x0000680e,
  197. GUEST_GS_BASE = 0x00006810,
  198. GUEST_LDTR_BASE = 0x00006812,
  199. GUEST_TR_BASE = 0x00006814,
  200. GUEST_GDTR_BASE = 0x00006816,
  201. GUEST_IDTR_BASE = 0x00006818,
  202. GUEST_DR7 = 0x0000681a,
  203. GUEST_RSP = 0x0000681c,
  204. GUEST_RIP = 0x0000681e,
  205. GUEST_RFLAGS = 0x00006820,
  206. GUEST_PENDING_DBG_EXCEPTIONS = 0x00006822,
  207. GUEST_SYSENTER_ESP = 0x00006824,
  208. GUEST_SYSENTER_EIP = 0x00006826,
  209. HOST_CR0 = 0x00006c00,
  210. HOST_CR3 = 0x00006c02,
  211. HOST_CR4 = 0x00006c04,
  212. HOST_FS_BASE = 0x00006c06,
  213. HOST_GS_BASE = 0x00006c08,
  214. HOST_TR_BASE = 0x00006c0a,
  215. HOST_GDTR_BASE = 0x00006c0c,
  216. HOST_IDTR_BASE = 0x00006c0e,
  217. HOST_IA32_SYSENTER_ESP = 0x00006c10,
  218. HOST_IA32_SYSENTER_EIP = 0x00006c12,
  219. HOST_RSP = 0x00006c14,
  220. HOST_RIP = 0x00006c16,
  221. };
  222. #define VMX_EXIT_REASONS_FAILED_VMENTRY 0x80000000
  223. #define EXIT_REASON_EXCEPTION_NMI 0
  224. #define EXIT_REASON_EXTERNAL_INTERRUPT 1
  225. #define EXIT_REASON_TRIPLE_FAULT 2
  226. #define EXIT_REASON_PENDING_INTERRUPT 7
  227. #define EXIT_REASON_NMI_WINDOW 8
  228. #define EXIT_REASON_TASK_SWITCH 9
  229. #define EXIT_REASON_CPUID 10
  230. #define EXIT_REASON_HLT 12
  231. #define EXIT_REASON_INVLPG 14
  232. #define EXIT_REASON_RDPMC 15
  233. #define EXIT_REASON_RDTSC 16
  234. #define EXIT_REASON_VMCALL 18
  235. #define EXIT_REASON_VMCLEAR 19
  236. #define EXIT_REASON_VMLAUNCH 20
  237. #define EXIT_REASON_VMPTRLD 21
  238. #define EXIT_REASON_VMPTRST 22
  239. #define EXIT_REASON_VMREAD 23
  240. #define EXIT_REASON_VMRESUME 24
  241. #define EXIT_REASON_VMWRITE 25
  242. #define EXIT_REASON_VMOFF 26
  243. #define EXIT_REASON_VMON 27
  244. #define EXIT_REASON_CR_ACCESS 28
  245. #define EXIT_REASON_DR_ACCESS 29
  246. #define EXIT_REASON_IO_INSTRUCTION 30
  247. #define EXIT_REASON_MSR_READ 31
  248. #define EXIT_REASON_MSR_WRITE 32
  249. #define EXIT_REASON_INVALID_STATE 33
  250. #define EXIT_REASON_MWAIT_INSTRUCTION 36
  251. #define EXIT_REASON_MONITOR_INSTRUCTION 39
  252. #define EXIT_REASON_PAUSE_INSTRUCTION 40
  253. #define EXIT_REASON_MCE_DURING_VMENTRY 41
  254. #define EXIT_REASON_TPR_BELOW_THRESHOLD 43
  255. #define EXIT_REASON_APIC_ACCESS 44
  256. #define EXIT_REASON_EPT_VIOLATION 48
  257. #define EXIT_REASON_EPT_MISCONFIG 49
  258. #define EXIT_REASON_WBINVD 54
  259. #define EXIT_REASON_XSETBV 55
  260. /*
  261. * Interruption-information format
  262. */
  263. #define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */
  264. #define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */
  265. #define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */
  266. #define INTR_INFO_UNBLOCK_NMI 0x1000 /* 12 */
  267. #define INTR_INFO_VALID_MASK 0x80000000 /* 31 */
  268. #define INTR_INFO_RESVD_BITS_MASK 0x7ffff000
  269. #define VECTORING_INFO_VECTOR_MASK INTR_INFO_VECTOR_MASK
  270. #define VECTORING_INFO_TYPE_MASK INTR_INFO_INTR_TYPE_MASK
  271. #define VECTORING_INFO_DELIVER_CODE_MASK INTR_INFO_DELIVER_CODE_MASK
  272. #define VECTORING_INFO_VALID_MASK INTR_INFO_VALID_MASK
  273. #define INTR_TYPE_EXT_INTR (0 << 8) /* external interrupt */
  274. #define INTR_TYPE_NMI_INTR (2 << 8) /* NMI */
  275. #define INTR_TYPE_HARD_EXCEPTION (3 << 8) /* processor exception */
  276. #define INTR_TYPE_SOFT_INTR (4 << 8) /* software interrupt */
  277. #define INTR_TYPE_SOFT_EXCEPTION (6 << 8) /* software exception */
  278. /* GUEST_INTERRUPTIBILITY_INFO flags. */
  279. #define GUEST_INTR_STATE_STI 0x00000001
  280. #define GUEST_INTR_STATE_MOV_SS 0x00000002
  281. #define GUEST_INTR_STATE_SMI 0x00000004
  282. #define GUEST_INTR_STATE_NMI 0x00000008
  283. /*
  284. * Exit Qualifications for MOV for Control Register Access
  285. */
  286. #define CONTROL_REG_ACCESS_NUM 0x7 /* 2:0, number of control reg.*/
  287. #define CONTROL_REG_ACCESS_TYPE 0x30 /* 5:4, access type */
  288. #define CONTROL_REG_ACCESS_REG 0xf00 /* 10:8, general purpose reg. */
  289. #define LMSW_SOURCE_DATA_SHIFT 16
  290. #define LMSW_SOURCE_DATA (0xFFFF << LMSW_SOURCE_DATA_SHIFT) /* 16:31 lmsw source */
  291. #define REG_EAX (0 << 8)
  292. #define REG_ECX (1 << 8)
  293. #define REG_EDX (2 << 8)
  294. #define REG_EBX (3 << 8)
  295. #define REG_ESP (4 << 8)
  296. #define REG_EBP (5 << 8)
  297. #define REG_ESI (6 << 8)
  298. #define REG_EDI (7 << 8)
  299. #define REG_R8 (8 << 8)
  300. #define REG_R9 (9 << 8)
  301. #define REG_R10 (10 << 8)
  302. #define REG_R11 (11 << 8)
  303. #define REG_R12 (12 << 8)
  304. #define REG_R13 (13 << 8)
  305. #define REG_R14 (14 << 8)
  306. #define REG_R15 (15 << 8)
  307. /*
  308. * Exit Qualifications for MOV for Debug Register Access
  309. */
  310. #define DEBUG_REG_ACCESS_NUM 0x7 /* 2:0, number of debug reg. */
  311. #define DEBUG_REG_ACCESS_TYPE 0x10 /* 4, direction of access */
  312. #define TYPE_MOV_TO_DR (0 << 4)
  313. #define TYPE_MOV_FROM_DR (1 << 4)
  314. #define DEBUG_REG_ACCESS_REG(eq) (((eq) >> 8) & 0xf) /* 11:8, general purpose reg. */
  315. /* segment AR */
  316. #define SEGMENT_AR_L_MASK (1 << 13)
  317. #define AR_TYPE_ACCESSES_MASK 1
  318. #define AR_TYPE_READABLE_MASK (1 << 1)
  319. #define AR_TYPE_WRITEABLE_MASK (1 << 2)
  320. #define AR_TYPE_CODE_MASK (1 << 3)
  321. #define AR_TYPE_MASK 0x0f
  322. #define AR_TYPE_BUSY_64_TSS 11
  323. #define AR_TYPE_BUSY_32_TSS 11
  324. #define AR_TYPE_BUSY_16_TSS 3
  325. #define AR_TYPE_LDT 2
  326. #define AR_UNUSABLE_MASK (1 << 16)
  327. #define AR_S_MASK (1 << 4)
  328. #define AR_P_MASK (1 << 7)
  329. #define AR_L_MASK (1 << 13)
  330. #define AR_DB_MASK (1 << 14)
  331. #define AR_G_MASK (1 << 15)
  332. #define AR_DPL_SHIFT 5
  333. #define AR_DPL(ar) (((ar) >> AR_DPL_SHIFT) & 3)
  334. #define AR_RESERVD_MASK 0xfffe0f00
  335. #define TSS_PRIVATE_MEMSLOT (KVM_MEMORY_SLOTS + 0)
  336. #define APIC_ACCESS_PAGE_PRIVATE_MEMSLOT (KVM_MEMORY_SLOTS + 1)
  337. #define IDENTITY_PAGETABLE_PRIVATE_MEMSLOT (KVM_MEMORY_SLOTS + 2)
  338. #define VMX_NR_VPIDS (1 << 16)
  339. #define VMX_VPID_EXTENT_SINGLE_CONTEXT 1
  340. #define VMX_VPID_EXTENT_ALL_CONTEXT 2
  341. #define VMX_EPT_EXTENT_INDIVIDUAL_ADDR 0
  342. #define VMX_EPT_EXTENT_CONTEXT 1
  343. #define VMX_EPT_EXTENT_GLOBAL 2
  344. #define VMX_EPT_EXECUTE_ONLY_BIT (1ull)
  345. #define VMX_EPT_PAGE_WALK_4_BIT (1ull << 6)
  346. #define VMX_EPTP_UC_BIT (1ull << 8)
  347. #define VMX_EPTP_WB_BIT (1ull << 14)
  348. #define VMX_EPT_2MB_PAGE_BIT (1ull << 16)
  349. #define VMX_EPT_1GB_PAGE_BIT (1ull << 17)
  350. #define VMX_EPT_EXTENT_INDIVIDUAL_BIT (1ull << 24)
  351. #define VMX_EPT_EXTENT_CONTEXT_BIT (1ull << 25)
  352. #define VMX_EPT_EXTENT_GLOBAL_BIT (1ull << 26)
  353. #define VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT (1ull << 9) /* (41 - 32) */
  354. #define VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT (1ull << 10) /* (42 - 32) */
  355. #define VMX_EPT_DEFAULT_GAW 3
  356. #define VMX_EPT_MAX_GAW 0x4
  357. #define VMX_EPT_MT_EPTE_SHIFT 3
  358. #define VMX_EPT_GAW_EPTP_SHIFT 3
  359. #define VMX_EPT_DEFAULT_MT 0x6ull
  360. #define VMX_EPT_READABLE_MASK 0x1ull
  361. #define VMX_EPT_WRITABLE_MASK 0x2ull
  362. #define VMX_EPT_EXECUTABLE_MASK 0x4ull
  363. #define VMX_EPT_IPAT_BIT (1ull << 6)
  364. #define VMX_EPT_IDENTITY_PAGETABLE_ADDR 0xfffbc000ul
  365. #define ASM_VMX_VMCLEAR_RAX ".byte 0x66, 0x0f, 0xc7, 0x30"
  366. #define ASM_VMX_VMLAUNCH ".byte 0x0f, 0x01, 0xc2"
  367. #define ASM_VMX_VMRESUME ".byte 0x0f, 0x01, 0xc3"
  368. #define ASM_VMX_VMPTRLD_RAX ".byte 0x0f, 0xc7, 0x30"
  369. #define ASM_VMX_VMREAD_RDX_RAX ".byte 0x0f, 0x78, 0xd0"
  370. #define ASM_VMX_VMWRITE_RAX_RDX ".byte 0x0f, 0x79, 0xd0"
  371. #define ASM_VMX_VMWRITE_RSP_RDX ".byte 0x0f, 0x79, 0xd4"
  372. #define ASM_VMX_VMXOFF ".byte 0x0f, 0x01, 0xc4"
  373. #define ASM_VMX_VMXON_RAX ".byte 0xf3, 0x0f, 0xc7, 0x30"
  374. #define ASM_VMX_INVEPT ".byte 0x66, 0x0f, 0x38, 0x80, 0x08"
  375. #define ASM_VMX_INVVPID ".byte 0x66, 0x0f, 0x38, 0x81, 0x08"
  376. struct vmx_msr_entry {
  377. u32 index;
  378. u32 reserved;
  379. u64 value;
  380. } __aligned(16);
  381. #endif