uv_mmrs.h 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV MMR definitions
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #ifndef _ASM_X86_UV_UV_MMRS_H
  11. #define _ASM_X86_UV_UV_MMRS_H
  12. #define UV_MMR_ENABLE (1UL << 63)
  13. /* ========================================================================= */
  14. /* UVH_BAU_DATA_BROADCAST */
  15. /* ========================================================================= */
  16. #define UVH_BAU_DATA_BROADCAST 0x61688UL
  17. #define UVH_BAU_DATA_BROADCAST_32 0x0440
  18. #define UVH_BAU_DATA_BROADCAST_ENABLE_SHFT 0
  19. #define UVH_BAU_DATA_BROADCAST_ENABLE_MASK 0x0000000000000001UL
  20. union uvh_bau_data_broadcast_u {
  21. unsigned long v;
  22. struct uvh_bau_data_broadcast_s {
  23. unsigned long enable : 1; /* RW */
  24. unsigned long rsvd_1_63: 63; /* */
  25. } s;
  26. };
  27. /* ========================================================================= */
  28. /* UVH_BAU_DATA_CONFIG */
  29. /* ========================================================================= */
  30. #define UVH_BAU_DATA_CONFIG 0x61680UL
  31. #define UVH_BAU_DATA_CONFIG_32 0x0438
  32. #define UVH_BAU_DATA_CONFIG_VECTOR_SHFT 0
  33. #define UVH_BAU_DATA_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  34. #define UVH_BAU_DATA_CONFIG_DM_SHFT 8
  35. #define UVH_BAU_DATA_CONFIG_DM_MASK 0x0000000000000700UL
  36. #define UVH_BAU_DATA_CONFIG_DESTMODE_SHFT 11
  37. #define UVH_BAU_DATA_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  38. #define UVH_BAU_DATA_CONFIG_STATUS_SHFT 12
  39. #define UVH_BAU_DATA_CONFIG_STATUS_MASK 0x0000000000001000UL
  40. #define UVH_BAU_DATA_CONFIG_P_SHFT 13
  41. #define UVH_BAU_DATA_CONFIG_P_MASK 0x0000000000002000UL
  42. #define UVH_BAU_DATA_CONFIG_T_SHFT 15
  43. #define UVH_BAU_DATA_CONFIG_T_MASK 0x0000000000008000UL
  44. #define UVH_BAU_DATA_CONFIG_M_SHFT 16
  45. #define UVH_BAU_DATA_CONFIG_M_MASK 0x0000000000010000UL
  46. #define UVH_BAU_DATA_CONFIG_APIC_ID_SHFT 32
  47. #define UVH_BAU_DATA_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  48. union uvh_bau_data_config_u {
  49. unsigned long v;
  50. struct uvh_bau_data_config_s {
  51. unsigned long vector_ : 8; /* RW */
  52. unsigned long dm : 3; /* RW */
  53. unsigned long destmode : 1; /* RW */
  54. unsigned long status : 1; /* RO */
  55. unsigned long p : 1; /* RO */
  56. unsigned long rsvd_14 : 1; /* */
  57. unsigned long t : 1; /* RO */
  58. unsigned long m : 1; /* RW */
  59. unsigned long rsvd_17_31: 15; /* */
  60. unsigned long apic_id : 32; /* RW */
  61. } s;
  62. };
  63. /* ========================================================================= */
  64. /* UVH_EVENT_OCCURRED0 */
  65. /* ========================================================================= */
  66. #define UVH_EVENT_OCCURRED0 0x70000UL
  67. #define UVH_EVENT_OCCURRED0_32 0x005e8
  68. #define UVH_EVENT_OCCURRED0_LB_HCERR_SHFT 0
  69. #define UVH_EVENT_OCCURRED0_LB_HCERR_MASK 0x0000000000000001UL
  70. #define UVH_EVENT_OCCURRED0_GR0_HCERR_SHFT 1
  71. #define UVH_EVENT_OCCURRED0_GR0_HCERR_MASK 0x0000000000000002UL
  72. #define UVH_EVENT_OCCURRED0_GR1_HCERR_SHFT 2
  73. #define UVH_EVENT_OCCURRED0_GR1_HCERR_MASK 0x0000000000000004UL
  74. #define UVH_EVENT_OCCURRED0_LH_HCERR_SHFT 3
  75. #define UVH_EVENT_OCCURRED0_LH_HCERR_MASK 0x0000000000000008UL
  76. #define UVH_EVENT_OCCURRED0_RH_HCERR_SHFT 4
  77. #define UVH_EVENT_OCCURRED0_RH_HCERR_MASK 0x0000000000000010UL
  78. #define UVH_EVENT_OCCURRED0_XN_HCERR_SHFT 5
  79. #define UVH_EVENT_OCCURRED0_XN_HCERR_MASK 0x0000000000000020UL
  80. #define UVH_EVENT_OCCURRED0_SI_HCERR_SHFT 6
  81. #define UVH_EVENT_OCCURRED0_SI_HCERR_MASK 0x0000000000000040UL
  82. #define UVH_EVENT_OCCURRED0_LB_AOERR0_SHFT 7
  83. #define UVH_EVENT_OCCURRED0_LB_AOERR0_MASK 0x0000000000000080UL
  84. #define UVH_EVENT_OCCURRED0_GR0_AOERR0_SHFT 8
  85. #define UVH_EVENT_OCCURRED0_GR0_AOERR0_MASK 0x0000000000000100UL
  86. #define UVH_EVENT_OCCURRED0_GR1_AOERR0_SHFT 9
  87. #define UVH_EVENT_OCCURRED0_GR1_AOERR0_MASK 0x0000000000000200UL
  88. #define UVH_EVENT_OCCURRED0_LH_AOERR0_SHFT 10
  89. #define UVH_EVENT_OCCURRED0_LH_AOERR0_MASK 0x0000000000000400UL
  90. #define UVH_EVENT_OCCURRED0_RH_AOERR0_SHFT 11
  91. #define UVH_EVENT_OCCURRED0_RH_AOERR0_MASK 0x0000000000000800UL
  92. #define UVH_EVENT_OCCURRED0_XN_AOERR0_SHFT 12
  93. #define UVH_EVENT_OCCURRED0_XN_AOERR0_MASK 0x0000000000001000UL
  94. #define UVH_EVENT_OCCURRED0_SI_AOERR0_SHFT 13
  95. #define UVH_EVENT_OCCURRED0_SI_AOERR0_MASK 0x0000000000002000UL
  96. #define UVH_EVENT_OCCURRED0_LB_AOERR1_SHFT 14
  97. #define UVH_EVENT_OCCURRED0_LB_AOERR1_MASK 0x0000000000004000UL
  98. #define UVH_EVENT_OCCURRED0_GR0_AOERR1_SHFT 15
  99. #define UVH_EVENT_OCCURRED0_GR0_AOERR1_MASK 0x0000000000008000UL
  100. #define UVH_EVENT_OCCURRED0_GR1_AOERR1_SHFT 16
  101. #define UVH_EVENT_OCCURRED0_GR1_AOERR1_MASK 0x0000000000010000UL
  102. #define UVH_EVENT_OCCURRED0_LH_AOERR1_SHFT 17
  103. #define UVH_EVENT_OCCURRED0_LH_AOERR1_MASK 0x0000000000020000UL
  104. #define UVH_EVENT_OCCURRED0_RH_AOERR1_SHFT 18
  105. #define UVH_EVENT_OCCURRED0_RH_AOERR1_MASK 0x0000000000040000UL
  106. #define UVH_EVENT_OCCURRED0_XN_AOERR1_SHFT 19
  107. #define UVH_EVENT_OCCURRED0_XN_AOERR1_MASK 0x0000000000080000UL
  108. #define UVH_EVENT_OCCURRED0_SI_AOERR1_SHFT 20
  109. #define UVH_EVENT_OCCURRED0_SI_AOERR1_MASK 0x0000000000100000UL
  110. #define UVH_EVENT_OCCURRED0_RH_VPI_INT_SHFT 21
  111. #define UVH_EVENT_OCCURRED0_RH_VPI_INT_MASK 0x0000000000200000UL
  112. #define UVH_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_SHFT 22
  113. #define UVH_EVENT_OCCURRED0_SYSTEM_SHUTDOWN_INT_MASK 0x0000000000400000UL
  114. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_0_SHFT 23
  115. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_0_MASK 0x0000000000800000UL
  116. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_1_SHFT 24
  117. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_1_MASK 0x0000000001000000UL
  118. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_2_SHFT 25
  119. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_2_MASK 0x0000000002000000UL
  120. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_3_SHFT 26
  121. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_3_MASK 0x0000000004000000UL
  122. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_4_SHFT 27
  123. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_4_MASK 0x0000000008000000UL
  124. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_5_SHFT 28
  125. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_5_MASK 0x0000000010000000UL
  126. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_6_SHFT 29
  127. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_6_MASK 0x0000000020000000UL
  128. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_7_SHFT 30
  129. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_7_MASK 0x0000000040000000UL
  130. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_8_SHFT 31
  131. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_8_MASK 0x0000000080000000UL
  132. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_9_SHFT 32
  133. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_9_MASK 0x0000000100000000UL
  134. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_10_SHFT 33
  135. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_10_MASK 0x0000000200000000UL
  136. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_11_SHFT 34
  137. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_11_MASK 0x0000000400000000UL
  138. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_12_SHFT 35
  139. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_12_MASK 0x0000000800000000UL
  140. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_13_SHFT 36
  141. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_13_MASK 0x0000001000000000UL
  142. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_14_SHFT 37
  143. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_14_MASK 0x0000002000000000UL
  144. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_15_SHFT 38
  145. #define UVH_EVENT_OCCURRED0_LB_IRQ_INT_15_MASK 0x0000004000000000UL
  146. #define UVH_EVENT_OCCURRED0_L1_NMI_INT_SHFT 39
  147. #define UVH_EVENT_OCCURRED0_L1_NMI_INT_MASK 0x0000008000000000UL
  148. #define UVH_EVENT_OCCURRED0_STOP_CLOCK_SHFT 40
  149. #define UVH_EVENT_OCCURRED0_STOP_CLOCK_MASK 0x0000010000000000UL
  150. #define UVH_EVENT_OCCURRED0_ASIC_TO_L1_SHFT 41
  151. #define UVH_EVENT_OCCURRED0_ASIC_TO_L1_MASK 0x0000020000000000UL
  152. #define UVH_EVENT_OCCURRED0_L1_TO_ASIC_SHFT 42
  153. #define UVH_EVENT_OCCURRED0_L1_TO_ASIC_MASK 0x0000040000000000UL
  154. #define UVH_EVENT_OCCURRED0_LTC_INT_SHFT 43
  155. #define UVH_EVENT_OCCURRED0_LTC_INT_MASK 0x0000080000000000UL
  156. #define UVH_EVENT_OCCURRED0_LA_SEQ_TRIGGER_SHFT 44
  157. #define UVH_EVENT_OCCURRED0_LA_SEQ_TRIGGER_MASK 0x0000100000000000UL
  158. #define UVH_EVENT_OCCURRED0_IPI_INT_SHFT 45
  159. #define UVH_EVENT_OCCURRED0_IPI_INT_MASK 0x0000200000000000UL
  160. #define UVH_EVENT_OCCURRED0_EXTIO_INT0_SHFT 46
  161. #define UVH_EVENT_OCCURRED0_EXTIO_INT0_MASK 0x0000400000000000UL
  162. #define UVH_EVENT_OCCURRED0_EXTIO_INT1_SHFT 47
  163. #define UVH_EVENT_OCCURRED0_EXTIO_INT1_MASK 0x0000800000000000UL
  164. #define UVH_EVENT_OCCURRED0_EXTIO_INT2_SHFT 48
  165. #define UVH_EVENT_OCCURRED0_EXTIO_INT2_MASK 0x0001000000000000UL
  166. #define UVH_EVENT_OCCURRED0_EXTIO_INT3_SHFT 49
  167. #define UVH_EVENT_OCCURRED0_EXTIO_INT3_MASK 0x0002000000000000UL
  168. #define UVH_EVENT_OCCURRED0_PROFILE_INT_SHFT 50
  169. #define UVH_EVENT_OCCURRED0_PROFILE_INT_MASK 0x0004000000000000UL
  170. #define UVH_EVENT_OCCURRED0_RTC0_SHFT 51
  171. #define UVH_EVENT_OCCURRED0_RTC0_MASK 0x0008000000000000UL
  172. #define UVH_EVENT_OCCURRED0_RTC1_SHFT 52
  173. #define UVH_EVENT_OCCURRED0_RTC1_MASK 0x0010000000000000UL
  174. #define UVH_EVENT_OCCURRED0_RTC2_SHFT 53
  175. #define UVH_EVENT_OCCURRED0_RTC2_MASK 0x0020000000000000UL
  176. #define UVH_EVENT_OCCURRED0_RTC3_SHFT 54
  177. #define UVH_EVENT_OCCURRED0_RTC3_MASK 0x0040000000000000UL
  178. #define UVH_EVENT_OCCURRED0_BAU_DATA_SHFT 55
  179. #define UVH_EVENT_OCCURRED0_BAU_DATA_MASK 0x0080000000000000UL
  180. #define UVH_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_SHFT 56
  181. #define UVH_EVENT_OCCURRED0_POWER_MANAGEMENT_REQ_MASK 0x0100000000000000UL
  182. union uvh_event_occurred0_u {
  183. unsigned long v;
  184. struct uvh_event_occurred0_s {
  185. unsigned long lb_hcerr : 1; /* RW, W1C */
  186. unsigned long gr0_hcerr : 1; /* RW, W1C */
  187. unsigned long gr1_hcerr : 1; /* RW, W1C */
  188. unsigned long lh_hcerr : 1; /* RW, W1C */
  189. unsigned long rh_hcerr : 1; /* RW, W1C */
  190. unsigned long xn_hcerr : 1; /* RW, W1C */
  191. unsigned long si_hcerr : 1; /* RW, W1C */
  192. unsigned long lb_aoerr0 : 1; /* RW, W1C */
  193. unsigned long gr0_aoerr0 : 1; /* RW, W1C */
  194. unsigned long gr1_aoerr0 : 1; /* RW, W1C */
  195. unsigned long lh_aoerr0 : 1; /* RW, W1C */
  196. unsigned long rh_aoerr0 : 1; /* RW, W1C */
  197. unsigned long xn_aoerr0 : 1; /* RW, W1C */
  198. unsigned long si_aoerr0 : 1; /* RW, W1C */
  199. unsigned long lb_aoerr1 : 1; /* RW, W1C */
  200. unsigned long gr0_aoerr1 : 1; /* RW, W1C */
  201. unsigned long gr1_aoerr1 : 1; /* RW, W1C */
  202. unsigned long lh_aoerr1 : 1; /* RW, W1C */
  203. unsigned long rh_aoerr1 : 1; /* RW, W1C */
  204. unsigned long xn_aoerr1 : 1; /* RW, W1C */
  205. unsigned long si_aoerr1 : 1; /* RW, W1C */
  206. unsigned long rh_vpi_int : 1; /* RW, W1C */
  207. unsigned long system_shutdown_int : 1; /* RW, W1C */
  208. unsigned long lb_irq_int_0 : 1; /* RW, W1C */
  209. unsigned long lb_irq_int_1 : 1; /* RW, W1C */
  210. unsigned long lb_irq_int_2 : 1; /* RW, W1C */
  211. unsigned long lb_irq_int_3 : 1; /* RW, W1C */
  212. unsigned long lb_irq_int_4 : 1; /* RW, W1C */
  213. unsigned long lb_irq_int_5 : 1; /* RW, W1C */
  214. unsigned long lb_irq_int_6 : 1; /* RW, W1C */
  215. unsigned long lb_irq_int_7 : 1; /* RW, W1C */
  216. unsigned long lb_irq_int_8 : 1; /* RW, W1C */
  217. unsigned long lb_irq_int_9 : 1; /* RW, W1C */
  218. unsigned long lb_irq_int_10 : 1; /* RW, W1C */
  219. unsigned long lb_irq_int_11 : 1; /* RW, W1C */
  220. unsigned long lb_irq_int_12 : 1; /* RW, W1C */
  221. unsigned long lb_irq_int_13 : 1; /* RW, W1C */
  222. unsigned long lb_irq_int_14 : 1; /* RW, W1C */
  223. unsigned long lb_irq_int_15 : 1; /* RW, W1C */
  224. unsigned long l1_nmi_int : 1; /* RW, W1C */
  225. unsigned long stop_clock : 1; /* RW, W1C */
  226. unsigned long asic_to_l1 : 1; /* RW, W1C */
  227. unsigned long l1_to_asic : 1; /* RW, W1C */
  228. unsigned long ltc_int : 1; /* RW, W1C */
  229. unsigned long la_seq_trigger : 1; /* RW, W1C */
  230. unsigned long ipi_int : 1; /* RW, W1C */
  231. unsigned long extio_int0 : 1; /* RW, W1C */
  232. unsigned long extio_int1 : 1; /* RW, W1C */
  233. unsigned long extio_int2 : 1; /* RW, W1C */
  234. unsigned long extio_int3 : 1; /* RW, W1C */
  235. unsigned long profile_int : 1; /* RW, W1C */
  236. unsigned long rtc0 : 1; /* RW, W1C */
  237. unsigned long rtc1 : 1; /* RW, W1C */
  238. unsigned long rtc2 : 1; /* RW, W1C */
  239. unsigned long rtc3 : 1; /* RW, W1C */
  240. unsigned long bau_data : 1; /* RW, W1C */
  241. unsigned long power_management_req : 1; /* RW, W1C */
  242. unsigned long rsvd_57_63 : 7; /* */
  243. } s;
  244. };
  245. /* ========================================================================= */
  246. /* UVH_EVENT_OCCURRED0_ALIAS */
  247. /* ========================================================================= */
  248. #define UVH_EVENT_OCCURRED0_ALIAS 0x0000000000070008UL
  249. #define UVH_EVENT_OCCURRED0_ALIAS_32 0x005f0
  250. /* ========================================================================= */
  251. /* UVH_GR0_TLB_INT0_CONFIG */
  252. /* ========================================================================= */
  253. #define UVH_GR0_TLB_INT0_CONFIG 0x61b00UL
  254. #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_SHFT 0
  255. #define UVH_GR0_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  256. #define UVH_GR0_TLB_INT0_CONFIG_DM_SHFT 8
  257. #define UVH_GR0_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  258. #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_SHFT 11
  259. #define UVH_GR0_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  260. #define UVH_GR0_TLB_INT0_CONFIG_STATUS_SHFT 12
  261. #define UVH_GR0_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  262. #define UVH_GR0_TLB_INT0_CONFIG_P_SHFT 13
  263. #define UVH_GR0_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
  264. #define UVH_GR0_TLB_INT0_CONFIG_T_SHFT 15
  265. #define UVH_GR0_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
  266. #define UVH_GR0_TLB_INT0_CONFIG_M_SHFT 16
  267. #define UVH_GR0_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
  268. #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_SHFT 32
  269. #define UVH_GR0_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  270. union uvh_gr0_tlb_int0_config_u {
  271. unsigned long v;
  272. struct uvh_gr0_tlb_int0_config_s {
  273. unsigned long vector_ : 8; /* RW */
  274. unsigned long dm : 3; /* RW */
  275. unsigned long destmode : 1; /* RW */
  276. unsigned long status : 1; /* RO */
  277. unsigned long p : 1; /* RO */
  278. unsigned long rsvd_14 : 1; /* */
  279. unsigned long t : 1; /* RO */
  280. unsigned long m : 1; /* RW */
  281. unsigned long rsvd_17_31: 15; /* */
  282. unsigned long apic_id : 32; /* RW */
  283. } s;
  284. };
  285. /* ========================================================================= */
  286. /* UVH_GR0_TLB_INT1_CONFIG */
  287. /* ========================================================================= */
  288. #define UVH_GR0_TLB_INT1_CONFIG 0x61b40UL
  289. #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_SHFT 0
  290. #define UVH_GR0_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  291. #define UVH_GR0_TLB_INT1_CONFIG_DM_SHFT 8
  292. #define UVH_GR0_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
  293. #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_SHFT 11
  294. #define UVH_GR0_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  295. #define UVH_GR0_TLB_INT1_CONFIG_STATUS_SHFT 12
  296. #define UVH_GR0_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
  297. #define UVH_GR0_TLB_INT1_CONFIG_P_SHFT 13
  298. #define UVH_GR0_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
  299. #define UVH_GR0_TLB_INT1_CONFIG_T_SHFT 15
  300. #define UVH_GR0_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
  301. #define UVH_GR0_TLB_INT1_CONFIG_M_SHFT 16
  302. #define UVH_GR0_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
  303. #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_SHFT 32
  304. #define UVH_GR0_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  305. union uvh_gr0_tlb_int1_config_u {
  306. unsigned long v;
  307. struct uvh_gr0_tlb_int1_config_s {
  308. unsigned long vector_ : 8; /* RW */
  309. unsigned long dm : 3; /* RW */
  310. unsigned long destmode : 1; /* RW */
  311. unsigned long status : 1; /* RO */
  312. unsigned long p : 1; /* RO */
  313. unsigned long rsvd_14 : 1; /* */
  314. unsigned long t : 1; /* RO */
  315. unsigned long m : 1; /* RW */
  316. unsigned long rsvd_17_31: 15; /* */
  317. unsigned long apic_id : 32; /* RW */
  318. } s;
  319. };
  320. /* ========================================================================= */
  321. /* UVH_GR1_TLB_INT0_CONFIG */
  322. /* ========================================================================= */
  323. #define UVH_GR1_TLB_INT0_CONFIG 0x61f00UL
  324. #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_SHFT 0
  325. #define UVH_GR1_TLB_INT0_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  326. #define UVH_GR1_TLB_INT0_CONFIG_DM_SHFT 8
  327. #define UVH_GR1_TLB_INT0_CONFIG_DM_MASK 0x0000000000000700UL
  328. #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_SHFT 11
  329. #define UVH_GR1_TLB_INT0_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  330. #define UVH_GR1_TLB_INT0_CONFIG_STATUS_SHFT 12
  331. #define UVH_GR1_TLB_INT0_CONFIG_STATUS_MASK 0x0000000000001000UL
  332. #define UVH_GR1_TLB_INT0_CONFIG_P_SHFT 13
  333. #define UVH_GR1_TLB_INT0_CONFIG_P_MASK 0x0000000000002000UL
  334. #define UVH_GR1_TLB_INT0_CONFIG_T_SHFT 15
  335. #define UVH_GR1_TLB_INT0_CONFIG_T_MASK 0x0000000000008000UL
  336. #define UVH_GR1_TLB_INT0_CONFIG_M_SHFT 16
  337. #define UVH_GR1_TLB_INT0_CONFIG_M_MASK 0x0000000000010000UL
  338. #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_SHFT 32
  339. #define UVH_GR1_TLB_INT0_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  340. union uvh_gr1_tlb_int0_config_u {
  341. unsigned long v;
  342. struct uvh_gr1_tlb_int0_config_s {
  343. unsigned long vector_ : 8; /* RW */
  344. unsigned long dm : 3; /* RW */
  345. unsigned long destmode : 1; /* RW */
  346. unsigned long status : 1; /* RO */
  347. unsigned long p : 1; /* RO */
  348. unsigned long rsvd_14 : 1; /* */
  349. unsigned long t : 1; /* RO */
  350. unsigned long m : 1; /* RW */
  351. unsigned long rsvd_17_31: 15; /* */
  352. unsigned long apic_id : 32; /* RW */
  353. } s;
  354. };
  355. /* ========================================================================= */
  356. /* UVH_GR1_TLB_INT1_CONFIG */
  357. /* ========================================================================= */
  358. #define UVH_GR1_TLB_INT1_CONFIG 0x61f40UL
  359. #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_SHFT 0
  360. #define UVH_GR1_TLB_INT1_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  361. #define UVH_GR1_TLB_INT1_CONFIG_DM_SHFT 8
  362. #define UVH_GR1_TLB_INT1_CONFIG_DM_MASK 0x0000000000000700UL
  363. #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_SHFT 11
  364. #define UVH_GR1_TLB_INT1_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  365. #define UVH_GR1_TLB_INT1_CONFIG_STATUS_SHFT 12
  366. #define UVH_GR1_TLB_INT1_CONFIG_STATUS_MASK 0x0000000000001000UL
  367. #define UVH_GR1_TLB_INT1_CONFIG_P_SHFT 13
  368. #define UVH_GR1_TLB_INT1_CONFIG_P_MASK 0x0000000000002000UL
  369. #define UVH_GR1_TLB_INT1_CONFIG_T_SHFT 15
  370. #define UVH_GR1_TLB_INT1_CONFIG_T_MASK 0x0000000000008000UL
  371. #define UVH_GR1_TLB_INT1_CONFIG_M_SHFT 16
  372. #define UVH_GR1_TLB_INT1_CONFIG_M_MASK 0x0000000000010000UL
  373. #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_SHFT 32
  374. #define UVH_GR1_TLB_INT1_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  375. union uvh_gr1_tlb_int1_config_u {
  376. unsigned long v;
  377. struct uvh_gr1_tlb_int1_config_s {
  378. unsigned long vector_ : 8; /* RW */
  379. unsigned long dm : 3; /* RW */
  380. unsigned long destmode : 1; /* RW */
  381. unsigned long status : 1; /* RO */
  382. unsigned long p : 1; /* RO */
  383. unsigned long rsvd_14 : 1; /* */
  384. unsigned long t : 1; /* RO */
  385. unsigned long m : 1; /* RW */
  386. unsigned long rsvd_17_31: 15; /* */
  387. unsigned long apic_id : 32; /* RW */
  388. } s;
  389. };
  390. /* ========================================================================= */
  391. /* UVH_INT_CMPB */
  392. /* ========================================================================= */
  393. #define UVH_INT_CMPB 0x22080UL
  394. #define UVH_INT_CMPB_REAL_TIME_CMPB_SHFT 0
  395. #define UVH_INT_CMPB_REAL_TIME_CMPB_MASK 0x00ffffffffffffffUL
  396. union uvh_int_cmpb_u {
  397. unsigned long v;
  398. struct uvh_int_cmpb_s {
  399. unsigned long real_time_cmpb : 56; /* RW */
  400. unsigned long rsvd_56_63 : 8; /* */
  401. } s;
  402. };
  403. /* ========================================================================= */
  404. /* UVH_INT_CMPC */
  405. /* ========================================================================= */
  406. #define UVH_INT_CMPC 0x22100UL
  407. #define UVH_INT_CMPC_REAL_TIME_CMPC_SHFT 0
  408. #define UVH_INT_CMPC_REAL_TIME_CMPC_MASK 0x00ffffffffffffffUL
  409. union uvh_int_cmpc_u {
  410. unsigned long v;
  411. struct uvh_int_cmpc_s {
  412. unsigned long real_time_cmpc : 56; /* RW */
  413. unsigned long rsvd_56_63 : 8; /* */
  414. } s;
  415. };
  416. /* ========================================================================= */
  417. /* UVH_INT_CMPD */
  418. /* ========================================================================= */
  419. #define UVH_INT_CMPD 0x22180UL
  420. #define UVH_INT_CMPD_REAL_TIME_CMPD_SHFT 0
  421. #define UVH_INT_CMPD_REAL_TIME_CMPD_MASK 0x00ffffffffffffffUL
  422. union uvh_int_cmpd_u {
  423. unsigned long v;
  424. struct uvh_int_cmpd_s {
  425. unsigned long real_time_cmpd : 56; /* RW */
  426. unsigned long rsvd_56_63 : 8; /* */
  427. } s;
  428. };
  429. /* ========================================================================= */
  430. /* UVH_IPI_INT */
  431. /* ========================================================================= */
  432. #define UVH_IPI_INT 0x60500UL
  433. #define UVH_IPI_INT_32 0x0348
  434. #define UVH_IPI_INT_VECTOR_SHFT 0
  435. #define UVH_IPI_INT_VECTOR_MASK 0x00000000000000ffUL
  436. #define UVH_IPI_INT_DELIVERY_MODE_SHFT 8
  437. #define UVH_IPI_INT_DELIVERY_MODE_MASK 0x0000000000000700UL
  438. #define UVH_IPI_INT_DESTMODE_SHFT 11
  439. #define UVH_IPI_INT_DESTMODE_MASK 0x0000000000000800UL
  440. #define UVH_IPI_INT_APIC_ID_SHFT 16
  441. #define UVH_IPI_INT_APIC_ID_MASK 0x0000ffffffff0000UL
  442. #define UVH_IPI_INT_SEND_SHFT 63
  443. #define UVH_IPI_INT_SEND_MASK 0x8000000000000000UL
  444. union uvh_ipi_int_u {
  445. unsigned long v;
  446. struct uvh_ipi_int_s {
  447. unsigned long vector_ : 8; /* RW */
  448. unsigned long delivery_mode : 3; /* RW */
  449. unsigned long destmode : 1; /* RW */
  450. unsigned long rsvd_12_15 : 4; /* */
  451. unsigned long apic_id : 32; /* RW */
  452. unsigned long rsvd_48_62 : 15; /* */
  453. unsigned long send : 1; /* WP */
  454. } s;
  455. };
  456. /* ========================================================================= */
  457. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST */
  458. /* ========================================================================= */
  459. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST 0x320050UL
  460. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_32 0x009c0
  461. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_SHFT 4
  462. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_ADDRESS_MASK 0x000007fffffffff0UL
  463. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_SHFT 49
  464. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST_NODE_ID_MASK 0x7ffe000000000000UL
  465. union uvh_lb_bau_intd_payload_queue_first_u {
  466. unsigned long v;
  467. struct uvh_lb_bau_intd_payload_queue_first_s {
  468. unsigned long rsvd_0_3: 4; /* */
  469. unsigned long address : 39; /* RW */
  470. unsigned long rsvd_43_48: 6; /* */
  471. unsigned long node_id : 14; /* RW */
  472. unsigned long rsvd_63 : 1; /* */
  473. } s;
  474. };
  475. /* ========================================================================= */
  476. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST */
  477. /* ========================================================================= */
  478. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST 0x320060UL
  479. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_32 0x009c8
  480. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_SHFT 4
  481. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST_ADDRESS_MASK 0x000007fffffffff0UL
  482. union uvh_lb_bau_intd_payload_queue_last_u {
  483. unsigned long v;
  484. struct uvh_lb_bau_intd_payload_queue_last_s {
  485. unsigned long rsvd_0_3: 4; /* */
  486. unsigned long address : 39; /* RW */
  487. unsigned long rsvd_43_63: 21; /* */
  488. } s;
  489. };
  490. /* ========================================================================= */
  491. /* UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL */
  492. /* ========================================================================= */
  493. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL 0x320070UL
  494. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_32 0x009d0
  495. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_SHFT 4
  496. #define UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL_ADDRESS_MASK 0x000007fffffffff0UL
  497. union uvh_lb_bau_intd_payload_queue_tail_u {
  498. unsigned long v;
  499. struct uvh_lb_bau_intd_payload_queue_tail_s {
  500. unsigned long rsvd_0_3: 4; /* */
  501. unsigned long address : 39; /* RW */
  502. unsigned long rsvd_43_63: 21; /* */
  503. } s;
  504. };
  505. /* ========================================================================= */
  506. /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE */
  507. /* ========================================================================= */
  508. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE 0x320080UL
  509. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_32 0x0a68
  510. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_SHFT 0
  511. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_0_MASK 0x0000000000000001UL
  512. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_SHFT 1
  513. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_1_MASK 0x0000000000000002UL
  514. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_SHFT 2
  515. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_2_MASK 0x0000000000000004UL
  516. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_SHFT 3
  517. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_3_MASK 0x0000000000000008UL
  518. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_SHFT 4
  519. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_4_MASK 0x0000000000000010UL
  520. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_SHFT 5
  521. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_5_MASK 0x0000000000000020UL
  522. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_SHFT 6
  523. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_6_MASK 0x0000000000000040UL
  524. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_SHFT 7
  525. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_PENDING_7_MASK 0x0000000000000080UL
  526. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_SHFT 8
  527. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_0_MASK 0x0000000000000100UL
  528. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_SHFT 9
  529. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_1_MASK 0x0000000000000200UL
  530. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_SHFT 10
  531. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_2_MASK 0x0000000000000400UL
  532. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_SHFT 11
  533. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_3_MASK 0x0000000000000800UL
  534. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_SHFT 12
  535. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_4_MASK 0x0000000000001000UL
  536. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_SHFT 13
  537. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_5_MASK 0x0000000000002000UL
  538. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_SHFT 14
  539. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_6_MASK 0x0000000000004000UL
  540. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_SHFT 15
  541. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_TIMEOUT_7_MASK 0x0000000000008000UL
  542. union uvh_lb_bau_intd_software_acknowledge_u {
  543. unsigned long v;
  544. struct uvh_lb_bau_intd_software_acknowledge_s {
  545. unsigned long pending_0 : 1; /* RW, W1C */
  546. unsigned long pending_1 : 1; /* RW, W1C */
  547. unsigned long pending_2 : 1; /* RW, W1C */
  548. unsigned long pending_3 : 1; /* RW, W1C */
  549. unsigned long pending_4 : 1; /* RW, W1C */
  550. unsigned long pending_5 : 1; /* RW, W1C */
  551. unsigned long pending_6 : 1; /* RW, W1C */
  552. unsigned long pending_7 : 1; /* RW, W1C */
  553. unsigned long timeout_0 : 1; /* RW, W1C */
  554. unsigned long timeout_1 : 1; /* RW, W1C */
  555. unsigned long timeout_2 : 1; /* RW, W1C */
  556. unsigned long timeout_3 : 1; /* RW, W1C */
  557. unsigned long timeout_4 : 1; /* RW, W1C */
  558. unsigned long timeout_5 : 1; /* RW, W1C */
  559. unsigned long timeout_6 : 1; /* RW, W1C */
  560. unsigned long timeout_7 : 1; /* RW, W1C */
  561. unsigned long rsvd_16_63: 48; /* */
  562. } s;
  563. };
  564. /* ========================================================================= */
  565. /* UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS */
  566. /* ========================================================================= */
  567. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS 0x0000000000320088UL
  568. #define UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS_32 0x0a70
  569. /* ========================================================================= */
  570. /* UVH_LB_BAU_MISC_CONTROL */
  571. /* ========================================================================= */
  572. #define UVH_LB_BAU_MISC_CONTROL 0x320170UL
  573. #define UVH_LB_BAU_MISC_CONTROL_32 0x00a10
  574. #define UVH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_SHFT 0
  575. #define UVH_LB_BAU_MISC_CONTROL_REJECTION_DELAY_MASK 0x00000000000000ffUL
  576. #define UVH_LB_BAU_MISC_CONTROL_APIC_MODE_SHFT 8
  577. #define UVH_LB_BAU_MISC_CONTROL_APIC_MODE_MASK 0x0000000000000100UL
  578. #define UVH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_SHFT 9
  579. #define UVH_LB_BAU_MISC_CONTROL_FORCE_BROADCAST_MASK 0x0000000000000200UL
  580. #define UVH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_SHFT 10
  581. #define UVH_LB_BAU_MISC_CONTROL_FORCE_LOCK_NOP_MASK 0x0000000000000400UL
  582. #define UVH_LB_BAU_MISC_CONTROL_CSI_AGENT_PRESENCE_VECTOR_SHFT 11
  583. #define UVH_LB_BAU_MISC_CONTROL_CSI_AGENT_PRESENCE_VECTOR_MASK 0x0000000000003800UL
  584. #define UVH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_SHFT 14
  585. #define UVH_LB_BAU_MISC_CONTROL_DESCRIPTOR_FETCH_MODE_MASK 0x0000000000004000UL
  586. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT 15
  587. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_MASK 0x0000000000008000UL
  588. #define UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT 16
  589. #define UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK 0x00000000000f0000UL
  590. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_SHFT 20
  591. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_DUAL_MAPPING_MODE_MASK 0x0000000000100000UL
  592. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_SHFT 21
  593. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_DECODE_ENABLE_MASK 0x0000000000200000UL
  594. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_SHFT 22
  595. #define UVH_LB_BAU_MISC_CONTROL_VGA_IO_PORT_16_BIT_DECODE_MASK 0x0000000000400000UL
  596. #define UVH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_SHFT 23
  597. #define UVH_LB_BAU_MISC_CONTROL_SUPPRESS_DEST_REGISTRATION_MASK 0x0000000000800000UL
  598. #define UVH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_SHFT 24
  599. #define UVH_LB_BAU_MISC_CONTROL_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000007000000UL
  600. #define UVH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_SHFT 27
  601. #define UVH_LB_BAU_MISC_CONTROL_USE_INCOMING_PRIORITY_MASK 0x0000000008000000UL
  602. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_SHFT 28
  603. #define UVH_LB_BAU_MISC_CONTROL_ENABLE_PROGRAMMED_INITIAL_PRIORITY_MASK 0x0000000010000000UL
  604. #define UVH_LB_BAU_MISC_CONTROL_FUN_SHFT 48
  605. #define UVH_LB_BAU_MISC_CONTROL_FUN_MASK 0xffff000000000000UL
  606. union uvh_lb_bau_misc_control_u {
  607. unsigned long v;
  608. struct uvh_lb_bau_misc_control_s {
  609. unsigned long rejection_delay : 8; /* RW */
  610. unsigned long apic_mode : 1; /* RW */
  611. unsigned long force_broadcast : 1; /* RW */
  612. unsigned long force_lock_nop : 1; /* RW */
  613. unsigned long csi_agent_presence_vector : 3; /* RW */
  614. unsigned long descriptor_fetch_mode : 1; /* RW */
  615. unsigned long enable_intd_soft_ack_mode : 1; /* RW */
  616. unsigned long intd_soft_ack_timeout_period : 4; /* RW */
  617. unsigned long enable_dual_mapping_mode : 1; /* RW */
  618. unsigned long vga_io_port_decode_enable : 1; /* RW */
  619. unsigned long vga_io_port_16_bit_decode : 1; /* RW */
  620. unsigned long suppress_dest_registration : 1; /* RW */
  621. unsigned long programmed_initial_priority : 3; /* RW */
  622. unsigned long use_incoming_priority : 1; /* RW */
  623. unsigned long enable_programmed_initial_priority : 1; /* RW */
  624. unsigned long rsvd_29_47 : 19; /* */
  625. unsigned long fun : 16; /* RW */
  626. } s;
  627. };
  628. /* ========================================================================= */
  629. /* UVH_LB_BAU_SB_ACTIVATION_CONTROL */
  630. /* ========================================================================= */
  631. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL 0x320020UL
  632. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_32 0x009a8
  633. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_SHFT 0
  634. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INDEX_MASK 0x000000000000003fUL
  635. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_SHFT 62
  636. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_MASK 0x4000000000000000UL
  637. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_SHFT 63
  638. #define UVH_LB_BAU_SB_ACTIVATION_CONTROL_INIT_MASK 0x8000000000000000UL
  639. union uvh_lb_bau_sb_activation_control_u {
  640. unsigned long v;
  641. struct uvh_lb_bau_sb_activation_control_s {
  642. unsigned long index : 6; /* RW */
  643. unsigned long rsvd_6_61: 56; /* */
  644. unsigned long push : 1; /* WP */
  645. unsigned long init : 1; /* WP */
  646. } s;
  647. };
  648. /* ========================================================================= */
  649. /* UVH_LB_BAU_SB_ACTIVATION_STATUS_0 */
  650. /* ========================================================================= */
  651. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0 0x320030UL
  652. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_32 0x009b0
  653. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_SHFT 0
  654. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_0_STATUS_MASK 0xffffffffffffffffUL
  655. union uvh_lb_bau_sb_activation_status_0_u {
  656. unsigned long v;
  657. struct uvh_lb_bau_sb_activation_status_0_s {
  658. unsigned long status : 64; /* RW */
  659. } s;
  660. };
  661. /* ========================================================================= */
  662. /* UVH_LB_BAU_SB_ACTIVATION_STATUS_1 */
  663. /* ========================================================================= */
  664. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1 0x320040UL
  665. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_32 0x009b8
  666. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_SHFT 0
  667. #define UVH_LB_BAU_SB_ACTIVATION_STATUS_1_STATUS_MASK 0xffffffffffffffffUL
  668. union uvh_lb_bau_sb_activation_status_1_u {
  669. unsigned long v;
  670. struct uvh_lb_bau_sb_activation_status_1_s {
  671. unsigned long status : 64; /* RW */
  672. } s;
  673. };
  674. /* ========================================================================= */
  675. /* UVH_LB_BAU_SB_DESCRIPTOR_BASE */
  676. /* ========================================================================= */
  677. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE 0x320010UL
  678. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_32 0x009a0
  679. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_SHFT 12
  680. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_PAGE_ADDRESS_MASK 0x000007fffffff000UL
  681. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_SHFT 49
  682. #define UVH_LB_BAU_SB_DESCRIPTOR_BASE_NODE_ID_MASK 0x7ffe000000000000UL
  683. union uvh_lb_bau_sb_descriptor_base_u {
  684. unsigned long v;
  685. struct uvh_lb_bau_sb_descriptor_base_s {
  686. unsigned long rsvd_0_11 : 12; /* */
  687. unsigned long page_address : 31; /* RW */
  688. unsigned long rsvd_43_48 : 6; /* */
  689. unsigned long node_id : 14; /* RW */
  690. unsigned long rsvd_63 : 1; /* */
  691. } s;
  692. };
  693. /* ========================================================================= */
  694. /* UVH_NODE_ID */
  695. /* ========================================================================= */
  696. #define UVH_NODE_ID 0x0UL
  697. #define UVH_NODE_ID_FORCE1_SHFT 0
  698. #define UVH_NODE_ID_FORCE1_MASK 0x0000000000000001UL
  699. #define UVH_NODE_ID_MANUFACTURER_SHFT 1
  700. #define UVH_NODE_ID_MANUFACTURER_MASK 0x0000000000000ffeUL
  701. #define UVH_NODE_ID_PART_NUMBER_SHFT 12
  702. #define UVH_NODE_ID_PART_NUMBER_MASK 0x000000000ffff000UL
  703. #define UVH_NODE_ID_REVISION_SHFT 28
  704. #define UVH_NODE_ID_REVISION_MASK 0x00000000f0000000UL
  705. #define UVH_NODE_ID_NODE_ID_SHFT 32
  706. #define UVH_NODE_ID_NODE_ID_MASK 0x00007fff00000000UL
  707. #define UVH_NODE_ID_NODES_PER_BIT_SHFT 48
  708. #define UVH_NODE_ID_NODES_PER_BIT_MASK 0x007f000000000000UL
  709. #define UVH_NODE_ID_NI_PORT_SHFT 56
  710. #define UVH_NODE_ID_NI_PORT_MASK 0x0f00000000000000UL
  711. union uvh_node_id_u {
  712. unsigned long v;
  713. struct uvh_node_id_s {
  714. unsigned long force1 : 1; /* RO */
  715. unsigned long manufacturer : 11; /* RO */
  716. unsigned long part_number : 16; /* RO */
  717. unsigned long revision : 4; /* RO */
  718. unsigned long node_id : 15; /* RW */
  719. unsigned long rsvd_47 : 1; /* */
  720. unsigned long nodes_per_bit : 7; /* RW */
  721. unsigned long rsvd_55 : 1; /* */
  722. unsigned long ni_port : 4; /* RO */
  723. unsigned long rsvd_60_63 : 4; /* */
  724. } s;
  725. };
  726. /* ========================================================================= */
  727. /* UVH_NODE_PRESENT_TABLE */
  728. /* ========================================================================= */
  729. #define UVH_NODE_PRESENT_TABLE 0x1400UL
  730. #define UVH_NODE_PRESENT_TABLE_DEPTH 16
  731. #define UVH_NODE_PRESENT_TABLE_NODES_SHFT 0
  732. #define UVH_NODE_PRESENT_TABLE_NODES_MASK 0xffffffffffffffffUL
  733. union uvh_node_present_table_u {
  734. unsigned long v;
  735. struct uvh_node_present_table_s {
  736. unsigned long nodes : 64; /* RW */
  737. } s;
  738. };
  739. /* ========================================================================= */
  740. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR */
  741. /* ========================================================================= */
  742. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR 0x16000d0UL
  743. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT 24
  744. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  745. union uvh_rh_gam_alias210_redirect_config_0_mmr_u {
  746. unsigned long v;
  747. struct uvh_rh_gam_alias210_redirect_config_0_mmr_s {
  748. unsigned long rsvd_0_23 : 24; /* */
  749. unsigned long dest_base : 22; /* RW */
  750. unsigned long rsvd_46_63: 18; /* */
  751. } s;
  752. };
  753. /* ========================================================================= */
  754. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR */
  755. /* ========================================================================= */
  756. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR 0x16000e0UL
  757. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_SHFT 24
  758. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  759. union uvh_rh_gam_alias210_redirect_config_1_mmr_u {
  760. unsigned long v;
  761. struct uvh_rh_gam_alias210_redirect_config_1_mmr_s {
  762. unsigned long rsvd_0_23 : 24; /* */
  763. unsigned long dest_base : 22; /* RW */
  764. unsigned long rsvd_46_63: 18; /* */
  765. } s;
  766. };
  767. /* ========================================================================= */
  768. /* UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR */
  769. /* ========================================================================= */
  770. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR 0x16000f0UL
  771. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_SHFT 24
  772. #define UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR_DEST_BASE_MASK 0x00003fffff000000UL
  773. union uvh_rh_gam_alias210_redirect_config_2_mmr_u {
  774. unsigned long v;
  775. struct uvh_rh_gam_alias210_redirect_config_2_mmr_s {
  776. unsigned long rsvd_0_23 : 24; /* */
  777. unsigned long dest_base : 22; /* RW */
  778. unsigned long rsvd_46_63: 18; /* */
  779. } s;
  780. };
  781. /* ========================================================================= */
  782. /* UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR */
  783. /* ========================================================================= */
  784. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR 0x1600010UL
  785. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT 28
  786. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffff0000000UL
  787. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_SHFT 48
  788. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_GR4_MASK 0x0001000000000000UL
  789. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_SHFT 52
  790. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_N_GRU_MASK 0x00f0000000000000UL
  791. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  792. #define UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  793. union uvh_rh_gam_gru_overlay_config_mmr_u {
  794. unsigned long v;
  795. struct uvh_rh_gam_gru_overlay_config_mmr_s {
  796. unsigned long rsvd_0_27: 28; /* */
  797. unsigned long base : 18; /* RW */
  798. unsigned long rsvd_46_47: 2; /* */
  799. unsigned long gr4 : 1; /* RW */
  800. unsigned long rsvd_49_51: 3; /* */
  801. unsigned long n_gru : 4; /* RW */
  802. unsigned long rsvd_56_62: 7; /* */
  803. unsigned long enable : 1; /* RW */
  804. } s;
  805. };
  806. /* ========================================================================= */
  807. /* UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR */
  808. /* ========================================================================= */
  809. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR 0x1600030UL
  810. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT 30
  811. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003fffc0000000UL
  812. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_SHFT 46
  813. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_M_IO_MASK 0x000fc00000000000UL
  814. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_SHFT 52
  815. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_N_IO_MASK 0x00f0000000000000UL
  816. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  817. #define UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  818. union uvh_rh_gam_mmioh_overlay_config_mmr_u {
  819. unsigned long v;
  820. struct uvh_rh_gam_mmioh_overlay_config_mmr_s {
  821. unsigned long rsvd_0_29: 30; /* */
  822. unsigned long base : 16; /* RW */
  823. unsigned long m_io : 6; /* RW */
  824. unsigned long n_io : 4; /* RW */
  825. unsigned long rsvd_56_62: 7; /* */
  826. unsigned long enable : 1; /* RW */
  827. } s;
  828. };
  829. /* ========================================================================= */
  830. /* UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR */
  831. /* ========================================================================= */
  832. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR 0x1600028UL
  833. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT 26
  834. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_MASK 0x00003ffffc000000UL
  835. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_SHFT 46
  836. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_DUAL_HUB_MASK 0x0000400000000000UL
  837. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_SHFT 63
  838. #define UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_ENABLE_MASK 0x8000000000000000UL
  839. union uvh_rh_gam_mmr_overlay_config_mmr_u {
  840. unsigned long v;
  841. struct uvh_rh_gam_mmr_overlay_config_mmr_s {
  842. unsigned long rsvd_0_25: 26; /* */
  843. unsigned long base : 20; /* RW */
  844. unsigned long dual_hub : 1; /* RW */
  845. unsigned long rsvd_47_62: 16; /* */
  846. unsigned long enable : 1; /* RW */
  847. } s;
  848. };
  849. /* ========================================================================= */
  850. /* UVH_RTC */
  851. /* ========================================================================= */
  852. #define UVH_RTC 0x340000UL
  853. #define UVH_RTC_REAL_TIME_CLOCK_SHFT 0
  854. #define UVH_RTC_REAL_TIME_CLOCK_MASK 0x00ffffffffffffffUL
  855. union uvh_rtc_u {
  856. unsigned long v;
  857. struct uvh_rtc_s {
  858. unsigned long real_time_clock : 56; /* RW */
  859. unsigned long rsvd_56_63 : 8; /* */
  860. } s;
  861. };
  862. /* ========================================================================= */
  863. /* UVH_RTC1_INT_CONFIG */
  864. /* ========================================================================= */
  865. #define UVH_RTC1_INT_CONFIG 0x615c0UL
  866. #define UVH_RTC1_INT_CONFIG_VECTOR_SHFT 0
  867. #define UVH_RTC1_INT_CONFIG_VECTOR_MASK 0x00000000000000ffUL
  868. #define UVH_RTC1_INT_CONFIG_DM_SHFT 8
  869. #define UVH_RTC1_INT_CONFIG_DM_MASK 0x0000000000000700UL
  870. #define UVH_RTC1_INT_CONFIG_DESTMODE_SHFT 11
  871. #define UVH_RTC1_INT_CONFIG_DESTMODE_MASK 0x0000000000000800UL
  872. #define UVH_RTC1_INT_CONFIG_STATUS_SHFT 12
  873. #define UVH_RTC1_INT_CONFIG_STATUS_MASK 0x0000000000001000UL
  874. #define UVH_RTC1_INT_CONFIG_P_SHFT 13
  875. #define UVH_RTC1_INT_CONFIG_P_MASK 0x0000000000002000UL
  876. #define UVH_RTC1_INT_CONFIG_T_SHFT 15
  877. #define UVH_RTC1_INT_CONFIG_T_MASK 0x0000000000008000UL
  878. #define UVH_RTC1_INT_CONFIG_M_SHFT 16
  879. #define UVH_RTC1_INT_CONFIG_M_MASK 0x0000000000010000UL
  880. #define UVH_RTC1_INT_CONFIG_APIC_ID_SHFT 32
  881. #define UVH_RTC1_INT_CONFIG_APIC_ID_MASK 0xffffffff00000000UL
  882. union uvh_rtc1_int_config_u {
  883. unsigned long v;
  884. struct uvh_rtc1_int_config_s {
  885. unsigned long vector_ : 8; /* RW */
  886. unsigned long dm : 3; /* RW */
  887. unsigned long destmode : 1; /* RW */
  888. unsigned long status : 1; /* RO */
  889. unsigned long p : 1; /* RO */
  890. unsigned long rsvd_14 : 1; /* */
  891. unsigned long t : 1; /* RO */
  892. unsigned long m : 1; /* RW */
  893. unsigned long rsvd_17_31: 15; /* */
  894. unsigned long apic_id : 32; /* RW */
  895. } s;
  896. };
  897. /* ========================================================================= */
  898. /* UVH_SI_ADDR_MAP_CONFIG */
  899. /* ========================================================================= */
  900. #define UVH_SI_ADDR_MAP_CONFIG 0xc80000UL
  901. #define UVH_SI_ADDR_MAP_CONFIG_M_SKT_SHFT 0
  902. #define UVH_SI_ADDR_MAP_CONFIG_M_SKT_MASK 0x000000000000003fUL
  903. #define UVH_SI_ADDR_MAP_CONFIG_N_SKT_SHFT 8
  904. #define UVH_SI_ADDR_MAP_CONFIG_N_SKT_MASK 0x0000000000000f00UL
  905. union uvh_si_addr_map_config_u {
  906. unsigned long v;
  907. struct uvh_si_addr_map_config_s {
  908. unsigned long m_skt : 6; /* RW */
  909. unsigned long rsvd_6_7: 2; /* */
  910. unsigned long n_skt : 4; /* RW */
  911. unsigned long rsvd_12_63: 52; /* */
  912. } s;
  913. };
  914. /* ========================================================================= */
  915. /* UVH_SI_ALIAS0_OVERLAY_CONFIG */
  916. /* ========================================================================= */
  917. #define UVH_SI_ALIAS0_OVERLAY_CONFIG 0xc80008UL
  918. #define UVH_SI_ALIAS0_OVERLAY_CONFIG_BASE_SHFT 24
  919. #define UVH_SI_ALIAS0_OVERLAY_CONFIG_BASE_MASK 0x00000000ff000000UL
  920. #define UVH_SI_ALIAS0_OVERLAY_CONFIG_M_ALIAS_SHFT 48
  921. #define UVH_SI_ALIAS0_OVERLAY_CONFIG_M_ALIAS_MASK 0x001f000000000000UL
  922. #define UVH_SI_ALIAS0_OVERLAY_CONFIG_ENABLE_SHFT 63
  923. #define UVH_SI_ALIAS0_OVERLAY_CONFIG_ENABLE_MASK 0x8000000000000000UL
  924. union uvh_si_alias0_overlay_config_u {
  925. unsigned long v;
  926. struct uvh_si_alias0_overlay_config_s {
  927. unsigned long rsvd_0_23: 24; /* */
  928. unsigned long base : 8; /* RW */
  929. unsigned long rsvd_32_47: 16; /* */
  930. unsigned long m_alias : 5; /* RW */
  931. unsigned long rsvd_53_62: 10; /* */
  932. unsigned long enable : 1; /* RW */
  933. } s;
  934. };
  935. /* ========================================================================= */
  936. /* UVH_SI_ALIAS1_OVERLAY_CONFIG */
  937. /* ========================================================================= */
  938. #define UVH_SI_ALIAS1_OVERLAY_CONFIG 0xc80010UL
  939. #define UVH_SI_ALIAS1_OVERLAY_CONFIG_BASE_SHFT 24
  940. #define UVH_SI_ALIAS1_OVERLAY_CONFIG_BASE_MASK 0x00000000ff000000UL
  941. #define UVH_SI_ALIAS1_OVERLAY_CONFIG_M_ALIAS_SHFT 48
  942. #define UVH_SI_ALIAS1_OVERLAY_CONFIG_M_ALIAS_MASK 0x001f000000000000UL
  943. #define UVH_SI_ALIAS1_OVERLAY_CONFIG_ENABLE_SHFT 63
  944. #define UVH_SI_ALIAS1_OVERLAY_CONFIG_ENABLE_MASK 0x8000000000000000UL
  945. union uvh_si_alias1_overlay_config_u {
  946. unsigned long v;
  947. struct uvh_si_alias1_overlay_config_s {
  948. unsigned long rsvd_0_23: 24; /* */
  949. unsigned long base : 8; /* RW */
  950. unsigned long rsvd_32_47: 16; /* */
  951. unsigned long m_alias : 5; /* RW */
  952. unsigned long rsvd_53_62: 10; /* */
  953. unsigned long enable : 1; /* RW */
  954. } s;
  955. };
  956. /* ========================================================================= */
  957. /* UVH_SI_ALIAS2_OVERLAY_CONFIG */
  958. /* ========================================================================= */
  959. #define UVH_SI_ALIAS2_OVERLAY_CONFIG 0xc80018UL
  960. #define UVH_SI_ALIAS2_OVERLAY_CONFIG_BASE_SHFT 24
  961. #define UVH_SI_ALIAS2_OVERLAY_CONFIG_BASE_MASK 0x00000000ff000000UL
  962. #define UVH_SI_ALIAS2_OVERLAY_CONFIG_M_ALIAS_SHFT 48
  963. #define UVH_SI_ALIAS2_OVERLAY_CONFIG_M_ALIAS_MASK 0x001f000000000000UL
  964. #define UVH_SI_ALIAS2_OVERLAY_CONFIG_ENABLE_SHFT 63
  965. #define UVH_SI_ALIAS2_OVERLAY_CONFIG_ENABLE_MASK 0x8000000000000000UL
  966. union uvh_si_alias2_overlay_config_u {
  967. unsigned long v;
  968. struct uvh_si_alias2_overlay_config_s {
  969. unsigned long rsvd_0_23: 24; /* */
  970. unsigned long base : 8; /* RW */
  971. unsigned long rsvd_32_47: 16; /* */
  972. unsigned long m_alias : 5; /* RW */
  973. unsigned long rsvd_53_62: 10; /* */
  974. unsigned long enable : 1; /* RW */
  975. } s;
  976. };
  977. #endif /* _ASM_X86_UV_UV_MMRS_H */