processor.h 24 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/system.h>
  15. #include <asm/page.h>
  16. #include <asm/pgtable_types.h>
  17. #include <asm/percpu.h>
  18. #include <asm/msr.h>
  19. #include <asm/desc_defs.h>
  20. #include <asm/nops.h>
  21. #include <linux/personality.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/init.h>
  27. #include <linux/err.h>
  28. #define HBP_NUM 4
  29. /*
  30. * Default implementation of macro that returns current
  31. * instruction pointer ("program counter").
  32. */
  33. static inline void *current_text_addr(void)
  34. {
  35. void *pc;
  36. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  37. return pc;
  38. }
  39. #ifdef CONFIG_X86_VSMP
  40. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  41. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  42. #else
  43. # define ARCH_MIN_TASKALIGN 16
  44. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  45. #endif
  46. /*
  47. * CPU type and hardware bug flags. Kept separately for each CPU.
  48. * Members of this structure are referenced in head.S, so think twice
  49. * before touching them. [mj]
  50. */
  51. struct cpuinfo_x86 {
  52. __u8 x86; /* CPU family */
  53. __u8 x86_vendor; /* CPU vendor */
  54. __u8 x86_model;
  55. __u8 x86_mask;
  56. #ifdef CONFIG_X86_32
  57. char wp_works_ok; /* It doesn't on 386's */
  58. /* Problems on some 486Dx4's and old 386's: */
  59. char hlt_works_ok;
  60. char hard_math;
  61. char rfu;
  62. char fdiv_bug;
  63. char f00f_bug;
  64. char coma_bug;
  65. char pad0;
  66. #else
  67. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  68. int x86_tlbsize;
  69. #endif
  70. __u8 x86_virt_bits;
  71. __u8 x86_phys_bits;
  72. /* CPUID returned core id bits: */
  73. __u8 x86_coreid_bits;
  74. /* Max extended CPUID function supported: */
  75. __u32 extended_cpuid_level;
  76. /* Maximum supported CPUID level, -1=no CPUID: */
  77. int cpuid_level;
  78. __u32 x86_capability[NCAPINTS];
  79. char x86_vendor_id[16];
  80. char x86_model_id[64];
  81. /* in KB - valid for CPUS which support this call: */
  82. int x86_cache_size;
  83. int x86_cache_alignment; /* In bytes */
  84. int x86_power;
  85. unsigned long loops_per_jiffy;
  86. #ifdef CONFIG_SMP
  87. /* cpus sharing the last level cache: */
  88. cpumask_var_t llc_shared_map;
  89. #endif
  90. /* cpuid returned max cores value: */
  91. u16 x86_max_cores;
  92. u16 apicid;
  93. u16 initial_apicid;
  94. u16 x86_clflush_size;
  95. #ifdef CONFIG_SMP
  96. /* number of cores as seen by the OS: */
  97. u16 booted_cores;
  98. /* Physical processor id: */
  99. u16 phys_proc_id;
  100. /* Core id: */
  101. u16 cpu_core_id;
  102. /* Index into per_cpu list: */
  103. u16 cpu_index;
  104. #endif
  105. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  106. #define X86_VENDOR_INTEL 0
  107. #define X86_VENDOR_CYRIX 1
  108. #define X86_VENDOR_AMD 2
  109. #define X86_VENDOR_UMC 3
  110. #define X86_VENDOR_CENTAUR 5
  111. #define X86_VENDOR_TRANSMETA 7
  112. #define X86_VENDOR_NSC 8
  113. #define X86_VENDOR_NUM 9
  114. #define X86_VENDOR_UNKNOWN 0xff
  115. /*
  116. * capabilities of CPUs
  117. */
  118. extern struct cpuinfo_x86 boot_cpu_data;
  119. extern struct cpuinfo_x86 new_cpu_data;
  120. extern struct tss_struct doublefault_tss;
  121. extern __u32 cpu_caps_cleared[NCAPINTS];
  122. extern __u32 cpu_caps_set[NCAPINTS];
  123. #ifdef CONFIG_SMP
  124. DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  125. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  126. #define current_cpu_data __get_cpu_var(cpu_info)
  127. #else
  128. #define cpu_data(cpu) boot_cpu_data
  129. #define current_cpu_data boot_cpu_data
  130. #endif
  131. extern const struct seq_operations cpuinfo_op;
  132. static inline int hlt_works(int cpu)
  133. {
  134. #ifdef CONFIG_X86_32
  135. return cpu_data(cpu).hlt_works_ok;
  136. #else
  137. return 1;
  138. #endif
  139. }
  140. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  141. extern void cpu_detect(struct cpuinfo_x86 *c);
  142. extern struct pt_regs *idle_regs(struct pt_regs *);
  143. extern void early_cpu_init(void);
  144. extern void identify_boot_cpu(void);
  145. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  146. extern void print_cpu_info(struct cpuinfo_x86 *);
  147. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  148. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  149. extern unsigned short num_cache_leaves;
  150. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  151. extern void detect_ht(struct cpuinfo_x86 *c);
  152. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  153. unsigned int *ecx, unsigned int *edx)
  154. {
  155. /* ecx is often an input as well as an output. */
  156. asm volatile("cpuid"
  157. : "=a" (*eax),
  158. "=b" (*ebx),
  159. "=c" (*ecx),
  160. "=d" (*edx)
  161. : "0" (*eax), "2" (*ecx));
  162. }
  163. static inline void load_cr3(pgd_t *pgdir)
  164. {
  165. write_cr3(__pa(pgdir));
  166. }
  167. #ifdef CONFIG_X86_32
  168. /* This is the TSS defined by the hardware. */
  169. struct x86_hw_tss {
  170. unsigned short back_link, __blh;
  171. unsigned long sp0;
  172. unsigned short ss0, __ss0h;
  173. unsigned long sp1;
  174. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  175. unsigned short ss1, __ss1h;
  176. unsigned long sp2;
  177. unsigned short ss2, __ss2h;
  178. unsigned long __cr3;
  179. unsigned long ip;
  180. unsigned long flags;
  181. unsigned long ax;
  182. unsigned long cx;
  183. unsigned long dx;
  184. unsigned long bx;
  185. unsigned long sp;
  186. unsigned long bp;
  187. unsigned long si;
  188. unsigned long di;
  189. unsigned short es, __esh;
  190. unsigned short cs, __csh;
  191. unsigned short ss, __ssh;
  192. unsigned short ds, __dsh;
  193. unsigned short fs, __fsh;
  194. unsigned short gs, __gsh;
  195. unsigned short ldt, __ldth;
  196. unsigned short trace;
  197. unsigned short io_bitmap_base;
  198. } __attribute__((packed));
  199. #else
  200. struct x86_hw_tss {
  201. u32 reserved1;
  202. u64 sp0;
  203. u64 sp1;
  204. u64 sp2;
  205. u64 reserved2;
  206. u64 ist[7];
  207. u32 reserved3;
  208. u32 reserved4;
  209. u16 reserved5;
  210. u16 io_bitmap_base;
  211. } __attribute__((packed)) ____cacheline_aligned;
  212. #endif
  213. /*
  214. * IO-bitmap sizes:
  215. */
  216. #define IO_BITMAP_BITS 65536
  217. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  218. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  219. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  220. #define INVALID_IO_BITMAP_OFFSET 0x8000
  221. struct tss_struct {
  222. /*
  223. * The hardware state:
  224. */
  225. struct x86_hw_tss x86_tss;
  226. /*
  227. * The extra 1 is there because the CPU will access an
  228. * additional byte beyond the end of the IO permission
  229. * bitmap. The extra byte must be all 1 bits, and must
  230. * be within the limit.
  231. */
  232. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  233. /*
  234. * .. and then another 0x100 bytes for the emergency kernel stack:
  235. */
  236. unsigned long stack[64];
  237. } ____cacheline_aligned;
  238. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
  239. /*
  240. * Save the original ist values for checking stack pointers during debugging
  241. */
  242. struct orig_ist {
  243. unsigned long ist[7];
  244. };
  245. #define MXCSR_DEFAULT 0x1f80
  246. struct i387_fsave_struct {
  247. u32 cwd; /* FPU Control Word */
  248. u32 swd; /* FPU Status Word */
  249. u32 twd; /* FPU Tag Word */
  250. u32 fip; /* FPU IP Offset */
  251. u32 fcs; /* FPU IP Selector */
  252. u32 foo; /* FPU Operand Pointer Offset */
  253. u32 fos; /* FPU Operand Pointer Selector */
  254. /* 8*10 bytes for each FP-reg = 80 bytes: */
  255. u32 st_space[20];
  256. /* Software status information [not touched by FSAVE ]: */
  257. u32 status;
  258. };
  259. struct i387_fxsave_struct {
  260. u16 cwd; /* Control Word */
  261. u16 swd; /* Status Word */
  262. u16 twd; /* Tag Word */
  263. u16 fop; /* Last Instruction Opcode */
  264. union {
  265. struct {
  266. u64 rip; /* Instruction Pointer */
  267. u64 rdp; /* Data Pointer */
  268. };
  269. struct {
  270. u32 fip; /* FPU IP Offset */
  271. u32 fcs; /* FPU IP Selector */
  272. u32 foo; /* FPU Operand Offset */
  273. u32 fos; /* FPU Operand Selector */
  274. };
  275. };
  276. u32 mxcsr; /* MXCSR Register State */
  277. u32 mxcsr_mask; /* MXCSR Mask */
  278. /* 8*16 bytes for each FP-reg = 128 bytes: */
  279. u32 st_space[32];
  280. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  281. u32 xmm_space[64];
  282. u32 padding[12];
  283. union {
  284. u32 padding1[12];
  285. u32 sw_reserved[12];
  286. };
  287. } __attribute__((aligned(16)));
  288. struct i387_soft_struct {
  289. u32 cwd;
  290. u32 swd;
  291. u32 twd;
  292. u32 fip;
  293. u32 fcs;
  294. u32 foo;
  295. u32 fos;
  296. /* 8*10 bytes for each FP-reg = 80 bytes: */
  297. u32 st_space[20];
  298. u8 ftop;
  299. u8 changed;
  300. u8 lookahead;
  301. u8 no_update;
  302. u8 rm;
  303. u8 alimit;
  304. struct math_emu_info *info;
  305. u32 entry_eip;
  306. };
  307. struct ymmh_struct {
  308. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  309. u32 ymmh_space[64];
  310. };
  311. struct xsave_hdr_struct {
  312. u64 xstate_bv;
  313. u64 reserved1[2];
  314. u64 reserved2[5];
  315. } __attribute__((packed));
  316. struct xsave_struct {
  317. struct i387_fxsave_struct i387;
  318. struct xsave_hdr_struct xsave_hdr;
  319. struct ymmh_struct ymmh;
  320. /* new processor state extensions will go here */
  321. } __attribute__ ((packed, aligned (64)));
  322. union thread_xstate {
  323. struct i387_fsave_struct fsave;
  324. struct i387_fxsave_struct fxsave;
  325. struct i387_soft_struct soft;
  326. struct xsave_struct xsave;
  327. };
  328. struct fpu {
  329. union thread_xstate *state;
  330. };
  331. #ifdef CONFIG_X86_64
  332. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  333. union irq_stack_union {
  334. char irq_stack[IRQ_STACK_SIZE];
  335. /*
  336. * GCC hardcodes the stack canary as %gs:40. Since the
  337. * irq_stack is the object at %gs:0, we reserve the bottom
  338. * 48 bytes of the irq stack for the canary.
  339. */
  340. struct {
  341. char gs_base[40];
  342. unsigned long stack_canary;
  343. };
  344. };
  345. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
  346. DECLARE_INIT_PER_CPU(irq_stack_union);
  347. DECLARE_PER_CPU(char *, irq_stack_ptr);
  348. DECLARE_PER_CPU(unsigned int, irq_count);
  349. extern unsigned long kernel_eflags;
  350. extern asmlinkage void ignore_sysret(void);
  351. #else /* X86_64 */
  352. #ifdef CONFIG_CC_STACKPROTECTOR
  353. /*
  354. * Make sure stack canary segment base is cached-aligned:
  355. * "For Intel Atom processors, avoid non zero segment base address
  356. * that is not aligned to cache line boundary at all cost."
  357. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  358. */
  359. struct stack_canary {
  360. char __pad[20]; /* canary at %gs:20 */
  361. unsigned long canary;
  362. };
  363. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  364. #endif
  365. #endif /* X86_64 */
  366. extern unsigned int xstate_size;
  367. extern void free_thread_xstate(struct task_struct *);
  368. extern struct kmem_cache *task_xstate_cachep;
  369. struct perf_event;
  370. struct thread_struct {
  371. /* Cached TLS descriptors: */
  372. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  373. unsigned long sp0;
  374. unsigned long sp;
  375. #ifdef CONFIG_X86_32
  376. unsigned long sysenter_cs;
  377. #else
  378. unsigned long usersp; /* Copy from PDA */
  379. unsigned short es;
  380. unsigned short ds;
  381. unsigned short fsindex;
  382. unsigned short gsindex;
  383. #endif
  384. #ifdef CONFIG_X86_32
  385. unsigned long ip;
  386. #endif
  387. #ifdef CONFIG_X86_64
  388. unsigned long fs;
  389. #endif
  390. unsigned long gs;
  391. /* Save middle states of ptrace breakpoints */
  392. struct perf_event *ptrace_bps[HBP_NUM];
  393. /* Debug status used for traps, single steps, etc... */
  394. unsigned long debugreg6;
  395. /* Keep track of the exact dr7 value set by the user */
  396. unsigned long ptrace_dr7;
  397. /* Fault info: */
  398. unsigned long cr2;
  399. unsigned long trap_no;
  400. unsigned long error_code;
  401. /* floating point and extended processor state */
  402. struct fpu fpu;
  403. #ifdef CONFIG_X86_32
  404. /* Virtual 86 mode info */
  405. struct vm86_struct __user *vm86_info;
  406. unsigned long screen_bitmap;
  407. unsigned long v86flags;
  408. unsigned long v86mask;
  409. unsigned long saved_sp0;
  410. unsigned int saved_fs;
  411. unsigned int saved_gs;
  412. #endif
  413. /* IO permissions: */
  414. unsigned long *io_bitmap_ptr;
  415. unsigned long iopl;
  416. /* Max allowed port in the bitmap, in bytes: */
  417. unsigned io_bitmap_max;
  418. };
  419. static inline unsigned long native_get_debugreg(int regno)
  420. {
  421. unsigned long val = 0; /* Damn you, gcc! */
  422. switch (regno) {
  423. case 0:
  424. asm("mov %%db0, %0" :"=r" (val));
  425. break;
  426. case 1:
  427. asm("mov %%db1, %0" :"=r" (val));
  428. break;
  429. case 2:
  430. asm("mov %%db2, %0" :"=r" (val));
  431. break;
  432. case 3:
  433. asm("mov %%db3, %0" :"=r" (val));
  434. break;
  435. case 6:
  436. asm("mov %%db6, %0" :"=r" (val));
  437. break;
  438. case 7:
  439. asm("mov %%db7, %0" :"=r" (val));
  440. break;
  441. default:
  442. BUG();
  443. }
  444. return val;
  445. }
  446. static inline void native_set_debugreg(int regno, unsigned long value)
  447. {
  448. switch (regno) {
  449. case 0:
  450. asm("mov %0, %%db0" ::"r" (value));
  451. break;
  452. case 1:
  453. asm("mov %0, %%db1" ::"r" (value));
  454. break;
  455. case 2:
  456. asm("mov %0, %%db2" ::"r" (value));
  457. break;
  458. case 3:
  459. asm("mov %0, %%db3" ::"r" (value));
  460. break;
  461. case 6:
  462. asm("mov %0, %%db6" ::"r" (value));
  463. break;
  464. case 7:
  465. asm("mov %0, %%db7" ::"r" (value));
  466. break;
  467. default:
  468. BUG();
  469. }
  470. }
  471. /*
  472. * Set IOPL bits in EFLAGS from given mask
  473. */
  474. static inline void native_set_iopl_mask(unsigned mask)
  475. {
  476. #ifdef CONFIG_X86_32
  477. unsigned int reg;
  478. asm volatile ("pushfl;"
  479. "popl %0;"
  480. "andl %1, %0;"
  481. "orl %2, %0;"
  482. "pushl %0;"
  483. "popfl"
  484. : "=&r" (reg)
  485. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  486. #endif
  487. }
  488. static inline void
  489. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  490. {
  491. tss->x86_tss.sp0 = thread->sp0;
  492. #ifdef CONFIG_X86_32
  493. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  494. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  495. tss->x86_tss.ss1 = thread->sysenter_cs;
  496. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  497. }
  498. #endif
  499. }
  500. static inline void native_swapgs(void)
  501. {
  502. #ifdef CONFIG_X86_64
  503. asm volatile("swapgs" ::: "memory");
  504. #endif
  505. }
  506. #ifdef CONFIG_PARAVIRT
  507. #include <asm/paravirt.h>
  508. #else
  509. #define __cpuid native_cpuid
  510. #define paravirt_enabled() 0
  511. /*
  512. * These special macros can be used to get or set a debugging register
  513. */
  514. #define get_debugreg(var, register) \
  515. (var) = native_get_debugreg(register)
  516. #define set_debugreg(value, register) \
  517. native_set_debugreg(register, value)
  518. static inline void load_sp0(struct tss_struct *tss,
  519. struct thread_struct *thread)
  520. {
  521. native_load_sp0(tss, thread);
  522. }
  523. #define set_iopl_mask native_set_iopl_mask
  524. #endif /* CONFIG_PARAVIRT */
  525. /*
  526. * Save the cr4 feature set we're using (ie
  527. * Pentium 4MB enable and PPro Global page
  528. * enable), so that any CPU's that boot up
  529. * after us can get the correct flags.
  530. */
  531. extern unsigned long mmu_cr4_features;
  532. static inline void set_in_cr4(unsigned long mask)
  533. {
  534. unsigned cr4;
  535. mmu_cr4_features |= mask;
  536. cr4 = read_cr4();
  537. cr4 |= mask;
  538. write_cr4(cr4);
  539. }
  540. static inline void clear_in_cr4(unsigned long mask)
  541. {
  542. unsigned cr4;
  543. mmu_cr4_features &= ~mask;
  544. cr4 = read_cr4();
  545. cr4 &= ~mask;
  546. write_cr4(cr4);
  547. }
  548. typedef struct {
  549. unsigned long seg;
  550. } mm_segment_t;
  551. /*
  552. * create a kernel thread without removing it from tasklists
  553. */
  554. extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
  555. /* Free all resources held by a thread. */
  556. extern void release_thread(struct task_struct *);
  557. /* Prepare to copy thread state - unlazy all lazy state */
  558. extern void prepare_to_copy(struct task_struct *tsk);
  559. unsigned long get_wchan(struct task_struct *p);
  560. /*
  561. * Generic CPUID function
  562. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  563. * resulting in stale register contents being returned.
  564. */
  565. static inline void cpuid(unsigned int op,
  566. unsigned int *eax, unsigned int *ebx,
  567. unsigned int *ecx, unsigned int *edx)
  568. {
  569. *eax = op;
  570. *ecx = 0;
  571. __cpuid(eax, ebx, ecx, edx);
  572. }
  573. /* Some CPUID calls want 'count' to be placed in ecx */
  574. static inline void cpuid_count(unsigned int op, int count,
  575. unsigned int *eax, unsigned int *ebx,
  576. unsigned int *ecx, unsigned int *edx)
  577. {
  578. *eax = op;
  579. *ecx = count;
  580. __cpuid(eax, ebx, ecx, edx);
  581. }
  582. /*
  583. * CPUID functions returning a single datum
  584. */
  585. static inline unsigned int cpuid_eax(unsigned int op)
  586. {
  587. unsigned int eax, ebx, ecx, edx;
  588. cpuid(op, &eax, &ebx, &ecx, &edx);
  589. return eax;
  590. }
  591. static inline unsigned int cpuid_ebx(unsigned int op)
  592. {
  593. unsigned int eax, ebx, ecx, edx;
  594. cpuid(op, &eax, &ebx, &ecx, &edx);
  595. return ebx;
  596. }
  597. static inline unsigned int cpuid_ecx(unsigned int op)
  598. {
  599. unsigned int eax, ebx, ecx, edx;
  600. cpuid(op, &eax, &ebx, &ecx, &edx);
  601. return ecx;
  602. }
  603. static inline unsigned int cpuid_edx(unsigned int op)
  604. {
  605. unsigned int eax, ebx, ecx, edx;
  606. cpuid(op, &eax, &ebx, &ecx, &edx);
  607. return edx;
  608. }
  609. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  610. static inline void rep_nop(void)
  611. {
  612. asm volatile("rep; nop" ::: "memory");
  613. }
  614. static inline void cpu_relax(void)
  615. {
  616. rep_nop();
  617. }
  618. /* Stop speculative execution and prefetching of modified code. */
  619. static inline void sync_core(void)
  620. {
  621. int tmp;
  622. #if defined(CONFIG_M386) || defined(CONFIG_M486)
  623. if (boot_cpu_data.x86 < 5)
  624. /* There is no speculative execution.
  625. * jmp is a barrier to prefetching. */
  626. asm volatile("jmp 1f\n1:\n" ::: "memory");
  627. else
  628. #endif
  629. /* cpuid is a barrier to speculative execution.
  630. * Prefetched instructions are automatically
  631. * invalidated when modified. */
  632. asm volatile("cpuid" : "=a" (tmp) : "0" (1)
  633. : "ebx", "ecx", "edx", "memory");
  634. }
  635. static inline void __monitor(const void *eax, unsigned long ecx,
  636. unsigned long edx)
  637. {
  638. /* "monitor %eax, %ecx, %edx;" */
  639. asm volatile(".byte 0x0f, 0x01, 0xc8;"
  640. :: "a" (eax), "c" (ecx), "d"(edx));
  641. }
  642. static inline void __mwait(unsigned long eax, unsigned long ecx)
  643. {
  644. /* "mwait %eax, %ecx;" */
  645. asm volatile(".byte 0x0f, 0x01, 0xc9;"
  646. :: "a" (eax), "c" (ecx));
  647. }
  648. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  649. {
  650. trace_hardirqs_on();
  651. /* "mwait %eax, %ecx;" */
  652. asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
  653. :: "a" (eax), "c" (ecx));
  654. }
  655. extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
  656. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  657. extern void init_c1e_mask(void);
  658. extern unsigned long boot_option_idle_override;
  659. extern unsigned long idle_halt;
  660. extern unsigned long idle_nomwait;
  661. /*
  662. * on systems with caches, caches must be flashed as the absolute
  663. * last instruction before going into a suspended halt. Otherwise,
  664. * dirty data can linger in the cache and become stale on resume,
  665. * leading to strange errors.
  666. *
  667. * perform a variety of operations to guarantee that the compiler
  668. * will not reorder instructions. wbinvd itself is serializing
  669. * so the processor will not reorder.
  670. *
  671. * Systems without cache can just go into halt.
  672. */
  673. static inline void wbinvd_halt(void)
  674. {
  675. mb();
  676. /* check for clflush to determine if wbinvd is legal */
  677. if (cpu_has_clflush)
  678. asm volatile("cli; wbinvd; 1: hlt; jmp 1b" : : : "memory");
  679. else
  680. while (1)
  681. halt();
  682. }
  683. extern void enable_sep_cpu(void);
  684. extern int sysenter_setup(void);
  685. extern void early_trap_init(void);
  686. /* Defined in head.S */
  687. extern struct desc_ptr early_gdt_descr;
  688. extern void cpu_set_gdt(int);
  689. extern void switch_to_new_gdt(int);
  690. extern void load_percpu_segment(int);
  691. extern void cpu_init(void);
  692. static inline unsigned long get_debugctlmsr(void)
  693. {
  694. unsigned long debugctlmsr = 0;
  695. #ifndef CONFIG_X86_DEBUGCTLMSR
  696. if (boot_cpu_data.x86 < 6)
  697. return 0;
  698. #endif
  699. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  700. return debugctlmsr;
  701. }
  702. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  703. {
  704. #ifndef CONFIG_X86_DEBUGCTLMSR
  705. if (boot_cpu_data.x86 < 6)
  706. return;
  707. #endif
  708. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  709. }
  710. /*
  711. * from system description table in BIOS. Mostly for MCA use, but
  712. * others may find it useful:
  713. */
  714. extern unsigned int machine_id;
  715. extern unsigned int machine_submodel_id;
  716. extern unsigned int BIOS_revision;
  717. /* Boot loader type from the setup header: */
  718. extern int bootloader_type;
  719. extern int bootloader_version;
  720. extern char ignore_fpu_irq;
  721. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  722. #define ARCH_HAS_PREFETCHW
  723. #define ARCH_HAS_SPINLOCK_PREFETCH
  724. #ifdef CONFIG_X86_32
  725. # define BASE_PREFETCH ASM_NOP4
  726. # define ARCH_HAS_PREFETCH
  727. #else
  728. # define BASE_PREFETCH "prefetcht0 (%1)"
  729. #endif
  730. /*
  731. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  732. *
  733. * It's not worth to care about 3dnow prefetches for the K6
  734. * because they are microcoded there and very slow.
  735. */
  736. static inline void prefetch(const void *x)
  737. {
  738. alternative_input(BASE_PREFETCH,
  739. "prefetchnta (%1)",
  740. X86_FEATURE_XMM,
  741. "r" (x));
  742. }
  743. /*
  744. * 3dnow prefetch to get an exclusive cache line.
  745. * Useful for spinlocks to avoid one state transition in the
  746. * cache coherency protocol:
  747. */
  748. static inline void prefetchw(const void *x)
  749. {
  750. alternative_input(BASE_PREFETCH,
  751. "prefetchw (%1)",
  752. X86_FEATURE_3DNOW,
  753. "r" (x));
  754. }
  755. static inline void spin_lock_prefetch(const void *x)
  756. {
  757. prefetchw(x);
  758. }
  759. #ifdef CONFIG_X86_32
  760. /*
  761. * User space process size: 3GB (default).
  762. */
  763. #define TASK_SIZE PAGE_OFFSET
  764. #define TASK_SIZE_MAX TASK_SIZE
  765. #define STACK_TOP TASK_SIZE
  766. #define STACK_TOP_MAX STACK_TOP
  767. #define INIT_THREAD { \
  768. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  769. .vm86_info = NULL, \
  770. .sysenter_cs = __KERNEL_CS, \
  771. .io_bitmap_ptr = NULL, \
  772. }
  773. /*
  774. * Note that the .io_bitmap member must be extra-big. This is because
  775. * the CPU will access an additional byte beyond the end of the IO
  776. * permission bitmap. The extra byte must be all 1 bits, and must
  777. * be within the limit.
  778. */
  779. #define INIT_TSS { \
  780. .x86_tss = { \
  781. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  782. .ss0 = __KERNEL_DS, \
  783. .ss1 = __KERNEL_CS, \
  784. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  785. }, \
  786. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  787. }
  788. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  789. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  790. #define KSTK_TOP(info) \
  791. ({ \
  792. unsigned long *__ptr = (unsigned long *)(info); \
  793. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  794. })
  795. /*
  796. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  797. * This is necessary to guarantee that the entire "struct pt_regs"
  798. * is accessable even if the CPU haven't stored the SS/ESP registers
  799. * on the stack (interrupt gate does not save these registers
  800. * when switching to the same priv ring).
  801. * Therefore beware: accessing the ss/esp fields of the
  802. * "struct pt_regs" is possible, but they may contain the
  803. * completely wrong values.
  804. */
  805. #define task_pt_regs(task) \
  806. ({ \
  807. struct pt_regs *__regs__; \
  808. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  809. __regs__ - 1; \
  810. })
  811. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  812. #else
  813. /*
  814. * User space process size. 47bits minus one guard page.
  815. */
  816. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  817. /* This decides where the kernel will search for a free chunk of vm
  818. * space during mmap's.
  819. */
  820. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  821. 0xc0000000 : 0xFFFFe000)
  822. #define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
  823. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  824. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
  825. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  826. #define STACK_TOP TASK_SIZE
  827. #define STACK_TOP_MAX TASK_SIZE_MAX
  828. #define INIT_THREAD { \
  829. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  830. }
  831. #define INIT_TSS { \
  832. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  833. }
  834. /*
  835. * Return saved PC of a blocked thread.
  836. * What is this good for? it will be always the scheduler or ret_from_fork.
  837. */
  838. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  839. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  840. extern unsigned long KSTK_ESP(struct task_struct *task);
  841. #endif /* CONFIG_X86_64 */
  842. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  843. unsigned long new_sp);
  844. /*
  845. * This decides where the kernel will search for a free chunk of vm
  846. * space during mmap's.
  847. */
  848. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  849. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  850. /* Get/set a process' ability to use the timestamp counter instruction */
  851. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  852. #define SET_TSC_CTL(val) set_tsc_mode((val))
  853. extern int get_tsc_mode(unsigned long adr);
  854. extern int set_tsc_mode(unsigned int val);
  855. extern int amd_get_nb_id(int cpu);
  856. struct aperfmperf {
  857. u64 aperf, mperf;
  858. };
  859. static inline void get_aperfmperf(struct aperfmperf *am)
  860. {
  861. WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));
  862. rdmsrl(MSR_IA32_APERF, am->aperf);
  863. rdmsrl(MSR_IA32_MPERF, am->mperf);
  864. }
  865. #define APERFMPERF_SHIFT 10
  866. static inline
  867. unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
  868. struct aperfmperf *new)
  869. {
  870. u64 aperf = new->aperf - old->aperf;
  871. u64 mperf = new->mperf - old->mperf;
  872. unsigned long ratio = aperf;
  873. mperf >>= APERFMPERF_SHIFT;
  874. if (mperf)
  875. ratio = div64_u64(aperf, mperf);
  876. return ratio;
  877. }
  878. #endif /* _ASM_X86_PROCESSOR_H */