pci_x86.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * Low-Level PCI Access for i386 machines.
  3. *
  4. * (c) 1999 Martin Mares <mj@ucw.cz>
  5. */
  6. #undef DEBUG
  7. #ifdef DEBUG
  8. #define DBG(x...) printk(x)
  9. #else
  10. #define DBG(x...)
  11. #endif
  12. #define PCI_PROBE_BIOS 0x0001
  13. #define PCI_PROBE_CONF1 0x0002
  14. #define PCI_PROBE_CONF2 0x0004
  15. #define PCI_PROBE_MMCONF 0x0008
  16. #define PCI_PROBE_MASK 0x000f
  17. #define PCI_PROBE_NOEARLY 0x0010
  18. #define PCI_NO_CHECKS 0x0400
  19. #define PCI_USE_PIRQ_MASK 0x0800
  20. #define PCI_ASSIGN_ROMS 0x1000
  21. #define PCI_BIOS_IRQ_SCAN 0x2000
  22. #define PCI_ASSIGN_ALL_BUSSES 0x4000
  23. #define PCI_CAN_SKIP_ISA_ALIGN 0x8000
  24. #define PCI_USE__CRS 0x10000
  25. #define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
  26. #define PCI_HAS_IO_ECS 0x40000
  27. #define PCI_NOASSIGN_ROMS 0x80000
  28. #define PCI_ROOT_NO_CRS 0x100000
  29. extern unsigned int pci_probe;
  30. extern unsigned long pirq_table_addr;
  31. enum pci_bf_sort_state {
  32. pci_bf_sort_default,
  33. pci_force_nobf,
  34. pci_force_bf,
  35. pci_dmi_bf,
  36. };
  37. /* pci-i386.c */
  38. extern unsigned int pcibios_max_latency;
  39. void pcibios_resource_survey(void);
  40. /* pci-pc.c */
  41. extern int pcibios_last_bus;
  42. extern struct pci_bus *pci_root_bus;
  43. extern struct pci_ops pci_root_ops;
  44. void pcibios_scan_specific_bus(int busn);
  45. /* pci-irq.c */
  46. struct irq_info {
  47. u8 bus, devfn; /* Bus, device and function */
  48. struct {
  49. u8 link; /* IRQ line ID, chipset dependent,
  50. 0 = not routed */
  51. u16 bitmap; /* Available IRQs */
  52. } __attribute__((packed)) irq[4];
  53. u8 slot; /* Slot number, 0=onboard */
  54. u8 rfu;
  55. } __attribute__((packed));
  56. struct irq_routing_table {
  57. u32 signature; /* PIRQ_SIGNATURE should be here */
  58. u16 version; /* PIRQ_VERSION */
  59. u16 size; /* Table size in bytes */
  60. u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
  61. u16 exclusive_irqs; /* IRQs devoted exclusively to
  62. PCI usage */
  63. u16 rtr_vendor, rtr_device; /* Vendor and device ID of
  64. interrupt router */
  65. u32 miniport_data; /* Crap */
  66. u8 rfu[11];
  67. u8 checksum; /* Modulo 256 checksum must give 0 */
  68. struct irq_info slots[0];
  69. } __attribute__((packed));
  70. extern unsigned int pcibios_irq_mask;
  71. extern raw_spinlock_t pci_config_lock;
  72. extern int (*pcibios_enable_irq)(struct pci_dev *dev);
  73. extern void (*pcibios_disable_irq)(struct pci_dev *dev);
  74. struct pci_raw_ops {
  75. int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
  76. int reg, int len, u32 *val);
  77. int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
  78. int reg, int len, u32 val);
  79. };
  80. extern struct pci_raw_ops *raw_pci_ops;
  81. extern struct pci_raw_ops *raw_pci_ext_ops;
  82. extern struct pci_raw_ops pci_direct_conf1;
  83. extern bool port_cf9_safe;
  84. /* arch_initcall level */
  85. extern int pci_direct_probe(void);
  86. extern void pci_direct_init(int type);
  87. extern void pci_pcbios_init(void);
  88. extern void __init dmi_check_pciprobe(void);
  89. extern void __init dmi_check_skip_isa_align(void);
  90. /* some common used subsys_initcalls */
  91. extern int __init pci_acpi_init(void);
  92. extern void __init pcibios_irq_init(void);
  93. extern int __init pcibios_init(void);
  94. extern int pci_legacy_init(void);
  95. extern void pcibios_fixup_irqs(void);
  96. /* pci-mmconfig.c */
  97. /* "PCI MMCONFIG %04x [bus %02x-%02x]" */
  98. #define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2)
  99. struct pci_mmcfg_region {
  100. struct list_head list;
  101. struct resource res;
  102. u64 address;
  103. char __iomem *virt;
  104. u16 segment;
  105. u8 start_bus;
  106. u8 end_bus;
  107. char name[PCI_MMCFG_RESOURCE_NAME_LEN];
  108. };
  109. extern int __init pci_mmcfg_arch_init(void);
  110. extern void __init pci_mmcfg_arch_free(void);
  111. extern struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus);
  112. extern struct list_head pci_mmcfg_list;
  113. #define PCI_MMCFG_BUS_OFFSET(bus) ((bus) << 20)
  114. /*
  115. * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
  116. * on their northbrige except through the * %eax register. As such, you MUST
  117. * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
  118. * accessor functions.
  119. * In fact just use pci_config_*, nothing else please.
  120. */
  121. static inline unsigned char mmio_config_readb(void __iomem *pos)
  122. {
  123. u8 val;
  124. asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
  125. return val;
  126. }
  127. static inline unsigned short mmio_config_readw(void __iomem *pos)
  128. {
  129. u16 val;
  130. asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
  131. return val;
  132. }
  133. static inline unsigned int mmio_config_readl(void __iomem *pos)
  134. {
  135. u32 val;
  136. asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
  137. return val;
  138. }
  139. static inline void mmio_config_writeb(void __iomem *pos, u8 val)
  140. {
  141. asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
  142. }
  143. static inline void mmio_config_writew(void __iomem *pos, u16 val)
  144. {
  145. asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
  146. }
  147. static inline void mmio_config_writel(void __iomem *pos, u32 val)
  148. {
  149. asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");
  150. }
  151. #ifdef CONFIG_PCI
  152. # ifdef CONFIG_ACPI
  153. # define x86_default_pci_init pci_acpi_init
  154. # else
  155. # define x86_default_pci_init pci_legacy_init
  156. # endif
  157. # define x86_default_pci_init_irq pcibios_irq_init
  158. # define x86_default_pci_fixup_irqs pcibios_fixup_irqs
  159. #else
  160. # define x86_default_pci_init NULL
  161. # define x86_default_pci_init_irq NULL
  162. # define x86_default_pci_fixup_irqs NULL
  163. #endif