paravirt.h 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022
  1. #ifndef _ASM_X86_PARAVIRT_H
  2. #define _ASM_X86_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/pgtable_types.h>
  7. #include <asm/asm.h>
  8. #include <asm/paravirt_types.h>
  9. #ifndef __ASSEMBLY__
  10. #include <linux/types.h>
  11. #include <linux/cpumask.h>
  12. static inline int paravirt_enabled(void)
  13. {
  14. return pv_info.paravirt_enabled;
  15. }
  16. static inline void load_sp0(struct tss_struct *tss,
  17. struct thread_struct *thread)
  18. {
  19. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  20. }
  21. /* The paravirtualized CPUID instruction. */
  22. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  23. unsigned int *ecx, unsigned int *edx)
  24. {
  25. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  26. }
  27. /*
  28. * These special macros can be used to get or set a debugging register
  29. */
  30. static inline unsigned long paravirt_get_debugreg(int reg)
  31. {
  32. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  33. }
  34. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  35. static inline void set_debugreg(unsigned long val, int reg)
  36. {
  37. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  38. }
  39. static inline void clts(void)
  40. {
  41. PVOP_VCALL0(pv_cpu_ops.clts);
  42. }
  43. static inline unsigned long read_cr0(void)
  44. {
  45. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  46. }
  47. static inline void write_cr0(unsigned long x)
  48. {
  49. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  50. }
  51. static inline unsigned long read_cr2(void)
  52. {
  53. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  54. }
  55. static inline void write_cr2(unsigned long x)
  56. {
  57. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  58. }
  59. static inline unsigned long read_cr3(void)
  60. {
  61. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  62. }
  63. static inline void write_cr3(unsigned long x)
  64. {
  65. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  66. }
  67. static inline unsigned long read_cr4(void)
  68. {
  69. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  70. }
  71. static inline unsigned long read_cr4_safe(void)
  72. {
  73. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  74. }
  75. static inline void write_cr4(unsigned long x)
  76. {
  77. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  78. }
  79. #ifdef CONFIG_X86_64
  80. static inline unsigned long read_cr8(void)
  81. {
  82. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  83. }
  84. static inline void write_cr8(unsigned long x)
  85. {
  86. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  87. }
  88. #endif
  89. static inline void raw_safe_halt(void)
  90. {
  91. PVOP_VCALL0(pv_irq_ops.safe_halt);
  92. }
  93. static inline void halt(void)
  94. {
  95. PVOP_VCALL0(pv_irq_ops.safe_halt);
  96. }
  97. static inline void wbinvd(void)
  98. {
  99. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  100. }
  101. #define get_kernel_rpl() (pv_info.kernel_rpl)
  102. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  103. {
  104. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  105. }
  106. static inline int paravirt_rdmsr_regs(u32 *regs)
  107. {
  108. return PVOP_CALL1(int, pv_cpu_ops.rdmsr_regs, regs);
  109. }
  110. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  111. {
  112. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  113. }
  114. static inline int paravirt_wrmsr_regs(u32 *regs)
  115. {
  116. return PVOP_CALL1(int, pv_cpu_ops.wrmsr_regs, regs);
  117. }
  118. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  119. #define rdmsr(msr, val1, val2) \
  120. do { \
  121. int _err; \
  122. u64 _l = paravirt_read_msr(msr, &_err); \
  123. val1 = (u32)_l; \
  124. val2 = _l >> 32; \
  125. } while (0)
  126. #define wrmsr(msr, val1, val2) \
  127. do { \
  128. paravirt_write_msr(msr, val1, val2); \
  129. } while (0)
  130. #define rdmsrl(msr, val) \
  131. do { \
  132. int _err; \
  133. val = paravirt_read_msr(msr, &_err); \
  134. } while (0)
  135. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  136. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  137. /* rdmsr with exception handling */
  138. #define rdmsr_safe(msr, a, b) \
  139. ({ \
  140. int _err; \
  141. u64 _l = paravirt_read_msr(msr, &_err); \
  142. (*a) = (u32)_l; \
  143. (*b) = _l >> 32; \
  144. _err; \
  145. })
  146. #define rdmsr_safe_regs(regs) paravirt_rdmsr_regs(regs)
  147. #define wrmsr_safe_regs(regs) paravirt_wrmsr_regs(regs)
  148. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  149. {
  150. int err;
  151. *p = paravirt_read_msr(msr, &err);
  152. return err;
  153. }
  154. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  155. {
  156. u32 gprs[8] = { 0 };
  157. int err;
  158. gprs[1] = msr;
  159. gprs[7] = 0x9c5a203a;
  160. err = paravirt_rdmsr_regs(gprs);
  161. *p = gprs[0] | ((u64)gprs[2] << 32);
  162. return err;
  163. }
  164. static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
  165. {
  166. u32 gprs[8] = { 0 };
  167. gprs[0] = (u32)val;
  168. gprs[1] = msr;
  169. gprs[2] = val >> 32;
  170. gprs[7] = 0x9c5a203a;
  171. return paravirt_wrmsr_regs(gprs);
  172. }
  173. static inline u64 paravirt_read_tsc(void)
  174. {
  175. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  176. }
  177. #define rdtscl(low) \
  178. do { \
  179. u64 _l = paravirt_read_tsc(); \
  180. low = (int)_l; \
  181. } while (0)
  182. #define rdtscll(val) (val = paravirt_read_tsc())
  183. static inline unsigned long long paravirt_sched_clock(void)
  184. {
  185. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  186. }
  187. static inline unsigned long long paravirt_read_pmc(int counter)
  188. {
  189. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  190. }
  191. #define rdpmc(counter, low, high) \
  192. do { \
  193. u64 _l = paravirt_read_pmc(counter); \
  194. low = (u32)_l; \
  195. high = _l >> 32; \
  196. } while (0)
  197. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  198. {
  199. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  200. }
  201. #define rdtscp(low, high, aux) \
  202. do { \
  203. int __aux; \
  204. unsigned long __val = paravirt_rdtscp(&__aux); \
  205. (low) = (u32)__val; \
  206. (high) = (u32)(__val >> 32); \
  207. (aux) = __aux; \
  208. } while (0)
  209. #define rdtscpll(val, aux) \
  210. do { \
  211. unsigned long __aux; \
  212. val = paravirt_rdtscp(&__aux); \
  213. (aux) = __aux; \
  214. } while (0)
  215. static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
  216. {
  217. PVOP_VCALL2(pv_cpu_ops.alloc_ldt, ldt, entries);
  218. }
  219. static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
  220. {
  221. PVOP_VCALL2(pv_cpu_ops.free_ldt, ldt, entries);
  222. }
  223. static inline void load_TR_desc(void)
  224. {
  225. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  226. }
  227. static inline void load_gdt(const struct desc_ptr *dtr)
  228. {
  229. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  230. }
  231. static inline void load_idt(const struct desc_ptr *dtr)
  232. {
  233. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  234. }
  235. static inline void set_ldt(const void *addr, unsigned entries)
  236. {
  237. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  238. }
  239. static inline void store_gdt(struct desc_ptr *dtr)
  240. {
  241. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  242. }
  243. static inline void store_idt(struct desc_ptr *dtr)
  244. {
  245. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  246. }
  247. static inline unsigned long paravirt_store_tr(void)
  248. {
  249. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  250. }
  251. #define store_tr(tr) ((tr) = paravirt_store_tr())
  252. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  253. {
  254. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  255. }
  256. #ifdef CONFIG_X86_64
  257. static inline void load_gs_index(unsigned int gs)
  258. {
  259. PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
  260. }
  261. #endif
  262. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  263. const void *desc)
  264. {
  265. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  266. }
  267. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  268. void *desc, int type)
  269. {
  270. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  271. }
  272. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  273. {
  274. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  275. }
  276. static inline void set_iopl_mask(unsigned mask)
  277. {
  278. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  279. }
  280. /* The paravirtualized I/O functions */
  281. static inline void slow_down_io(void)
  282. {
  283. pv_cpu_ops.io_delay();
  284. #ifdef REALLY_SLOW_IO
  285. pv_cpu_ops.io_delay();
  286. pv_cpu_ops.io_delay();
  287. pv_cpu_ops.io_delay();
  288. #endif
  289. }
  290. #ifdef CONFIG_SMP
  291. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  292. unsigned long start_esp)
  293. {
  294. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  295. phys_apicid, start_eip, start_esp);
  296. }
  297. #endif
  298. static inline void paravirt_activate_mm(struct mm_struct *prev,
  299. struct mm_struct *next)
  300. {
  301. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  302. }
  303. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  304. struct mm_struct *mm)
  305. {
  306. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  307. }
  308. static inline void arch_exit_mmap(struct mm_struct *mm)
  309. {
  310. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  311. }
  312. static inline void __flush_tlb(void)
  313. {
  314. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  315. }
  316. static inline void __flush_tlb_global(void)
  317. {
  318. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  319. }
  320. static inline void __flush_tlb_single(unsigned long addr)
  321. {
  322. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  323. }
  324. static inline void flush_tlb_others(const struct cpumask *cpumask,
  325. struct mm_struct *mm,
  326. unsigned long va)
  327. {
  328. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, cpumask, mm, va);
  329. }
  330. static inline int paravirt_pgd_alloc(struct mm_struct *mm)
  331. {
  332. return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
  333. }
  334. static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
  335. {
  336. PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
  337. }
  338. static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned long pfn)
  339. {
  340. PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
  341. }
  342. static inline void paravirt_release_pte(unsigned long pfn)
  343. {
  344. PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
  345. }
  346. static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned long pfn)
  347. {
  348. PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
  349. }
  350. static inline void paravirt_alloc_pmd_clone(unsigned long pfn, unsigned long clonepfn,
  351. unsigned long start, unsigned long count)
  352. {
  353. PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
  354. }
  355. static inline void paravirt_release_pmd(unsigned long pfn)
  356. {
  357. PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
  358. }
  359. static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned long pfn)
  360. {
  361. PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
  362. }
  363. static inline void paravirt_release_pud(unsigned long pfn)
  364. {
  365. PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
  366. }
  367. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  368. pte_t *ptep)
  369. {
  370. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  371. }
  372. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  373. pte_t *ptep)
  374. {
  375. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  376. }
  377. static inline pte_t __pte(pteval_t val)
  378. {
  379. pteval_t ret;
  380. if (sizeof(pteval_t) > sizeof(long))
  381. ret = PVOP_CALLEE2(pteval_t,
  382. pv_mmu_ops.make_pte,
  383. val, (u64)val >> 32);
  384. else
  385. ret = PVOP_CALLEE1(pteval_t,
  386. pv_mmu_ops.make_pte,
  387. val);
  388. return (pte_t) { .pte = ret };
  389. }
  390. static inline pteval_t pte_val(pte_t pte)
  391. {
  392. pteval_t ret;
  393. if (sizeof(pteval_t) > sizeof(long))
  394. ret = PVOP_CALLEE2(pteval_t, pv_mmu_ops.pte_val,
  395. pte.pte, (u64)pte.pte >> 32);
  396. else
  397. ret = PVOP_CALLEE1(pteval_t, pv_mmu_ops.pte_val,
  398. pte.pte);
  399. return ret;
  400. }
  401. static inline pgd_t __pgd(pgdval_t val)
  402. {
  403. pgdval_t ret;
  404. if (sizeof(pgdval_t) > sizeof(long))
  405. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.make_pgd,
  406. val, (u64)val >> 32);
  407. else
  408. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.make_pgd,
  409. val);
  410. return (pgd_t) { ret };
  411. }
  412. static inline pgdval_t pgd_val(pgd_t pgd)
  413. {
  414. pgdval_t ret;
  415. if (sizeof(pgdval_t) > sizeof(long))
  416. ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.pgd_val,
  417. pgd.pgd, (u64)pgd.pgd >> 32);
  418. else
  419. ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.pgd_val,
  420. pgd.pgd);
  421. return ret;
  422. }
  423. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  424. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
  425. pte_t *ptep)
  426. {
  427. pteval_t ret;
  428. ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
  429. mm, addr, ptep);
  430. return (pte_t) { .pte = ret };
  431. }
  432. static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
  433. pte_t *ptep, pte_t pte)
  434. {
  435. if (sizeof(pteval_t) > sizeof(long))
  436. /* 5 arg words */
  437. pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
  438. else
  439. PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
  440. mm, addr, ptep, pte.pte);
  441. }
  442. static inline void set_pte(pte_t *ptep, pte_t pte)
  443. {
  444. if (sizeof(pteval_t) > sizeof(long))
  445. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  446. pte.pte, (u64)pte.pte >> 32);
  447. else
  448. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  449. pte.pte);
  450. }
  451. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  452. pte_t *ptep, pte_t pte)
  453. {
  454. if (sizeof(pteval_t) > sizeof(long))
  455. /* 5 arg words */
  456. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  457. else
  458. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  459. }
  460. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  461. {
  462. pmdval_t val = native_pmd_val(pmd);
  463. if (sizeof(pmdval_t) > sizeof(long))
  464. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  465. else
  466. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  467. }
  468. #if PAGETABLE_LEVELS >= 3
  469. static inline pmd_t __pmd(pmdval_t val)
  470. {
  471. pmdval_t ret;
  472. if (sizeof(pmdval_t) > sizeof(long))
  473. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.make_pmd,
  474. val, (u64)val >> 32);
  475. else
  476. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.make_pmd,
  477. val);
  478. return (pmd_t) { ret };
  479. }
  480. static inline pmdval_t pmd_val(pmd_t pmd)
  481. {
  482. pmdval_t ret;
  483. if (sizeof(pmdval_t) > sizeof(long))
  484. ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.pmd_val,
  485. pmd.pmd, (u64)pmd.pmd >> 32);
  486. else
  487. ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.pmd_val,
  488. pmd.pmd);
  489. return ret;
  490. }
  491. static inline void set_pud(pud_t *pudp, pud_t pud)
  492. {
  493. pudval_t val = native_pud_val(pud);
  494. if (sizeof(pudval_t) > sizeof(long))
  495. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  496. val, (u64)val >> 32);
  497. else
  498. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  499. val);
  500. }
  501. #if PAGETABLE_LEVELS == 4
  502. static inline pud_t __pud(pudval_t val)
  503. {
  504. pudval_t ret;
  505. if (sizeof(pudval_t) > sizeof(long))
  506. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.make_pud,
  507. val, (u64)val >> 32);
  508. else
  509. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.make_pud,
  510. val);
  511. return (pud_t) { ret };
  512. }
  513. static inline pudval_t pud_val(pud_t pud)
  514. {
  515. pudval_t ret;
  516. if (sizeof(pudval_t) > sizeof(long))
  517. ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.pud_val,
  518. pud.pud, (u64)pud.pud >> 32);
  519. else
  520. ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.pud_val,
  521. pud.pud);
  522. return ret;
  523. }
  524. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  525. {
  526. pgdval_t val = native_pgd_val(pgd);
  527. if (sizeof(pgdval_t) > sizeof(long))
  528. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  529. val, (u64)val >> 32);
  530. else
  531. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  532. val);
  533. }
  534. static inline void pgd_clear(pgd_t *pgdp)
  535. {
  536. set_pgd(pgdp, __pgd(0));
  537. }
  538. static inline void pud_clear(pud_t *pudp)
  539. {
  540. set_pud(pudp, __pud(0));
  541. }
  542. #endif /* PAGETABLE_LEVELS == 4 */
  543. #endif /* PAGETABLE_LEVELS >= 3 */
  544. #ifdef CONFIG_X86_PAE
  545. /* Special-case pte-setting operations for PAE, which can't update a
  546. 64-bit pte atomically */
  547. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  548. {
  549. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  550. pte.pte, pte.pte >> 32);
  551. }
  552. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  553. pte_t *ptep)
  554. {
  555. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  556. }
  557. static inline void pmd_clear(pmd_t *pmdp)
  558. {
  559. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  560. }
  561. #else /* !CONFIG_X86_PAE */
  562. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  563. {
  564. set_pte(ptep, pte);
  565. }
  566. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  567. pte_t *ptep)
  568. {
  569. set_pte_at(mm, addr, ptep, __pte(0));
  570. }
  571. static inline void pmd_clear(pmd_t *pmdp)
  572. {
  573. set_pmd(pmdp, __pmd(0));
  574. }
  575. #endif /* CONFIG_X86_PAE */
  576. #define __HAVE_ARCH_START_CONTEXT_SWITCH
  577. static inline void arch_start_context_switch(struct task_struct *prev)
  578. {
  579. PVOP_VCALL1(pv_cpu_ops.start_context_switch, prev);
  580. }
  581. static inline void arch_end_context_switch(struct task_struct *next)
  582. {
  583. PVOP_VCALL1(pv_cpu_ops.end_context_switch, next);
  584. }
  585. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  586. static inline void arch_enter_lazy_mmu_mode(void)
  587. {
  588. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  589. }
  590. static inline void arch_leave_lazy_mmu_mode(void)
  591. {
  592. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  593. }
  594. void arch_flush_lazy_mmu_mode(void);
  595. static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
  596. phys_addr_t phys, pgprot_t flags)
  597. {
  598. pv_mmu_ops.set_fixmap(idx, phys, flags);
  599. }
  600. #if defined(CONFIG_SMP) && defined(CONFIG_PARAVIRT_SPINLOCKS)
  601. static inline int arch_spin_is_locked(struct arch_spinlock *lock)
  602. {
  603. return PVOP_CALL1(int, pv_lock_ops.spin_is_locked, lock);
  604. }
  605. static inline int arch_spin_is_contended(struct arch_spinlock *lock)
  606. {
  607. return PVOP_CALL1(int, pv_lock_ops.spin_is_contended, lock);
  608. }
  609. #define arch_spin_is_contended arch_spin_is_contended
  610. static __always_inline void arch_spin_lock(struct arch_spinlock *lock)
  611. {
  612. PVOP_VCALL1(pv_lock_ops.spin_lock, lock);
  613. }
  614. static __always_inline void arch_spin_lock_flags(struct arch_spinlock *lock,
  615. unsigned long flags)
  616. {
  617. PVOP_VCALL2(pv_lock_ops.spin_lock_flags, lock, flags);
  618. }
  619. static __always_inline int arch_spin_trylock(struct arch_spinlock *lock)
  620. {
  621. return PVOP_CALL1(int, pv_lock_ops.spin_trylock, lock);
  622. }
  623. static __always_inline void arch_spin_unlock(struct arch_spinlock *lock)
  624. {
  625. PVOP_VCALL1(pv_lock_ops.spin_unlock, lock);
  626. }
  627. #endif
  628. #ifdef CONFIG_X86_32
  629. #define PV_SAVE_REGS "pushl %ecx; pushl %edx;"
  630. #define PV_RESTORE_REGS "popl %edx; popl %ecx;"
  631. /* save and restore all caller-save registers, except return value */
  632. #define PV_SAVE_ALL_CALLER_REGS "pushl %ecx;"
  633. #define PV_RESTORE_ALL_CALLER_REGS "popl %ecx;"
  634. #define PV_FLAGS_ARG "0"
  635. #define PV_EXTRA_CLOBBERS
  636. #define PV_VEXTRA_CLOBBERS
  637. #else
  638. /* save and restore all caller-save registers, except return value */
  639. #define PV_SAVE_ALL_CALLER_REGS \
  640. "push %rcx;" \
  641. "push %rdx;" \
  642. "push %rsi;" \
  643. "push %rdi;" \
  644. "push %r8;" \
  645. "push %r9;" \
  646. "push %r10;" \
  647. "push %r11;"
  648. #define PV_RESTORE_ALL_CALLER_REGS \
  649. "pop %r11;" \
  650. "pop %r10;" \
  651. "pop %r9;" \
  652. "pop %r8;" \
  653. "pop %rdi;" \
  654. "pop %rsi;" \
  655. "pop %rdx;" \
  656. "pop %rcx;"
  657. /* We save some registers, but all of them, that's too much. We clobber all
  658. * caller saved registers but the argument parameter */
  659. #define PV_SAVE_REGS "pushq %%rdi;"
  660. #define PV_RESTORE_REGS "popq %%rdi;"
  661. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
  662. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
  663. #define PV_FLAGS_ARG "D"
  664. #endif
  665. /*
  666. * Generate a thunk around a function which saves all caller-save
  667. * registers except for the return value. This allows C functions to
  668. * be called from assembler code where fewer than normal registers are
  669. * available. It may also help code generation around calls from C
  670. * code if the common case doesn't use many registers.
  671. *
  672. * When a callee is wrapped in a thunk, the caller can assume that all
  673. * arg regs and all scratch registers are preserved across the
  674. * call. The return value in rax/eax will not be saved, even for void
  675. * functions.
  676. */
  677. #define PV_CALLEE_SAVE_REGS_THUNK(func) \
  678. extern typeof(func) __raw_callee_save_##func; \
  679. static void *__##func##__ __used = func; \
  680. \
  681. asm(".pushsection .text;" \
  682. "__raw_callee_save_" #func ": " \
  683. PV_SAVE_ALL_CALLER_REGS \
  684. "call " #func ";" \
  685. PV_RESTORE_ALL_CALLER_REGS \
  686. "ret;" \
  687. ".popsection")
  688. /* Get a reference to a callee-save function */
  689. #define PV_CALLEE_SAVE(func) \
  690. ((struct paravirt_callee_save) { __raw_callee_save_##func })
  691. /* Promise that "func" already uses the right calling convention */
  692. #define __PV_IS_CALLEE_SAVE(func) \
  693. ((struct paravirt_callee_save) { func })
  694. static inline unsigned long __raw_local_save_flags(void)
  695. {
  696. return PVOP_CALLEE0(unsigned long, pv_irq_ops.save_fl);
  697. }
  698. static inline void raw_local_irq_restore(unsigned long f)
  699. {
  700. PVOP_VCALLEE1(pv_irq_ops.restore_fl, f);
  701. }
  702. static inline void raw_local_irq_disable(void)
  703. {
  704. PVOP_VCALLEE0(pv_irq_ops.irq_disable);
  705. }
  706. static inline void raw_local_irq_enable(void)
  707. {
  708. PVOP_VCALLEE0(pv_irq_ops.irq_enable);
  709. }
  710. static inline unsigned long __raw_local_irq_save(void)
  711. {
  712. unsigned long f;
  713. f = __raw_local_save_flags();
  714. raw_local_irq_disable();
  715. return f;
  716. }
  717. /* Make sure as little as possible of this mess escapes. */
  718. #undef PARAVIRT_CALL
  719. #undef __PVOP_CALL
  720. #undef __PVOP_VCALL
  721. #undef PVOP_VCALL0
  722. #undef PVOP_CALL0
  723. #undef PVOP_VCALL1
  724. #undef PVOP_CALL1
  725. #undef PVOP_VCALL2
  726. #undef PVOP_CALL2
  727. #undef PVOP_VCALL3
  728. #undef PVOP_CALL3
  729. #undef PVOP_VCALL4
  730. #undef PVOP_CALL4
  731. extern void default_banner(void);
  732. #else /* __ASSEMBLY__ */
  733. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  734. 771:; \
  735. ops; \
  736. 772:; \
  737. .pushsection .parainstructions,"a"; \
  738. .align algn; \
  739. word 771b; \
  740. .byte ptype; \
  741. .byte 772b-771b; \
  742. .short clobbers; \
  743. .popsection
  744. #define COND_PUSH(set, mask, reg) \
  745. .if ((~(set)) & mask); push %reg; .endif
  746. #define COND_POP(set, mask, reg) \
  747. .if ((~(set)) & mask); pop %reg; .endif
  748. #ifdef CONFIG_X86_64
  749. #define PV_SAVE_REGS(set) \
  750. COND_PUSH(set, CLBR_RAX, rax); \
  751. COND_PUSH(set, CLBR_RCX, rcx); \
  752. COND_PUSH(set, CLBR_RDX, rdx); \
  753. COND_PUSH(set, CLBR_RSI, rsi); \
  754. COND_PUSH(set, CLBR_RDI, rdi); \
  755. COND_PUSH(set, CLBR_R8, r8); \
  756. COND_PUSH(set, CLBR_R9, r9); \
  757. COND_PUSH(set, CLBR_R10, r10); \
  758. COND_PUSH(set, CLBR_R11, r11)
  759. #define PV_RESTORE_REGS(set) \
  760. COND_POP(set, CLBR_R11, r11); \
  761. COND_POP(set, CLBR_R10, r10); \
  762. COND_POP(set, CLBR_R9, r9); \
  763. COND_POP(set, CLBR_R8, r8); \
  764. COND_POP(set, CLBR_RDI, rdi); \
  765. COND_POP(set, CLBR_RSI, rsi); \
  766. COND_POP(set, CLBR_RDX, rdx); \
  767. COND_POP(set, CLBR_RCX, rcx); \
  768. COND_POP(set, CLBR_RAX, rax)
  769. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  770. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  771. #define PARA_INDIRECT(addr) *addr(%rip)
  772. #else
  773. #define PV_SAVE_REGS(set) \
  774. COND_PUSH(set, CLBR_EAX, eax); \
  775. COND_PUSH(set, CLBR_EDI, edi); \
  776. COND_PUSH(set, CLBR_ECX, ecx); \
  777. COND_PUSH(set, CLBR_EDX, edx)
  778. #define PV_RESTORE_REGS(set) \
  779. COND_POP(set, CLBR_EDX, edx); \
  780. COND_POP(set, CLBR_ECX, ecx); \
  781. COND_POP(set, CLBR_EDI, edi); \
  782. COND_POP(set, CLBR_EAX, eax)
  783. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  784. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  785. #define PARA_INDIRECT(addr) *%cs:addr
  786. #endif
  787. #define INTERRUPT_RETURN \
  788. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  789. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
  790. #define DISABLE_INTERRUPTS(clobbers) \
  791. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  792. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  793. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable); \
  794. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  795. #define ENABLE_INTERRUPTS(clobbers) \
  796. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  797. PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
  798. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable); \
  799. PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
  800. #define USERGS_SYSRET32 \
  801. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret32), \
  802. CLBR_NONE, \
  803. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret32))
  804. #ifdef CONFIG_X86_32
  805. #define GET_CR0_INTO_EAX \
  806. push %ecx; push %edx; \
  807. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0); \
  808. pop %edx; pop %ecx
  809. #define ENABLE_INTERRUPTS_SYSEXIT \
  810. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  811. CLBR_NONE, \
  812. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  813. #else /* !CONFIG_X86_32 */
  814. /*
  815. * If swapgs is used while the userspace stack is still current,
  816. * there's no way to call a pvop. The PV replacement *must* be
  817. * inlined, or the swapgs instruction must be trapped and emulated.
  818. */
  819. #define SWAPGS_UNSAFE_STACK \
  820. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  821. swapgs)
  822. /*
  823. * Note: swapgs is very special, and in practise is either going to be
  824. * implemented with a single "swapgs" instruction or something very
  825. * special. Either way, we don't need to save any registers for
  826. * it.
  827. */
  828. #define SWAPGS \
  829. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  830. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs) \
  831. )
  832. #define GET_CR2_INTO_RCX \
  833. call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2); \
  834. movq %rax, %rcx; \
  835. xorq %rax, %rax;
  836. #define PARAVIRT_ADJUST_EXCEPTION_FRAME \
  837. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_adjust_exception_frame), \
  838. CLBR_NONE, \
  839. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_adjust_exception_frame))
  840. #define USERGS_SYSRET64 \
  841. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64), \
  842. CLBR_NONE, \
  843. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))
  844. #define ENABLE_INTERRUPTS_SYSEXIT32 \
  845. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  846. CLBR_NONE, \
  847. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  848. #endif /* CONFIG_X86_32 */
  849. #endif /* __ASSEMBLY__ */
  850. #else /* CONFIG_PARAVIRT */
  851. # define default_banner x86_init_noop
  852. #endif /* !CONFIG_PARAVIRT */
  853. #endif /* _ASM_X86_PARAVIRT_H */