hyperv.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. #ifndef _ASM_X86_HYPERV_H
  2. #define _ASM_X86_HYPERV_H
  3. #include <linux/types.h>
  4. /*
  5. * The below CPUID leaves are present if VersionAndFeatures.HypervisorPresent
  6. * is set by CPUID(HvCpuIdFunctionVersionAndFeatures).
  7. */
  8. #define HYPERV_CPUID_VENDOR_AND_MAX_FUNCTIONS 0x40000000
  9. #define HYPERV_CPUID_INTERFACE 0x40000001
  10. #define HYPERV_CPUID_VERSION 0x40000002
  11. #define HYPERV_CPUID_FEATURES 0x40000003
  12. #define HYPERV_CPUID_ENLIGHTMENT_INFO 0x40000004
  13. #define HYPERV_CPUID_IMPLEMENT_LIMITS 0x40000005
  14. #define HYPERV_HYPERVISOR_PRESENT_BIT 0x80000000
  15. #define HYPERV_CPUID_MIN 0x40000005
  16. #define HYPERV_CPUID_MAX 0x4000ffff
  17. /*
  18. * Feature identification. EAX indicates which features are available
  19. * to the partition based upon the current partition privileges.
  20. */
  21. /* VP Runtime (HV_X64_MSR_VP_RUNTIME) available */
  22. #define HV_X64_MSR_VP_RUNTIME_AVAILABLE (1 << 0)
  23. /* Partition Reference Counter (HV_X64_MSR_TIME_REF_COUNT) available*/
  24. #define HV_X64_MSR_TIME_REF_COUNT_AVAILABLE (1 << 1)
  25. /*
  26. * Basic SynIC MSRs (HV_X64_MSR_SCONTROL through HV_X64_MSR_EOM
  27. * and HV_X64_MSR_SINT0 through HV_X64_MSR_SINT15) available
  28. */
  29. #define HV_X64_MSR_SYNIC_AVAILABLE (1 << 2)
  30. /*
  31. * Synthetic Timer MSRs (HV_X64_MSR_STIMER0_CONFIG through
  32. * HV_X64_MSR_STIMER3_COUNT) available
  33. */
  34. #define HV_X64_MSR_SYNTIMER_AVAILABLE (1 << 3)
  35. /*
  36. * APIC access MSRs (HV_X64_MSR_EOI, HV_X64_MSR_ICR and HV_X64_MSR_TPR)
  37. * are available
  38. */
  39. #define HV_X64_MSR_APIC_ACCESS_AVAILABLE (1 << 4)
  40. /* Hypercall MSRs (HV_X64_MSR_GUEST_OS_ID and HV_X64_MSR_HYPERCALL) available*/
  41. #define HV_X64_MSR_HYPERCALL_AVAILABLE (1 << 5)
  42. /* Access virtual processor index MSR (HV_X64_MSR_VP_INDEX) available*/
  43. #define HV_X64_MSR_VP_INDEX_AVAILABLE (1 << 6)
  44. /* Virtual system reset MSR (HV_X64_MSR_RESET) is available*/
  45. #define HV_X64_MSR_RESET_AVAILABLE (1 << 7)
  46. /*
  47. * Access statistics pages MSRs (HV_X64_MSR_STATS_PARTITION_RETAIL_PAGE,
  48. * HV_X64_MSR_STATS_PARTITION_INTERNAL_PAGE, HV_X64_MSR_STATS_VP_RETAIL_PAGE,
  49. * HV_X64_MSR_STATS_VP_INTERNAL_PAGE) available
  50. */
  51. #define HV_X64_MSR_STAT_PAGES_AVAILABLE (1 << 8)
  52. /*
  53. * Feature identification: EBX indicates which flags were specified at
  54. * partition creation. The format is the same as the partition creation
  55. * flag structure defined in section Partition Creation Flags.
  56. */
  57. #define HV_X64_CREATE_PARTITIONS (1 << 0)
  58. #define HV_X64_ACCESS_PARTITION_ID (1 << 1)
  59. #define HV_X64_ACCESS_MEMORY_POOL (1 << 2)
  60. #define HV_X64_ADJUST_MESSAGE_BUFFERS (1 << 3)
  61. #define HV_X64_POST_MESSAGES (1 << 4)
  62. #define HV_X64_SIGNAL_EVENTS (1 << 5)
  63. #define HV_X64_CREATE_PORT (1 << 6)
  64. #define HV_X64_CONNECT_PORT (1 << 7)
  65. #define HV_X64_ACCESS_STATS (1 << 8)
  66. #define HV_X64_DEBUGGING (1 << 11)
  67. #define HV_X64_CPU_POWER_MANAGEMENT (1 << 12)
  68. #define HV_X64_CONFIGURE_PROFILER (1 << 13)
  69. /*
  70. * Feature identification. EDX indicates which miscellaneous features
  71. * are available to the partition.
  72. */
  73. /* The MWAIT instruction is available (per section MONITOR / MWAIT) */
  74. #define HV_X64_MWAIT_AVAILABLE (1 << 0)
  75. /* Guest debugging support is available */
  76. #define HV_X64_GUEST_DEBUGGING_AVAILABLE (1 << 1)
  77. /* Performance Monitor support is available*/
  78. #define HV_X64_PERF_MONITOR_AVAILABLE (1 << 2)
  79. /* Support for physical CPU dynamic partitioning events is available*/
  80. #define HV_X64_CPU_DYNAMIC_PARTITIONING_AVAILABLE (1 << 3)
  81. /*
  82. * Support for passing hypercall input parameter block via XMM
  83. * registers is available
  84. */
  85. #define HV_X64_HYPERCALL_PARAMS_XMM_AVAILABLE (1 << 4)
  86. /* Support for a virtual guest idle state is available */
  87. #define HV_X64_GUEST_IDLE_STATE_AVAILABLE (1 << 5)
  88. /*
  89. * Implementation recommendations. Indicates which behaviors the hypervisor
  90. * recommends the OS implement for optimal performance.
  91. */
  92. /*
  93. * Recommend using hypercall for address space switches rather
  94. * than MOV to CR3 instruction
  95. */
  96. #define HV_X64_MWAIT_RECOMMENDED (1 << 0)
  97. /* Recommend using hypercall for local TLB flushes rather
  98. * than INVLPG or MOV to CR3 instructions */
  99. #define HV_X64_LOCAL_TLB_FLUSH_RECOMMENDED (1 << 1)
  100. /*
  101. * Recommend using hypercall for remote TLB flushes rather
  102. * than inter-processor interrupts
  103. */
  104. #define HV_X64_REMOTE_TLB_FLUSH_RECOMMENDED (1 << 2)
  105. /*
  106. * Recommend using MSRs for accessing APIC registers
  107. * EOI, ICR and TPR rather than their memory-mapped counterparts
  108. */
  109. #define HV_X64_APIC_ACCESS_RECOMMENDED (1 << 3)
  110. /* Recommend using the hypervisor-provided MSR to initiate a system RESET */
  111. #define HV_X64_SYSTEM_RESET_RECOMMENDED (1 << 4)
  112. /*
  113. * Recommend using relaxed timing for this partition. If used,
  114. * the VM should disable any watchdog timeouts that rely on the
  115. * timely delivery of external interrupts
  116. */
  117. #define HV_X64_RELAXED_TIMING_RECOMMENDED (1 << 5)
  118. /* MSR used to identify the guest OS. */
  119. #define HV_X64_MSR_GUEST_OS_ID 0x40000000
  120. /* MSR used to setup pages used to communicate with the hypervisor. */
  121. #define HV_X64_MSR_HYPERCALL 0x40000001
  122. /* MSR used to provide vcpu index */
  123. #define HV_X64_MSR_VP_INDEX 0x40000002
  124. /* MSR used to read the per-partition time reference counter */
  125. #define HV_X64_MSR_TIME_REF_COUNT 0x40000020
  126. /* Define the virtual APIC registers */
  127. #define HV_X64_MSR_EOI 0x40000070
  128. #define HV_X64_MSR_ICR 0x40000071
  129. #define HV_X64_MSR_TPR 0x40000072
  130. #define HV_X64_MSR_APIC_ASSIST_PAGE 0x40000073
  131. /* Define synthetic interrupt controller model specific registers. */
  132. #define HV_X64_MSR_SCONTROL 0x40000080
  133. #define HV_X64_MSR_SVERSION 0x40000081
  134. #define HV_X64_MSR_SIEFP 0x40000082
  135. #define HV_X64_MSR_SIMP 0x40000083
  136. #define HV_X64_MSR_EOM 0x40000084
  137. #define HV_X64_MSR_SINT0 0x40000090
  138. #define HV_X64_MSR_SINT1 0x40000091
  139. #define HV_X64_MSR_SINT2 0x40000092
  140. #define HV_X64_MSR_SINT3 0x40000093
  141. #define HV_X64_MSR_SINT4 0x40000094
  142. #define HV_X64_MSR_SINT5 0x40000095
  143. #define HV_X64_MSR_SINT6 0x40000096
  144. #define HV_X64_MSR_SINT7 0x40000097
  145. #define HV_X64_MSR_SINT8 0x40000098
  146. #define HV_X64_MSR_SINT9 0x40000099
  147. #define HV_X64_MSR_SINT10 0x4000009A
  148. #define HV_X64_MSR_SINT11 0x4000009B
  149. #define HV_X64_MSR_SINT12 0x4000009C
  150. #define HV_X64_MSR_SINT13 0x4000009D
  151. #define HV_X64_MSR_SINT14 0x4000009E
  152. #define HV_X64_MSR_SINT15 0x4000009F
  153. #define HV_X64_MSR_HYPERCALL_ENABLE 0x00000001
  154. #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT 12
  155. #define HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_MASK \
  156. (~((1ull << HV_X64_MSR_HYPERCALL_PAGE_ADDRESS_SHIFT) - 1))
  157. /* Declare the various hypercall operations. */
  158. #define HV_X64_HV_NOTIFY_LONG_SPIN_WAIT 0x0008
  159. #define HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE 0x00000001
  160. #define HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT 12
  161. #define HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_MASK \
  162. (~((1ull << HV_X64_MSR_APIC_ASSIST_PAGE_ADDRESS_SHIFT) - 1))
  163. #define HV_PROCESSOR_POWER_STATE_C0 0
  164. #define HV_PROCESSOR_POWER_STATE_C1 1
  165. #define HV_PROCESSOR_POWER_STATE_C2 2
  166. #define HV_PROCESSOR_POWER_STATE_C3 3
  167. /* hypercall status code */
  168. #define HV_STATUS_SUCCESS 0
  169. #define HV_STATUS_INVALID_HYPERCALL_CODE 2
  170. #define HV_STATUS_INVALID_HYPERCALL_INPUT 3
  171. #define HV_STATUS_INVALID_ALIGNMENT 4
  172. #endif