dma-mapping.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. #ifndef _ASM_X86_DMA_MAPPING_H
  2. #define _ASM_X86_DMA_MAPPING_H
  3. /*
  4. * IOMMU interface. See Documentation/PCI/PCI-DMA-mapping.txt and
  5. * Documentation/DMA-API.txt for documentation.
  6. */
  7. #include <linux/kmemcheck.h>
  8. #include <linux/scatterlist.h>
  9. #include <linux/dma-debug.h>
  10. #include <linux/dma-attrs.h>
  11. #include <asm/io.h>
  12. #include <asm/swiotlb.h>
  13. #include <asm-generic/dma-coherent.h>
  14. #ifdef CONFIG_ISA
  15. # define ISA_DMA_BIT_MASK DMA_BIT_MASK(24)
  16. #else
  17. # define ISA_DMA_BIT_MASK DMA_BIT_MASK(32)
  18. #endif
  19. #define DMA_ERROR_CODE 0
  20. extern int iommu_merge;
  21. extern struct device x86_dma_fallback_dev;
  22. extern int panic_on_overflow;
  23. extern struct dma_map_ops *dma_ops;
  24. static inline struct dma_map_ops *get_dma_ops(struct device *dev)
  25. {
  26. #ifdef CONFIG_X86_32
  27. return dma_ops;
  28. #else
  29. if (unlikely(!dev) || !dev->archdata.dma_ops)
  30. return dma_ops;
  31. else
  32. return dev->archdata.dma_ops;
  33. #endif
  34. }
  35. #include <asm-generic/dma-mapping-common.h>
  36. /* Make sure we keep the same behaviour */
  37. static inline int dma_mapping_error(struct device *dev, dma_addr_t dma_addr)
  38. {
  39. struct dma_map_ops *ops = get_dma_ops(dev);
  40. if (ops->mapping_error)
  41. return ops->mapping_error(dev, dma_addr);
  42. return (dma_addr == DMA_ERROR_CODE);
  43. }
  44. #define dma_alloc_noncoherent(d, s, h, f) dma_alloc_coherent(d, s, h, f)
  45. #define dma_free_noncoherent(d, s, v, h) dma_free_coherent(d, s, v, h)
  46. #define dma_is_consistent(d, h) (1)
  47. extern int dma_supported(struct device *hwdev, u64 mask);
  48. extern int dma_set_mask(struct device *dev, u64 mask);
  49. extern void *dma_generic_alloc_coherent(struct device *dev, size_t size,
  50. dma_addr_t *dma_addr, gfp_t flag);
  51. static inline bool dma_capable(struct device *dev, dma_addr_t addr, size_t size)
  52. {
  53. if (!dev->dma_mask)
  54. return 0;
  55. return addr + size - 1 <= *dev->dma_mask;
  56. }
  57. static inline dma_addr_t phys_to_dma(struct device *dev, phys_addr_t paddr)
  58. {
  59. return paddr;
  60. }
  61. static inline phys_addr_t dma_to_phys(struct device *dev, dma_addr_t daddr)
  62. {
  63. return daddr;
  64. }
  65. static inline void
  66. dma_cache_sync(struct device *dev, void *vaddr, size_t size,
  67. enum dma_data_direction dir)
  68. {
  69. flush_write_buffers();
  70. }
  71. static inline int dma_get_cache_alignment(void)
  72. {
  73. /* no easy way to get cache size on all x86, so return the
  74. * maximum possible, to be safe */
  75. return boot_cpu_data.x86_clflush_size;
  76. }
  77. static inline unsigned long dma_alloc_coherent_mask(struct device *dev,
  78. gfp_t gfp)
  79. {
  80. unsigned long dma_mask = 0;
  81. dma_mask = dev->coherent_dma_mask;
  82. if (!dma_mask)
  83. dma_mask = (gfp & GFP_DMA) ? DMA_BIT_MASK(24) : DMA_BIT_MASK(32);
  84. return dma_mask;
  85. }
  86. static inline gfp_t dma_alloc_coherent_gfp_flags(struct device *dev, gfp_t gfp)
  87. {
  88. unsigned long dma_mask = dma_alloc_coherent_mask(dev, gfp);
  89. if (dma_mask <= DMA_BIT_MASK(24))
  90. gfp |= GFP_DMA;
  91. #ifdef CONFIG_X86_64
  92. if (dma_mask <= DMA_BIT_MASK(32) && !(gfp & GFP_DMA))
  93. gfp |= GFP_DMA32;
  94. #endif
  95. return gfp;
  96. }
  97. static inline void *
  98. dma_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_handle,
  99. gfp_t gfp)
  100. {
  101. struct dma_map_ops *ops = get_dma_ops(dev);
  102. void *memory;
  103. gfp &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  104. if (dma_alloc_from_coherent(dev, size, dma_handle, &memory))
  105. return memory;
  106. if (!dev)
  107. dev = &x86_dma_fallback_dev;
  108. if (!is_device_dma_capable(dev))
  109. return NULL;
  110. if (!ops->alloc_coherent)
  111. return NULL;
  112. memory = ops->alloc_coherent(dev, size, dma_handle,
  113. dma_alloc_coherent_gfp_flags(dev, gfp));
  114. debug_dma_alloc_coherent(dev, size, *dma_handle, memory);
  115. return memory;
  116. }
  117. static inline void dma_free_coherent(struct device *dev, size_t size,
  118. void *vaddr, dma_addr_t bus)
  119. {
  120. struct dma_map_ops *ops = get_dma_ops(dev);
  121. WARN_ON(irqs_disabled()); /* for portability */
  122. if (dma_release_from_coherent(dev, get_order(size), vaddr))
  123. return;
  124. debug_dma_free_coherent(dev, size, vaddr, bus);
  125. if (ops->free_coherent)
  126. ops->free_coherent(dev, size, vaddr, bus);
  127. }
  128. #endif