rtrap_64.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /*
  2. * rtrap.S: Preparing for return from trap on Sparc V9.
  3. *
  4. * Copyright (C) 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  5. * Copyright (C) 1997 David S. Miller (davem@caip.rutgers.edu)
  6. */
  7. #include <asm/asi.h>
  8. #include <asm/pstate.h>
  9. #include <asm/ptrace.h>
  10. #include <asm/spitfire.h>
  11. #include <asm/head.h>
  12. #include <asm/visasm.h>
  13. #include <asm/processor.h>
  14. #define RTRAP_PSTATE (PSTATE_TSO|PSTATE_PEF|PSTATE_PRIV|PSTATE_IE)
  15. #define RTRAP_PSTATE_IRQOFF (PSTATE_TSO|PSTATE_PEF|PSTATE_PRIV)
  16. #define RTRAP_PSTATE_AG_IRQOFF (PSTATE_TSO|PSTATE_PEF|PSTATE_PRIV|PSTATE_AG)
  17. .text
  18. .align 32
  19. __handle_softirq:
  20. call do_softirq
  21. nop
  22. ba,a,pt %xcc, __handle_softirq_continue
  23. nop
  24. __handle_preemption:
  25. call schedule
  26. wrpr %g0, RTRAP_PSTATE, %pstate
  27. ba,pt %xcc, __handle_preemption_continue
  28. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  29. __handle_user_windows:
  30. call fault_in_user_windows
  31. wrpr %g0, RTRAP_PSTATE, %pstate
  32. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  33. /* Redo sched+sig checks */
  34. ldx [%g6 + TI_FLAGS], %l0
  35. andcc %l0, _TIF_NEED_RESCHED, %g0
  36. be,pt %xcc, 1f
  37. nop
  38. call schedule
  39. wrpr %g0, RTRAP_PSTATE, %pstate
  40. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  41. ldx [%g6 + TI_FLAGS], %l0
  42. 1: andcc %l0, _TIF_DO_NOTIFY_RESUME_MASK, %g0
  43. be,pt %xcc, __handle_user_windows_continue
  44. nop
  45. mov %l5, %o1
  46. add %sp, PTREGS_OFF, %o0
  47. mov %l0, %o2
  48. call do_notify_resume
  49. wrpr %g0, RTRAP_PSTATE, %pstate
  50. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  51. /* Signal delivery can modify pt_regs tstate, so we must
  52. * reload it.
  53. */
  54. ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  55. sethi %hi(0xf << 20), %l4
  56. and %l1, %l4, %l4
  57. ba,pt %xcc, __handle_user_windows_continue
  58. andn %l1, %l4, %l1
  59. __handle_userfpu:
  60. rd %fprs, %l5
  61. andcc %l5, FPRS_FEF, %g0
  62. sethi %hi(TSTATE_PEF), %o0
  63. be,a,pn %icc, __handle_userfpu_continue
  64. andn %l1, %o0, %l1
  65. ba,a,pt %xcc, __handle_userfpu_continue
  66. __handle_signal:
  67. mov %l5, %o1
  68. add %sp, PTREGS_OFF, %o0
  69. mov %l0, %o2
  70. call do_notify_resume
  71. wrpr %g0, RTRAP_PSTATE, %pstate
  72. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  73. /* Signal delivery can modify pt_regs tstate, so we must
  74. * reload it.
  75. */
  76. ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  77. sethi %hi(0xf << 20), %l4
  78. and %l1, %l4, %l4
  79. ba,pt %xcc, __handle_signal_continue
  80. andn %l1, %l4, %l1
  81. /* When returning from a NMI (%pil==15) interrupt we want to
  82. * avoid running softirqs, doing IRQ tracing, preempting, etc.
  83. */
  84. .globl rtrap_nmi
  85. rtrap_nmi: ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  86. sethi %hi(0xf << 20), %l4
  87. and %l1, %l4, %l4
  88. andn %l1, %l4, %l1
  89. srl %l4, 20, %l4
  90. ba,pt %xcc, rtrap_no_irq_enable
  91. wrpr %l4, %pil
  92. .align 64
  93. .globl rtrap_irq, rtrap, irqsz_patchme, rtrap_xcall
  94. rtrap_irq:
  95. rtrap:
  96. #ifndef CONFIG_SMP
  97. sethi %hi(__cpu_data), %l0
  98. lduw [%l0 + %lo(__cpu_data)], %l1
  99. #else
  100. sethi %hi(__cpu_data), %l0
  101. or %l0, %lo(__cpu_data), %l0
  102. lduw [%l0 + %g5], %l1
  103. #endif
  104. cmp %l1, 0
  105. /* mm/ultra.S:xcall_report_regs KNOWS about this load. */
  106. bne,pn %icc, __handle_softirq
  107. ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %l1
  108. __handle_softirq_continue:
  109. rtrap_xcall:
  110. sethi %hi(0xf << 20), %l4
  111. and %l1, %l4, %l4
  112. andn %l1, %l4, %l1
  113. srl %l4, 20, %l4
  114. #ifdef CONFIG_TRACE_IRQFLAGS
  115. brnz,pn %l4, rtrap_no_irq_enable
  116. nop
  117. call trace_hardirqs_on
  118. nop
  119. /* Do not actually set the %pil here. We will do that
  120. * below after we clear PSTATE_IE in the %pstate register.
  121. * If we re-enable interrupts here, we can recurse down
  122. * the hardirq stack potentially endlessly, causing a
  123. * stack overflow.
  124. *
  125. * It is tempting to put this test and trace_hardirqs_on
  126. * call at the 'rt_continue' label, but that will not work
  127. * as that path hits unconditionally and we do not want to
  128. * execute this in NMI return paths, for example.
  129. */
  130. #endif
  131. rtrap_no_irq_enable:
  132. andcc %l1, TSTATE_PRIV, %l3
  133. bne,pn %icc, to_kernel
  134. nop
  135. /* We must hold IRQs off and atomically test schedule+signal
  136. * state, then hold them off all the way back to userspace.
  137. * If we are returning to kernel, none of this matters. Note
  138. * that we are disabling interrupts via PSTATE_IE, not using
  139. * %pil.
  140. *
  141. * If we do not do this, there is a window where we would do
  142. * the tests, later the signal/resched event arrives but we do
  143. * not process it since we are still in kernel mode. It would
  144. * take until the next local IRQ before the signal/resched
  145. * event would be handled.
  146. *
  147. * This also means that if we have to deal with user
  148. * windows, we have to redo all of these sched+signal checks
  149. * with IRQs disabled.
  150. */
  151. to_user: wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  152. wrpr 0, %pil
  153. __handle_preemption_continue:
  154. ldx [%g6 + TI_FLAGS], %l0
  155. sethi %hi(_TIF_USER_WORK_MASK), %o0
  156. or %o0, %lo(_TIF_USER_WORK_MASK), %o0
  157. andcc %l0, %o0, %g0
  158. sethi %hi(TSTATE_PEF), %o0
  159. be,pt %xcc, user_nowork
  160. andcc %l1, %o0, %g0
  161. andcc %l0, _TIF_NEED_RESCHED, %g0
  162. bne,pn %xcc, __handle_preemption
  163. andcc %l0, _TIF_DO_NOTIFY_RESUME_MASK, %g0
  164. bne,pn %xcc, __handle_signal
  165. __handle_signal_continue:
  166. ldub [%g6 + TI_WSAVED], %o2
  167. brnz,pn %o2, __handle_user_windows
  168. nop
  169. __handle_user_windows_continue:
  170. sethi %hi(TSTATE_PEF), %o0
  171. andcc %l1, %o0, %g0
  172. /* This fpdepth clear is necessary for non-syscall rtraps only */
  173. user_nowork:
  174. bne,pn %xcc, __handle_userfpu
  175. stb %g0, [%g6 + TI_FPDEPTH]
  176. __handle_userfpu_continue:
  177. rt_continue: ldx [%sp + PTREGS_OFF + PT_V9_G1], %g1
  178. ldx [%sp + PTREGS_OFF + PT_V9_G2], %g2
  179. ldx [%sp + PTREGS_OFF + PT_V9_G3], %g3
  180. ldx [%sp + PTREGS_OFF + PT_V9_G4], %g4
  181. ldx [%sp + PTREGS_OFF + PT_V9_G5], %g5
  182. brz,pt %l3, 1f
  183. mov %g6, %l2
  184. /* Must do this before thread reg is clobbered below. */
  185. LOAD_PER_CPU_BASE(%g5, %g6, %i0, %i1, %i2)
  186. 1:
  187. ldx [%sp + PTREGS_OFF + PT_V9_G6], %g6
  188. ldx [%sp + PTREGS_OFF + PT_V9_G7], %g7
  189. /* Normal globals are restored, go to trap globals. */
  190. 661: wrpr %g0, RTRAP_PSTATE_AG_IRQOFF, %pstate
  191. nop
  192. .section .sun4v_2insn_patch, "ax"
  193. .word 661b
  194. wrpr %g0, RTRAP_PSTATE_IRQOFF, %pstate
  195. SET_GL(1)
  196. .previous
  197. mov %l2, %g6
  198. ldx [%sp + PTREGS_OFF + PT_V9_I0], %i0
  199. ldx [%sp + PTREGS_OFF + PT_V9_I1], %i1
  200. ldx [%sp + PTREGS_OFF + PT_V9_I2], %i2
  201. ldx [%sp + PTREGS_OFF + PT_V9_I3], %i3
  202. ldx [%sp + PTREGS_OFF + PT_V9_I4], %i4
  203. ldx [%sp + PTREGS_OFF + PT_V9_I5], %i5
  204. ldx [%sp + PTREGS_OFF + PT_V9_I6], %i6
  205. ldx [%sp + PTREGS_OFF + PT_V9_I7], %i7
  206. ldx [%sp + PTREGS_OFF + PT_V9_TPC], %l2
  207. ldx [%sp + PTREGS_OFF + PT_V9_TNPC], %o2
  208. ld [%sp + PTREGS_OFF + PT_V9_Y], %o3
  209. wr %o3, %g0, %y
  210. wrpr %l4, 0x0, %pil
  211. wrpr %g0, 0x1, %tl
  212. andn %l1, TSTATE_SYSCALL, %l1
  213. wrpr %l1, %g0, %tstate
  214. wrpr %l2, %g0, %tpc
  215. wrpr %o2, %g0, %tnpc
  216. brnz,pn %l3, kern_rtt
  217. mov PRIMARY_CONTEXT, %l7
  218. 661: ldxa [%l7 + %l7] ASI_DMMU, %l0
  219. .section .sun4v_1insn_patch, "ax"
  220. .word 661b
  221. ldxa [%l7 + %l7] ASI_MMU, %l0
  222. .previous
  223. sethi %hi(sparc64_kern_pri_nuc_bits), %l1
  224. ldx [%l1 + %lo(sparc64_kern_pri_nuc_bits)], %l1
  225. or %l0, %l1, %l0
  226. 661: stxa %l0, [%l7] ASI_DMMU
  227. .section .sun4v_1insn_patch, "ax"
  228. .word 661b
  229. stxa %l0, [%l7] ASI_MMU
  230. .previous
  231. sethi %hi(KERNBASE), %l7
  232. flush %l7
  233. rdpr %wstate, %l1
  234. rdpr %otherwin, %l2
  235. srl %l1, 3, %l1
  236. wrpr %l2, %g0, %canrestore
  237. wrpr %l1, %g0, %wstate
  238. brnz,pt %l2, user_rtt_restore
  239. wrpr %g0, %g0, %otherwin
  240. ldx [%g6 + TI_FLAGS], %g3
  241. wr %g0, ASI_AIUP, %asi
  242. rdpr %cwp, %g1
  243. andcc %g3, _TIF_32BIT, %g0
  244. sub %g1, 1, %g1
  245. bne,pt %xcc, user_rtt_fill_32bit
  246. wrpr %g1, %cwp
  247. ba,a,pt %xcc, user_rtt_fill_64bit
  248. user_rtt_fill_fixup:
  249. rdpr %cwp, %g1
  250. add %g1, 1, %g1
  251. wrpr %g1, 0x0, %cwp
  252. rdpr %wstate, %g2
  253. sll %g2, 3, %g2
  254. wrpr %g2, 0x0, %wstate
  255. /* We know %canrestore and %otherwin are both zero. */
  256. sethi %hi(sparc64_kern_pri_context), %g2
  257. ldx [%g2 + %lo(sparc64_kern_pri_context)], %g2
  258. mov PRIMARY_CONTEXT, %g1
  259. 661: stxa %g2, [%g1] ASI_DMMU
  260. .section .sun4v_1insn_patch, "ax"
  261. .word 661b
  262. stxa %g2, [%g1] ASI_MMU
  263. .previous
  264. sethi %hi(KERNBASE), %g1
  265. flush %g1
  266. or %g4, FAULT_CODE_WINFIXUP, %g4
  267. stb %g4, [%g6 + TI_FAULT_CODE]
  268. stx %g5, [%g6 + TI_FAULT_ADDR]
  269. mov %g6, %l1
  270. wrpr %g0, 0x0, %tl
  271. 661: nop
  272. .section .sun4v_1insn_patch, "ax"
  273. .word 661b
  274. SET_GL(0)
  275. .previous
  276. wrpr %g0, RTRAP_PSTATE, %pstate
  277. mov %l1, %g6
  278. ldx [%g6 + TI_TASK], %g4
  279. LOAD_PER_CPU_BASE(%g5, %g6, %g1, %g2, %g3)
  280. call do_sparc64_fault
  281. add %sp, PTREGS_OFF, %o0
  282. ba,pt %xcc, rtrap
  283. nop
  284. user_rtt_pre_restore:
  285. add %g1, 1, %g1
  286. wrpr %g1, 0x0, %cwp
  287. user_rtt_restore:
  288. restore
  289. rdpr %canrestore, %g1
  290. wrpr %g1, 0x0, %cleanwin
  291. retry
  292. nop
  293. kern_rtt: rdpr %canrestore, %g1
  294. brz,pn %g1, kern_rtt_fill
  295. nop
  296. kern_rtt_restore:
  297. stw %g0, [%sp + PTREGS_OFF + PT_V9_MAGIC]
  298. restore
  299. retry
  300. to_kernel:
  301. #ifdef CONFIG_PREEMPT
  302. ldsw [%g6 + TI_PRE_COUNT], %l5
  303. brnz %l5, kern_fpucheck
  304. ldx [%g6 + TI_FLAGS], %l5
  305. andcc %l5, _TIF_NEED_RESCHED, %g0
  306. be,pt %xcc, kern_fpucheck
  307. nop
  308. cmp %l4, 0
  309. bne,pn %xcc, kern_fpucheck
  310. sethi %hi(PREEMPT_ACTIVE), %l6
  311. stw %l6, [%g6 + TI_PRE_COUNT]
  312. call schedule
  313. nop
  314. ba,pt %xcc, rtrap
  315. stw %g0, [%g6 + TI_PRE_COUNT]
  316. #endif
  317. kern_fpucheck: ldub [%g6 + TI_FPDEPTH], %l5
  318. brz,pt %l5, rt_continue
  319. srl %l5, 1, %o0
  320. add %g6, TI_FPSAVED, %l6
  321. ldub [%l6 + %o0], %l2
  322. sub %l5, 2, %l5
  323. add %g6, TI_GSR, %o1
  324. andcc %l2, (FPRS_FEF|FPRS_DU), %g0
  325. be,pt %icc, 2f
  326. and %l2, FPRS_DL, %l6
  327. andcc %l2, FPRS_FEF, %g0
  328. be,pn %icc, 5f
  329. sll %o0, 3, %o5
  330. rd %fprs, %g1
  331. wr %g1, FPRS_FEF, %fprs
  332. ldx [%o1 + %o5], %g1
  333. add %g6, TI_XFSR, %o1
  334. sll %o0, 8, %o2
  335. add %g6, TI_FPREGS, %o3
  336. brz,pn %l6, 1f
  337. add %g6, TI_FPREGS+0x40, %o4
  338. membar #Sync
  339. ldda [%o3 + %o2] ASI_BLK_P, %f0
  340. ldda [%o4 + %o2] ASI_BLK_P, %f16
  341. membar #Sync
  342. 1: andcc %l2, FPRS_DU, %g0
  343. be,pn %icc, 1f
  344. wr %g1, 0, %gsr
  345. add %o2, 0x80, %o2
  346. membar #Sync
  347. ldda [%o3 + %o2] ASI_BLK_P, %f32
  348. ldda [%o4 + %o2] ASI_BLK_P, %f48
  349. 1: membar #Sync
  350. ldx [%o1 + %o5], %fsr
  351. 2: stb %l5, [%g6 + TI_FPDEPTH]
  352. ba,pt %xcc, rt_continue
  353. nop
  354. 5: wr %g0, FPRS_FEF, %fprs
  355. sll %o0, 8, %o2
  356. add %g6, TI_FPREGS+0x80, %o3
  357. add %g6, TI_FPREGS+0xc0, %o4
  358. membar #Sync
  359. ldda [%o3 + %o2] ASI_BLK_P, %f32
  360. ldda [%o4 + %o2] ASI_BLK_P, %f48
  361. membar #Sync
  362. wr %g0, FPRS_DU, %fprs
  363. ba,pt %xcc, rt_continue
  364. stb %l5, [%g6 + TI_FPDEPTH]