setup-sh7763.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563
  1. /*
  2. * SH7763 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. * Copyright (C) 2007 Yoshihiro Shimoda
  6. * Copyright (C) 2008, 2009 Nobuhiro Iwamatsu
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/sh_timer.h>
  16. #include <linux/io.h>
  17. #include <linux/serial_sci.h>
  18. static struct plat_sci_port scif0_platform_data = {
  19. .mapbase = 0xffe00000,
  20. .flags = UPF_BOOT_AUTOCONF,
  21. .type = PORT_SCIF,
  22. .irqs = { 40, 40, 40, 40 },
  23. };
  24. static struct platform_device scif0_device = {
  25. .name = "sh-sci",
  26. .id = 0,
  27. .dev = {
  28. .platform_data = &scif0_platform_data,
  29. },
  30. };
  31. static struct plat_sci_port scif1_platform_data = {
  32. .mapbase = 0xffe08000,
  33. .flags = UPF_BOOT_AUTOCONF,
  34. .type = PORT_SCIF,
  35. .irqs = { 76, 76, 76, 76 },
  36. };
  37. static struct platform_device scif1_device = {
  38. .name = "sh-sci",
  39. .id = 1,
  40. .dev = {
  41. .platform_data = &scif1_platform_data,
  42. },
  43. };
  44. static struct plat_sci_port scif2_platform_data = {
  45. .mapbase = 0xffe10000,
  46. .flags = UPF_BOOT_AUTOCONF,
  47. .type = PORT_SCIF,
  48. .irqs = { 104, 104, 104, 104 },
  49. };
  50. static struct platform_device scif2_device = {
  51. .name = "sh-sci",
  52. .id = 2,
  53. .dev = {
  54. .platform_data = &scif2_platform_data,
  55. },
  56. };
  57. static struct resource rtc_resources[] = {
  58. [0] = {
  59. .start = 0xffe80000,
  60. .end = 0xffe80000 + 0x58 - 1,
  61. .flags = IORESOURCE_IO,
  62. },
  63. [1] = {
  64. /* Shared Period/Carry/Alarm IRQ */
  65. .start = 20,
  66. .flags = IORESOURCE_IRQ,
  67. },
  68. };
  69. static struct platform_device rtc_device = {
  70. .name = "sh-rtc",
  71. .id = -1,
  72. .num_resources = ARRAY_SIZE(rtc_resources),
  73. .resource = rtc_resources,
  74. };
  75. static struct resource usb_ohci_resources[] = {
  76. [0] = {
  77. .start = 0xffec8000,
  78. .end = 0xffec80ff,
  79. .flags = IORESOURCE_MEM,
  80. },
  81. [1] = {
  82. .start = 83,
  83. .end = 83,
  84. .flags = IORESOURCE_IRQ,
  85. },
  86. };
  87. static u64 usb_ohci_dma_mask = 0xffffffffUL;
  88. static struct platform_device usb_ohci_device = {
  89. .name = "sh_ohci",
  90. .id = -1,
  91. .dev = {
  92. .dma_mask = &usb_ohci_dma_mask,
  93. .coherent_dma_mask = 0xffffffff,
  94. },
  95. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  96. .resource = usb_ohci_resources,
  97. };
  98. static struct resource usbf_resources[] = {
  99. [0] = {
  100. .start = 0xffec0000,
  101. .end = 0xffec00ff,
  102. .flags = IORESOURCE_MEM,
  103. },
  104. [1] = {
  105. .start = 84,
  106. .end = 84,
  107. .flags = IORESOURCE_IRQ,
  108. },
  109. };
  110. static struct platform_device usbf_device = {
  111. .name = "sh_udc",
  112. .id = -1,
  113. .dev = {
  114. .dma_mask = NULL,
  115. .coherent_dma_mask = 0xffffffff,
  116. },
  117. .num_resources = ARRAY_SIZE(usbf_resources),
  118. .resource = usbf_resources,
  119. };
  120. static struct sh_timer_config tmu0_platform_data = {
  121. .channel_offset = 0x04,
  122. .timer_bit = 0,
  123. .clockevent_rating = 200,
  124. };
  125. static struct resource tmu0_resources[] = {
  126. [0] = {
  127. .start = 0xffd80008,
  128. .end = 0xffd80013,
  129. .flags = IORESOURCE_MEM,
  130. },
  131. [1] = {
  132. .start = 28,
  133. .flags = IORESOURCE_IRQ,
  134. },
  135. };
  136. static struct platform_device tmu0_device = {
  137. .name = "sh_tmu",
  138. .id = 0,
  139. .dev = {
  140. .platform_data = &tmu0_platform_data,
  141. },
  142. .resource = tmu0_resources,
  143. .num_resources = ARRAY_SIZE(tmu0_resources),
  144. };
  145. static struct sh_timer_config tmu1_platform_data = {
  146. .channel_offset = 0x10,
  147. .timer_bit = 1,
  148. .clocksource_rating = 200,
  149. };
  150. static struct resource tmu1_resources[] = {
  151. [0] = {
  152. .start = 0xffd80014,
  153. .end = 0xffd8001f,
  154. .flags = IORESOURCE_MEM,
  155. },
  156. [1] = {
  157. .start = 29,
  158. .flags = IORESOURCE_IRQ,
  159. },
  160. };
  161. static struct platform_device tmu1_device = {
  162. .name = "sh_tmu",
  163. .id = 1,
  164. .dev = {
  165. .platform_data = &tmu1_platform_data,
  166. },
  167. .resource = tmu1_resources,
  168. .num_resources = ARRAY_SIZE(tmu1_resources),
  169. };
  170. static struct sh_timer_config tmu2_platform_data = {
  171. .channel_offset = 0x1c,
  172. .timer_bit = 2,
  173. };
  174. static struct resource tmu2_resources[] = {
  175. [0] = {
  176. .start = 0xffd80020,
  177. .end = 0xffd8002f,
  178. .flags = IORESOURCE_MEM,
  179. },
  180. [1] = {
  181. .start = 30,
  182. .flags = IORESOURCE_IRQ,
  183. },
  184. };
  185. static struct platform_device tmu2_device = {
  186. .name = "sh_tmu",
  187. .id = 2,
  188. .dev = {
  189. .platform_data = &tmu2_platform_data,
  190. },
  191. .resource = tmu2_resources,
  192. .num_resources = ARRAY_SIZE(tmu2_resources),
  193. };
  194. static struct sh_timer_config tmu3_platform_data = {
  195. .channel_offset = 0x04,
  196. .timer_bit = 0,
  197. };
  198. static struct resource tmu3_resources[] = {
  199. [0] = {
  200. .start = 0xffd88008,
  201. .end = 0xffd88013,
  202. .flags = IORESOURCE_MEM,
  203. },
  204. [1] = {
  205. .start = 96,
  206. .flags = IORESOURCE_IRQ,
  207. },
  208. };
  209. static struct platform_device tmu3_device = {
  210. .name = "sh_tmu",
  211. .id = 3,
  212. .dev = {
  213. .platform_data = &tmu3_platform_data,
  214. },
  215. .resource = tmu3_resources,
  216. .num_resources = ARRAY_SIZE(tmu3_resources),
  217. };
  218. static struct sh_timer_config tmu4_platform_data = {
  219. .channel_offset = 0x10,
  220. .timer_bit = 1,
  221. };
  222. static struct resource tmu4_resources[] = {
  223. [0] = {
  224. .start = 0xffd88014,
  225. .end = 0xffd8801f,
  226. .flags = IORESOURCE_MEM,
  227. },
  228. [1] = {
  229. .start = 97,
  230. .flags = IORESOURCE_IRQ,
  231. },
  232. };
  233. static struct platform_device tmu4_device = {
  234. .name = "sh_tmu",
  235. .id = 4,
  236. .dev = {
  237. .platform_data = &tmu4_platform_data,
  238. },
  239. .resource = tmu4_resources,
  240. .num_resources = ARRAY_SIZE(tmu4_resources),
  241. };
  242. static struct sh_timer_config tmu5_platform_data = {
  243. .channel_offset = 0x1c,
  244. .timer_bit = 2,
  245. };
  246. static struct resource tmu5_resources[] = {
  247. [0] = {
  248. .start = 0xffd88020,
  249. .end = 0xffd8802b,
  250. .flags = IORESOURCE_MEM,
  251. },
  252. [1] = {
  253. .start = 98,
  254. .flags = IORESOURCE_IRQ,
  255. },
  256. };
  257. static struct platform_device tmu5_device = {
  258. .name = "sh_tmu",
  259. .id = 5,
  260. .dev = {
  261. .platform_data = &tmu5_platform_data,
  262. },
  263. .resource = tmu5_resources,
  264. .num_resources = ARRAY_SIZE(tmu5_resources),
  265. };
  266. static struct platform_device *sh7763_devices[] __initdata = {
  267. &scif0_device,
  268. &scif1_device,
  269. &scif2_device,
  270. &tmu0_device,
  271. &tmu1_device,
  272. &tmu2_device,
  273. &tmu3_device,
  274. &tmu4_device,
  275. &tmu5_device,
  276. &rtc_device,
  277. &usb_ohci_device,
  278. &usbf_device,
  279. };
  280. static int __init sh7763_devices_setup(void)
  281. {
  282. return platform_add_devices(sh7763_devices,
  283. ARRAY_SIZE(sh7763_devices));
  284. }
  285. arch_initcall(sh7763_devices_setup);
  286. static struct platform_device *sh7763_early_devices[] __initdata = {
  287. &scif0_device,
  288. &scif1_device,
  289. &scif2_device,
  290. &tmu0_device,
  291. &tmu1_device,
  292. &tmu2_device,
  293. &tmu3_device,
  294. &tmu4_device,
  295. &tmu5_device,
  296. };
  297. void __init plat_early_device_setup(void)
  298. {
  299. early_platform_add_devices(sh7763_early_devices,
  300. ARRAY_SIZE(sh7763_early_devices));
  301. }
  302. enum {
  303. UNUSED = 0,
  304. /* interrupt sources */
  305. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  306. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  307. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  308. IRL_HHLL, IRL_HHLH, IRL_HHHL,
  309. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  310. RTC, WDT, TMU0, TMU1, TMU2, TMU2_TICPI,
  311. HUDI, LCDC, DMAC, SCIF0, IIC0, IIC1, CMT, GETHER, HAC,
  312. PCISERR, PCIINTA, PCIINTB, PCIINTC, PCIINTD, PCIC5,
  313. STIF0, STIF1, SCIF1, SIOF0, SIOF1, SIOF2,
  314. USBH, USBF, TPU, PCC, MMCIF, SIM,
  315. TMU3, TMU4, TMU5, ADC, SSI0, SSI1, SSI2, SSI3,
  316. SCIF2, GPIO,
  317. /* interrupt groups */
  318. TMU012, TMU345,
  319. };
  320. static struct intc_vect vectors[] __initdata = {
  321. INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
  322. INTC_VECT(RTC, 0x4c0),
  323. INTC_VECT(WDT, 0x560), INTC_VECT(TMU0, 0x580),
  324. INTC_VECT(TMU1, 0x5a0), INTC_VECT(TMU2, 0x5c0),
  325. INTC_VECT(TMU2_TICPI, 0x5e0), INTC_VECT(HUDI, 0x600),
  326. INTC_VECT(LCDC, 0x620),
  327. INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660),
  328. INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0),
  329. INTC_VECT(DMAC, 0x6c0),
  330. INTC_VECT(SCIF0, 0x700), INTC_VECT(SCIF0, 0x720),
  331. INTC_VECT(SCIF0, 0x740), INTC_VECT(SCIF0, 0x760),
  332. INTC_VECT(DMAC, 0x780), INTC_VECT(DMAC, 0x7a0),
  333. INTC_VECT(IIC0, 0x8A0), INTC_VECT(IIC1, 0x8C0),
  334. INTC_VECT(CMT, 0x900), INTC_VECT(GETHER, 0x920),
  335. INTC_VECT(GETHER, 0x940), INTC_VECT(GETHER, 0x960),
  336. INTC_VECT(HAC, 0x980),
  337. INTC_VECT(PCISERR, 0xa00), INTC_VECT(PCIINTA, 0xa20),
  338. INTC_VECT(PCIINTB, 0xa40), INTC_VECT(PCIINTC, 0xa60),
  339. INTC_VECT(PCIINTD, 0xa80), INTC_VECT(PCIC5, 0xaa0),
  340. INTC_VECT(PCIC5, 0xac0), INTC_VECT(PCIC5, 0xae0),
  341. INTC_VECT(PCIC5, 0xb00), INTC_VECT(PCIC5, 0xb20),
  342. INTC_VECT(STIF0, 0xb40), INTC_VECT(STIF1, 0xb60),
  343. INTC_VECT(SCIF1, 0xb80), INTC_VECT(SCIF1, 0xba0),
  344. INTC_VECT(SCIF1, 0xbc0), INTC_VECT(SCIF1, 0xbe0),
  345. INTC_VECT(SIOF0, 0xc00), INTC_VECT(SIOF1, 0xc20),
  346. INTC_VECT(USBH, 0xc60), INTC_VECT(USBF, 0xc80),
  347. INTC_VECT(USBF, 0xca0),
  348. INTC_VECT(TPU, 0xcc0), INTC_VECT(PCC, 0xce0),
  349. INTC_VECT(MMCIF, 0xd00), INTC_VECT(MMCIF, 0xd20),
  350. INTC_VECT(MMCIF, 0xd40), INTC_VECT(MMCIF, 0xd60),
  351. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  352. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  353. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  354. INTC_VECT(TMU5, 0xe40), INTC_VECT(ADC, 0xe60),
  355. INTC_VECT(SSI0, 0xe80), INTC_VECT(SSI1, 0xea0),
  356. INTC_VECT(SSI2, 0xec0), INTC_VECT(SSI3, 0xee0),
  357. INTC_VECT(SCIF2, 0xf00), INTC_VECT(SCIF2, 0xf20),
  358. INTC_VECT(SCIF2, 0xf40), INTC_VECT(SCIF2, 0xf60),
  359. INTC_VECT(GPIO, 0xf80), INTC_VECT(GPIO, 0xfa0),
  360. INTC_VECT(GPIO, 0xfc0), INTC_VECT(GPIO, 0xfe0),
  361. };
  362. static struct intc_group groups[] __initdata = {
  363. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  364. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  365. };
  366. static struct intc_mask_reg mask_registers[] __initdata = {
  367. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  368. { 0, 0, 0, 0, 0, 0, GPIO, 0,
  369. SSI0, MMCIF, 0, SIOF0, PCIC5, PCIINTD, PCIINTC, PCIINTB,
  370. PCIINTA, PCISERR, HAC, CMT, 0, 0, 0, DMAC,
  371. HUDI, 0, WDT, SCIF1, SCIF0, RTC, TMU345, TMU012 } },
  372. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  373. { 0, 0, 0, 0, 0, 0, SCIF2, USBF,
  374. 0, 0, STIF1, STIF0, 0, 0, USBH, GETHER,
  375. PCC, 0, 0, ADC, TPU, SIM, SIOF2, SIOF1,
  376. LCDC, 0, IIC1, IIC0, SSI3, SSI2, SSI1, 0 } },
  377. };
  378. static struct intc_prio_reg prio_registers[] __initdata = {
  379. { 0xffd40000, 0, 32, 8, /* INT2PRI0 */ { TMU0, TMU1,
  380. TMU2, TMU2_TICPI } },
  381. { 0xffd40004, 0, 32, 8, /* INT2PRI1 */ { TMU3, TMU4, TMU5, RTC } },
  382. { 0xffd40008, 0, 32, 8, /* INT2PRI2 */ { SCIF0, SCIF1, WDT } },
  383. { 0xffd4000c, 0, 32, 8, /* INT2PRI3 */ { HUDI, DMAC, ADC } },
  384. { 0xffd40010, 0, 32, 8, /* INT2PRI4 */ { CMT, HAC,
  385. PCISERR, PCIINTA } },
  386. { 0xffd40014, 0, 32, 8, /* INT2PRI5 */ { PCIINTB, PCIINTC,
  387. PCIINTD, PCIC5 } },
  388. { 0xffd40018, 0, 32, 8, /* INT2PRI6 */ { SIOF0, USBF, MMCIF, SSI0 } },
  389. { 0xffd4001c, 0, 32, 8, /* INT2PRI7 */ { SCIF2, GPIO } },
  390. { 0xffd400a0, 0, 32, 8, /* INT2PRI8 */ { SSI3, SSI2, SSI1, 0 } },
  391. { 0xffd400a4, 0, 32, 8, /* INT2PRI9 */ { LCDC, 0, IIC1, IIC0 } },
  392. { 0xffd400a8, 0, 32, 8, /* INT2PRI10 */ { TPU, SIM, SIOF2, SIOF1 } },
  393. { 0xffd400ac, 0, 32, 8, /* INT2PRI11 */ { PCC } },
  394. { 0xffd400b0, 0, 32, 8, /* INT2PRI12 */ { 0, 0, USBH, GETHER } },
  395. { 0xffd400b4, 0, 32, 8, /* INT2PRI13 */ { 0, 0, STIF1, STIF0 } },
  396. };
  397. static DECLARE_INTC_DESC(intc_desc, "sh7763", vectors, groups,
  398. mask_registers, prio_registers, NULL);
  399. /* Support for external interrupt pins in IRQ mode */
  400. static struct intc_vect irq_vectors[] __initdata = {
  401. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  402. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  403. INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
  404. INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
  405. };
  406. static struct intc_mask_reg irq_mask_registers[] __initdata = {
  407. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  408. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  409. };
  410. static struct intc_prio_reg irq_prio_registers[] __initdata = {
  411. { 0xffd00010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  412. IRQ4, IRQ5, IRQ6, IRQ7 } },
  413. };
  414. static struct intc_sense_reg irq_sense_registers[] __initdata = {
  415. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  416. IRQ4, IRQ5, IRQ6, IRQ7 } },
  417. };
  418. static struct intc_mask_reg irq_ack_registers[] __initdata = {
  419. { 0xffd00024, 0, 32, /* INTREQ */
  420. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  421. };
  422. static DECLARE_INTC_DESC_ACK(intc_irq_desc, "sh7763-irq", irq_vectors,
  423. NULL, irq_mask_registers, irq_prio_registers,
  424. irq_sense_registers, irq_ack_registers);
  425. /* External interrupt pins in IRL mode */
  426. static struct intc_vect irl_vectors[] __initdata = {
  427. INTC_VECT(IRL_LLLL, 0x200), INTC_VECT(IRL_LLLH, 0x220),
  428. INTC_VECT(IRL_LLHL, 0x240), INTC_VECT(IRL_LLHH, 0x260),
  429. INTC_VECT(IRL_LHLL, 0x280), INTC_VECT(IRL_LHLH, 0x2a0),
  430. INTC_VECT(IRL_LHHL, 0x2c0), INTC_VECT(IRL_LHHH, 0x2e0),
  431. INTC_VECT(IRL_HLLL, 0x300), INTC_VECT(IRL_HLLH, 0x320),
  432. INTC_VECT(IRL_HLHL, 0x340), INTC_VECT(IRL_HLHH, 0x360),
  433. INTC_VECT(IRL_HHLL, 0x380), INTC_VECT(IRL_HHLH, 0x3a0),
  434. INTC_VECT(IRL_HHHL, 0x3c0),
  435. };
  436. static struct intc_mask_reg irl3210_mask_registers[] __initdata = {
  437. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  438. { IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  439. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  440. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  441. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  442. };
  443. static struct intc_mask_reg irl7654_mask_registers[] __initdata = {
  444. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  445. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  446. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  447. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  448. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  449. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  450. };
  451. static DECLARE_INTC_DESC(intc_irl7654_desc, "sh7763-irl7654", irl_vectors,
  452. NULL, irl7654_mask_registers, NULL, NULL);
  453. static DECLARE_INTC_DESC(intc_irl3210_desc, "sh7763-irl3210", irl_vectors,
  454. NULL, irl3210_mask_registers, NULL, NULL);
  455. #define INTC_ICR0 0xffd00000
  456. #define INTC_INTMSK0 0xffd00044
  457. #define INTC_INTMSK1 0xffd00048
  458. #define INTC_INTMSK2 0xffd40080
  459. #define INTC_INTMSKCLR1 0xffd00068
  460. #define INTC_INTMSKCLR2 0xffd40084
  461. void __init plat_irq_setup(void)
  462. {
  463. /* disable IRQ7-0 */
  464. __raw_writel(0xff000000, INTC_INTMSK0);
  465. /* disable IRL3-0 + IRL7-4 */
  466. __raw_writel(0xc0000000, INTC_INTMSK1);
  467. __raw_writel(0xfffefffe, INTC_INTMSK2);
  468. register_intc_controller(&intc_desc);
  469. }
  470. void __init plat_irq_setup_pins(int mode)
  471. {
  472. switch (mode) {
  473. case IRQ_MODE_IRQ:
  474. /* select IRQ mode for IRL3-0 + IRL7-4 */
  475. __raw_writel(__raw_readl(INTC_ICR0) | 0x00c00000, INTC_ICR0);
  476. register_intc_controller(&intc_irq_desc);
  477. break;
  478. case IRQ_MODE_IRL7654:
  479. /* enable IRL7-4 but don't provide any masking */
  480. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  481. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  482. break;
  483. case IRQ_MODE_IRL3210:
  484. /* enable IRL0-3 but don't provide any masking */
  485. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  486. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  487. break;
  488. case IRQ_MODE_IRL7654_MASK:
  489. /* enable IRL7-4 and mask using cpu intc controller */
  490. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  491. register_intc_controller(&intc_irl7654_desc);
  492. break;
  493. case IRQ_MODE_IRL3210_MASK:
  494. /* enable IRL0-3 and mask using cpu intc controller */
  495. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  496. register_intc_controller(&intc_irl3210_desc);
  497. break;
  498. default:
  499. BUG();
  500. }
  501. }