setup-sh7343.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. /*
  2. * SH7343 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/uio_driver.h>
  15. #include <linux/sh_timer.h>
  16. #include <asm/clock.h>
  17. /* Serial */
  18. static struct plat_sci_port scif0_platform_data = {
  19. .mapbase = 0xffe00000,
  20. .flags = UPF_BOOT_AUTOCONF,
  21. .type = PORT_SCIF,
  22. .irqs = { 80, 80, 80, 80 },
  23. };
  24. static struct platform_device scif0_device = {
  25. .name = "sh-sci",
  26. .id = 0,
  27. .dev = {
  28. .platform_data = &scif0_platform_data,
  29. },
  30. };
  31. static struct plat_sci_port scif1_platform_data = {
  32. .mapbase = 0xffe10000,
  33. .flags = UPF_BOOT_AUTOCONF,
  34. .type = PORT_SCIF,
  35. .irqs = { 81, 81, 81, 81 },
  36. };
  37. static struct platform_device scif1_device = {
  38. .name = "sh-sci",
  39. .id = 1,
  40. .dev = {
  41. .platform_data = &scif1_platform_data,
  42. },
  43. };
  44. static struct plat_sci_port scif2_platform_data = {
  45. .mapbase = 0xffe20000,
  46. .flags = UPF_BOOT_AUTOCONF,
  47. .type = PORT_SCIF,
  48. .irqs = { 82, 82, 82, 82 },
  49. };
  50. static struct platform_device scif2_device = {
  51. .name = "sh-sci",
  52. .id = 2,
  53. .dev = {
  54. .platform_data = &scif2_platform_data,
  55. },
  56. };
  57. static struct plat_sci_port scif3_platform_data = {
  58. .mapbase = 0xffe30000,
  59. .flags = UPF_BOOT_AUTOCONF,
  60. .type = PORT_SCIF,
  61. .irqs = { 83, 83, 83, 83 },
  62. };
  63. static struct platform_device scif3_device = {
  64. .name = "sh-sci",
  65. .id = 3,
  66. .dev = {
  67. .platform_data = &scif3_platform_data,
  68. },
  69. };
  70. static struct resource iic0_resources[] = {
  71. [0] = {
  72. .name = "IIC0",
  73. .start = 0x04470000,
  74. .end = 0x04470017,
  75. .flags = IORESOURCE_MEM,
  76. },
  77. [1] = {
  78. .start = 96,
  79. .end = 99,
  80. .flags = IORESOURCE_IRQ,
  81. },
  82. };
  83. static struct platform_device iic0_device = {
  84. .name = "i2c-sh_mobile",
  85. .id = 0, /* "i2c0" clock */
  86. .num_resources = ARRAY_SIZE(iic0_resources),
  87. .resource = iic0_resources,
  88. };
  89. static struct resource iic1_resources[] = {
  90. [0] = {
  91. .name = "IIC1",
  92. .start = 0x04750000,
  93. .end = 0x04750017,
  94. .flags = IORESOURCE_MEM,
  95. },
  96. [1] = {
  97. .start = 44,
  98. .end = 47,
  99. .flags = IORESOURCE_IRQ,
  100. },
  101. };
  102. static struct platform_device iic1_device = {
  103. .name = "i2c-sh_mobile",
  104. .id = 1, /* "i2c1" clock */
  105. .num_resources = ARRAY_SIZE(iic1_resources),
  106. .resource = iic1_resources,
  107. };
  108. static struct uio_info vpu_platform_data = {
  109. .name = "VPU4",
  110. .version = "0",
  111. .irq = 60,
  112. };
  113. static struct resource vpu_resources[] = {
  114. [0] = {
  115. .name = "VPU",
  116. .start = 0xfe900000,
  117. .end = 0xfe9022eb,
  118. .flags = IORESOURCE_MEM,
  119. },
  120. [1] = {
  121. /* place holder for contiguous memory */
  122. },
  123. };
  124. static struct platform_device vpu_device = {
  125. .name = "uio_pdrv_genirq",
  126. .id = 0,
  127. .dev = {
  128. .platform_data = &vpu_platform_data,
  129. },
  130. .resource = vpu_resources,
  131. .num_resources = ARRAY_SIZE(vpu_resources),
  132. };
  133. static struct uio_info veu_platform_data = {
  134. .name = "VEU",
  135. .version = "0",
  136. .irq = 54,
  137. };
  138. static struct resource veu_resources[] = {
  139. [0] = {
  140. .name = "VEU",
  141. .start = 0xfe920000,
  142. .end = 0xfe9200b7,
  143. .flags = IORESOURCE_MEM,
  144. },
  145. [1] = {
  146. /* place holder for contiguous memory */
  147. },
  148. };
  149. static struct platform_device veu_device = {
  150. .name = "uio_pdrv_genirq",
  151. .id = 1,
  152. .dev = {
  153. .platform_data = &veu_platform_data,
  154. },
  155. .resource = veu_resources,
  156. .num_resources = ARRAY_SIZE(veu_resources),
  157. };
  158. static struct uio_info jpu_platform_data = {
  159. .name = "JPU",
  160. .version = "0",
  161. .irq = 27,
  162. };
  163. static struct resource jpu_resources[] = {
  164. [0] = {
  165. .name = "JPU",
  166. .start = 0xfea00000,
  167. .end = 0xfea102d3,
  168. .flags = IORESOURCE_MEM,
  169. },
  170. [1] = {
  171. /* place holder for contiguous memory */
  172. },
  173. };
  174. static struct platform_device jpu_device = {
  175. .name = "uio_pdrv_genirq",
  176. .id = 2,
  177. .dev = {
  178. .platform_data = &jpu_platform_data,
  179. },
  180. .resource = jpu_resources,
  181. .num_resources = ARRAY_SIZE(jpu_resources),
  182. };
  183. static struct sh_timer_config cmt_platform_data = {
  184. .channel_offset = 0x60,
  185. .timer_bit = 5,
  186. .clockevent_rating = 125,
  187. .clocksource_rating = 200,
  188. };
  189. static struct resource cmt_resources[] = {
  190. [0] = {
  191. .start = 0x044a0060,
  192. .end = 0x044a006b,
  193. .flags = IORESOURCE_MEM,
  194. },
  195. [1] = {
  196. .start = 104,
  197. .flags = IORESOURCE_IRQ,
  198. },
  199. };
  200. static struct platform_device cmt_device = {
  201. .name = "sh_cmt",
  202. .id = 0,
  203. .dev = {
  204. .platform_data = &cmt_platform_data,
  205. },
  206. .resource = cmt_resources,
  207. .num_resources = ARRAY_SIZE(cmt_resources),
  208. };
  209. static struct sh_timer_config tmu0_platform_data = {
  210. .channel_offset = 0x04,
  211. .timer_bit = 0,
  212. .clockevent_rating = 200,
  213. };
  214. static struct resource tmu0_resources[] = {
  215. [0] = {
  216. .start = 0xffd80008,
  217. .end = 0xffd80013,
  218. .flags = IORESOURCE_MEM,
  219. },
  220. [1] = {
  221. .start = 16,
  222. .flags = IORESOURCE_IRQ,
  223. },
  224. };
  225. static struct platform_device tmu0_device = {
  226. .name = "sh_tmu",
  227. .id = 0,
  228. .dev = {
  229. .platform_data = &tmu0_platform_data,
  230. },
  231. .resource = tmu0_resources,
  232. .num_resources = ARRAY_SIZE(tmu0_resources),
  233. };
  234. static struct sh_timer_config tmu1_platform_data = {
  235. .channel_offset = 0x10,
  236. .timer_bit = 1,
  237. .clocksource_rating = 200,
  238. };
  239. static struct resource tmu1_resources[] = {
  240. [0] = {
  241. .start = 0xffd80014,
  242. .end = 0xffd8001f,
  243. .flags = IORESOURCE_MEM,
  244. },
  245. [1] = {
  246. .start = 17,
  247. .flags = IORESOURCE_IRQ,
  248. },
  249. };
  250. static struct platform_device tmu1_device = {
  251. .name = "sh_tmu",
  252. .id = 1,
  253. .dev = {
  254. .platform_data = &tmu1_platform_data,
  255. },
  256. .resource = tmu1_resources,
  257. .num_resources = ARRAY_SIZE(tmu1_resources),
  258. };
  259. static struct sh_timer_config tmu2_platform_data = {
  260. .channel_offset = 0x1c,
  261. .timer_bit = 2,
  262. };
  263. static struct resource tmu2_resources[] = {
  264. [0] = {
  265. .start = 0xffd80020,
  266. .end = 0xffd8002b,
  267. .flags = IORESOURCE_MEM,
  268. },
  269. [1] = {
  270. .start = 18,
  271. .flags = IORESOURCE_IRQ,
  272. },
  273. };
  274. static struct platform_device tmu2_device = {
  275. .name = "sh_tmu",
  276. .id = 2,
  277. .dev = {
  278. .platform_data = &tmu2_platform_data,
  279. },
  280. .resource = tmu2_resources,
  281. .num_resources = ARRAY_SIZE(tmu2_resources),
  282. };
  283. static struct platform_device *sh7343_devices[] __initdata = {
  284. &scif0_device,
  285. &scif1_device,
  286. &scif2_device,
  287. &scif3_device,
  288. &cmt_device,
  289. &tmu0_device,
  290. &tmu1_device,
  291. &tmu2_device,
  292. &iic0_device,
  293. &iic1_device,
  294. &vpu_device,
  295. &veu_device,
  296. &jpu_device,
  297. };
  298. static int __init sh7343_devices_setup(void)
  299. {
  300. platform_resource_setup_memory(&vpu_device, "vpu", 1 << 20);
  301. platform_resource_setup_memory(&veu_device, "veu", 2 << 20);
  302. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  303. return platform_add_devices(sh7343_devices,
  304. ARRAY_SIZE(sh7343_devices));
  305. }
  306. arch_initcall(sh7343_devices_setup);
  307. static struct platform_device *sh7343_early_devices[] __initdata = {
  308. &scif0_device,
  309. &scif1_device,
  310. &scif2_device,
  311. &scif3_device,
  312. &cmt_device,
  313. &tmu0_device,
  314. &tmu1_device,
  315. &tmu2_device,
  316. };
  317. void __init plat_early_device_setup(void)
  318. {
  319. early_platform_add_devices(sh7343_early_devices,
  320. ARRAY_SIZE(sh7343_early_devices));
  321. }
  322. enum {
  323. UNUSED = 0,
  324. /* interrupt sources */
  325. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  326. DMAC0, DMAC1, DMAC2, DMAC3,
  327. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  328. MFI, VPU, TPU, Z3D4, USBI0, USBI1,
  329. MMC_ERR, MMC_TRAN, MMC_FSTAT, MMC_FRDY,
  330. DMAC4, DMAC5, DMAC_DADERR,
  331. KEYSC,
  332. SCIF, SCIF1, SCIF2, SCIF3,
  333. SIOF0, SIOF1, SIO,
  334. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  335. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  336. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  337. SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI,
  338. IRDA,
  339. SDHI0, SDHI1, SDHI2, SDHI3,
  340. CMT, TSIF, SIU,
  341. TMU0, TMU1, TMU2,
  342. JPU, LCDC,
  343. /* interrupt groups */
  344. DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C0, I2C1, SIM, SDHI, USB,
  345. };
  346. static struct intc_vect vectors[] __initdata = {
  347. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  348. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  349. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  350. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  351. INTC_VECT(I2C1_ALI, 0x780), INTC_VECT(I2C1_TACKI, 0x7a0),
  352. INTC_VECT(I2C1_WAITI, 0x7c0), INTC_VECT(I2C1_DTEI, 0x7e0),
  353. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  354. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  355. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  356. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  357. INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980),
  358. INTC_VECT(TPU, 0x9a0), INTC_VECT(Z3D4, 0x9e0),
  359. INTC_VECT(USBI0, 0xa20), INTC_VECT(USBI1, 0xa40),
  360. INTC_VECT(MMC_ERR, 0xb00), INTC_VECT(MMC_TRAN, 0xb20),
  361. INTC_VECT(MMC_FSTAT, 0xb40), INTC_VECT(MMC_FRDY, 0xb60),
  362. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  363. INTC_VECT(DMAC_DADERR, 0xbc0), INTC_VECT(KEYSC, 0xbe0),
  364. INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIF1, 0xc20),
  365. INTC_VECT(SCIF2, 0xc40), INTC_VECT(SCIF3, 0xc60),
  366. INTC_VECT(SIOF0, 0xc80), INTC_VECT(SIOF1, 0xca0),
  367. INTC_VECT(SIO, 0xd00),
  368. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  369. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  370. INTC_VECT(I2C0_ALI, 0xe00), INTC_VECT(I2C0_TACKI, 0xe20),
  371. INTC_VECT(I2C0_WAITI, 0xe40), INTC_VECT(I2C0_DTEI, 0xe60),
  372. INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
  373. INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
  374. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  375. INTC_VECT(SIU, 0xf80),
  376. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  377. INTC_VECT(TMU2, 0x440),
  378. INTC_VECT(JPU, 0x560), INTC_VECT(LCDC, 0x580),
  379. };
  380. static struct intc_group groups[] __initdata = {
  381. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  382. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  383. INTC_GROUP(MMC, MMC_FRDY, MMC_FSTAT, MMC_TRAN, MMC_ERR),
  384. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  385. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  386. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  387. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  388. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  389. INTC_GROUP(SIM, SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI),
  390. INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
  391. INTC_GROUP(USB, USBI0, USBI1),
  392. };
  393. static struct intc_mask_reg mask_registers[] __initdata = {
  394. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  395. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  396. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  397. { 0, 0, 0, VPU, 0, 0, 0, MFI } },
  398. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  399. { SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI, 0, 0, 0, IRDA } },
  400. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  401. { 0, TMU2, TMU1, TMU0, JPU, 0, 0, LCDC } },
  402. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  403. { KEYSC, DMAC_DADERR, DMAC5, DMAC4, SCIF3, SCIF2, SCIF1, SCIF } },
  404. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  405. { 0, 0, 0, SIO, Z3D4, 0, SIOF1, SIOF0 } },
  406. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  407. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  408. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  409. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  410. { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, 0, SIU } },
  411. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  412. { 0, 0, 0, CMT, 0, USBI1, USBI0 } },
  413. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  414. { MMC_FRDY, MMC_FSTAT, MMC_TRAN, MMC_ERR } },
  415. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  416. { I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI, TPU, 0, 0, TSIF } },
  417. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  418. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  419. };
  420. static struct intc_prio_reg prio_registers[] __initdata = {
  421. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  422. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, SIM } },
  423. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },
  424. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC45, USB, CMT } },
  425. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIF1, SCIF2, SCIF3 } },
  426. { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0, SIOF1, FLCTL, I2C0 } },
  427. { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO, 0, TSIF, I2C1 } },
  428. { 0xa4080024, 0, 16, 4, /* IPRJ */ { Z3D4, 0, SIU } },
  429. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },
  430. { 0xa408002c, 0, 16, 4, /* IPRL */ { 0, 0, TPU } },
  431. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  432. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  433. };
  434. static struct intc_sense_reg sense_registers[] __initdata = {
  435. { 0xa414001c, 16, 2, /* ICR1 */
  436. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  437. };
  438. static struct intc_mask_reg ack_registers[] __initdata = {
  439. { 0xa4140024, 0, 8, /* INTREQ00 */
  440. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  441. };
  442. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7343", vectors, groups,
  443. mask_registers, prio_registers, sense_registers,
  444. ack_registers);
  445. void __init plat_irq_setup(void)
  446. {
  447. register_intc_controller(&intc_desc);
  448. }