low_i2c.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504
  1. /*
  2. * arch/powerpc/platforms/powermac/low_i2c.c
  3. *
  4. * Copyright (C) 2003-2005 Ben. Herrenschmidt (benh@kernel.crashing.org)
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * The linux i2c layer isn't completely suitable for our needs for various
  12. * reasons ranging from too late initialisation to semantics not perfectly
  13. * matching some requirements of the apple platform functions etc...
  14. *
  15. * This file thus provides a simple low level unified i2c interface for
  16. * powermac that covers the various types of i2c busses used in Apple machines.
  17. * For now, keywest, PMU and SMU, though we could add Cuda, or other bit
  18. * banging busses found on older chipstes in earlier machines if we ever need
  19. * one of them.
  20. *
  21. * The drivers in this file are synchronous/blocking. In addition, the
  22. * keywest one is fairly slow due to the use of msleep instead of interrupts
  23. * as the interrupt is currently used by i2c-keywest. In the long run, we
  24. * might want to get rid of those high-level interfaces to linux i2c layer
  25. * either completely (converting all drivers) or replacing them all with a
  26. * single stub driver on top of this one. Once done, the interrupt will be
  27. * available for our use.
  28. */
  29. #undef DEBUG
  30. #undef DEBUG_LOW
  31. #include <linux/types.h>
  32. #include <linux/sched.h>
  33. #include <linux/init.h>
  34. #include <linux/module.h>
  35. #include <linux/adb.h>
  36. #include <linux/pmu.h>
  37. #include <linux/delay.h>
  38. #include <linux/completion.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/timer.h>
  42. #include <linux/mutex.h>
  43. #include <linux/i2c.h>
  44. #include <linux/slab.h>
  45. #include <asm/keylargo.h>
  46. #include <asm/uninorth.h>
  47. #include <asm/io.h>
  48. #include <asm/prom.h>
  49. #include <asm/machdep.h>
  50. #include <asm/smu.h>
  51. #include <asm/pmac_pfunc.h>
  52. #include <asm/pmac_low_i2c.h>
  53. #ifdef DEBUG
  54. #define DBG(x...) do {\
  55. printk(KERN_DEBUG "low_i2c:" x); \
  56. } while(0)
  57. #else
  58. #define DBG(x...)
  59. #endif
  60. #ifdef DEBUG_LOW
  61. #define DBG_LOW(x...) do {\
  62. printk(KERN_DEBUG "low_i2c:" x); \
  63. } while(0)
  64. #else
  65. #define DBG_LOW(x...)
  66. #endif
  67. static int pmac_i2c_force_poll = 1;
  68. /*
  69. * A bus structure. Each bus in the system has such a structure associated.
  70. */
  71. struct pmac_i2c_bus
  72. {
  73. struct list_head link;
  74. struct device_node *controller;
  75. struct device_node *busnode;
  76. int type;
  77. int flags;
  78. struct i2c_adapter adapter;
  79. void *hostdata;
  80. int channel; /* some hosts have multiple */
  81. int mode; /* current mode */
  82. struct mutex mutex;
  83. int opened;
  84. int polled; /* open mode */
  85. struct platform_device *platform_dev;
  86. /* ops */
  87. int (*open)(struct pmac_i2c_bus *bus);
  88. void (*close)(struct pmac_i2c_bus *bus);
  89. int (*xfer)(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
  90. u32 subaddr, u8 *data, int len);
  91. };
  92. static LIST_HEAD(pmac_i2c_busses);
  93. /*
  94. * Keywest implementation
  95. */
  96. struct pmac_i2c_host_kw
  97. {
  98. struct mutex mutex; /* Access mutex for use by
  99. * i2c-keywest */
  100. void __iomem *base; /* register base address */
  101. int bsteps; /* register stepping */
  102. int speed; /* speed */
  103. int irq;
  104. u8 *data;
  105. unsigned len;
  106. int state;
  107. int rw;
  108. int polled;
  109. int result;
  110. struct completion complete;
  111. spinlock_t lock;
  112. struct timer_list timeout_timer;
  113. };
  114. /* Register indices */
  115. typedef enum {
  116. reg_mode = 0,
  117. reg_control,
  118. reg_status,
  119. reg_isr,
  120. reg_ier,
  121. reg_addr,
  122. reg_subaddr,
  123. reg_data
  124. } reg_t;
  125. /* The Tumbler audio equalizer can be really slow sometimes */
  126. #define KW_POLL_TIMEOUT (2*HZ)
  127. /* Mode register */
  128. #define KW_I2C_MODE_100KHZ 0x00
  129. #define KW_I2C_MODE_50KHZ 0x01
  130. #define KW_I2C_MODE_25KHZ 0x02
  131. #define KW_I2C_MODE_DUMB 0x00
  132. #define KW_I2C_MODE_STANDARD 0x04
  133. #define KW_I2C_MODE_STANDARDSUB 0x08
  134. #define KW_I2C_MODE_COMBINED 0x0C
  135. #define KW_I2C_MODE_MODE_MASK 0x0C
  136. #define KW_I2C_MODE_CHAN_MASK 0xF0
  137. /* Control register */
  138. #define KW_I2C_CTL_AAK 0x01
  139. #define KW_I2C_CTL_XADDR 0x02
  140. #define KW_I2C_CTL_STOP 0x04
  141. #define KW_I2C_CTL_START 0x08
  142. /* Status register */
  143. #define KW_I2C_STAT_BUSY 0x01
  144. #define KW_I2C_STAT_LAST_AAK 0x02
  145. #define KW_I2C_STAT_LAST_RW 0x04
  146. #define KW_I2C_STAT_SDA 0x08
  147. #define KW_I2C_STAT_SCL 0x10
  148. /* IER & ISR registers */
  149. #define KW_I2C_IRQ_DATA 0x01
  150. #define KW_I2C_IRQ_ADDR 0x02
  151. #define KW_I2C_IRQ_STOP 0x04
  152. #define KW_I2C_IRQ_START 0x08
  153. #define KW_I2C_IRQ_MASK 0x0F
  154. /* State machine states */
  155. enum {
  156. state_idle,
  157. state_addr,
  158. state_read,
  159. state_write,
  160. state_stop,
  161. state_dead
  162. };
  163. #define WRONG_STATE(name) do {\
  164. printk(KERN_DEBUG "KW: wrong state. Got %s, state: %s " \
  165. "(isr: %02x)\n", \
  166. name, __kw_state_names[host->state], isr); \
  167. } while(0)
  168. static const char *__kw_state_names[] = {
  169. "state_idle",
  170. "state_addr",
  171. "state_read",
  172. "state_write",
  173. "state_stop",
  174. "state_dead"
  175. };
  176. static inline u8 __kw_read_reg(struct pmac_i2c_host_kw *host, reg_t reg)
  177. {
  178. return readb(host->base + (((unsigned int)reg) << host->bsteps));
  179. }
  180. static inline void __kw_write_reg(struct pmac_i2c_host_kw *host,
  181. reg_t reg, u8 val)
  182. {
  183. writeb(val, host->base + (((unsigned)reg) << host->bsteps));
  184. (void)__kw_read_reg(host, reg_subaddr);
  185. }
  186. #define kw_write_reg(reg, val) __kw_write_reg(host, reg, val)
  187. #define kw_read_reg(reg) __kw_read_reg(host, reg)
  188. static u8 kw_i2c_wait_interrupt(struct pmac_i2c_host_kw *host)
  189. {
  190. int i, j;
  191. u8 isr;
  192. for (i = 0; i < 1000; i++) {
  193. isr = kw_read_reg(reg_isr) & KW_I2C_IRQ_MASK;
  194. if (isr != 0)
  195. return isr;
  196. /* This code is used with the timebase frozen, we cannot rely
  197. * on udelay nor schedule when in polled mode !
  198. * For now, just use a bogus loop....
  199. */
  200. if (host->polled) {
  201. for (j = 1; j < 100000; j++)
  202. mb();
  203. } else
  204. msleep(1);
  205. }
  206. return isr;
  207. }
  208. static void kw_i2c_do_stop(struct pmac_i2c_host_kw *host, int result)
  209. {
  210. kw_write_reg(reg_control, KW_I2C_CTL_STOP);
  211. host->state = state_stop;
  212. host->result = result;
  213. }
  214. static void kw_i2c_handle_interrupt(struct pmac_i2c_host_kw *host, u8 isr)
  215. {
  216. u8 ack;
  217. DBG_LOW("kw_handle_interrupt(%s, isr: %x)\n",
  218. __kw_state_names[host->state], isr);
  219. if (host->state == state_idle) {
  220. printk(KERN_WARNING "low_i2c: Keywest got an out of state"
  221. " interrupt, ignoring\n");
  222. kw_write_reg(reg_isr, isr);
  223. return;
  224. }
  225. if (isr == 0) {
  226. printk(KERN_WARNING "low_i2c: Timeout in i2c transfer"
  227. " on keywest !\n");
  228. if (host->state != state_stop) {
  229. kw_i2c_do_stop(host, -EIO);
  230. return;
  231. }
  232. ack = kw_read_reg(reg_status);
  233. if (ack & KW_I2C_STAT_BUSY)
  234. kw_write_reg(reg_status, 0);
  235. host->state = state_idle;
  236. kw_write_reg(reg_ier, 0x00);
  237. if (!host->polled)
  238. complete(&host->complete);
  239. return;
  240. }
  241. if (isr & KW_I2C_IRQ_ADDR) {
  242. ack = kw_read_reg(reg_status);
  243. if (host->state != state_addr) {
  244. WRONG_STATE("KW_I2C_IRQ_ADDR");
  245. kw_i2c_do_stop(host, -EIO);
  246. }
  247. if ((ack & KW_I2C_STAT_LAST_AAK) == 0) {
  248. host->result = -ENXIO;
  249. host->state = state_stop;
  250. DBG_LOW("KW: NAK on address\n");
  251. } else {
  252. if (host->len == 0)
  253. kw_i2c_do_stop(host, 0);
  254. else if (host->rw) {
  255. host->state = state_read;
  256. if (host->len > 1)
  257. kw_write_reg(reg_control,
  258. KW_I2C_CTL_AAK);
  259. } else {
  260. host->state = state_write;
  261. kw_write_reg(reg_data, *(host->data++));
  262. host->len--;
  263. }
  264. }
  265. kw_write_reg(reg_isr, KW_I2C_IRQ_ADDR);
  266. }
  267. if (isr & KW_I2C_IRQ_DATA) {
  268. if (host->state == state_read) {
  269. *(host->data++) = kw_read_reg(reg_data);
  270. host->len--;
  271. kw_write_reg(reg_isr, KW_I2C_IRQ_DATA);
  272. if (host->len == 0)
  273. host->state = state_stop;
  274. else if (host->len == 1)
  275. kw_write_reg(reg_control, 0);
  276. } else if (host->state == state_write) {
  277. ack = kw_read_reg(reg_status);
  278. if ((ack & KW_I2C_STAT_LAST_AAK) == 0) {
  279. DBG_LOW("KW: nack on data write\n");
  280. host->result = -EFBIG;
  281. host->state = state_stop;
  282. } else if (host->len) {
  283. kw_write_reg(reg_data, *(host->data++));
  284. host->len--;
  285. } else
  286. kw_i2c_do_stop(host, 0);
  287. } else {
  288. WRONG_STATE("KW_I2C_IRQ_DATA");
  289. if (host->state != state_stop)
  290. kw_i2c_do_stop(host, -EIO);
  291. }
  292. kw_write_reg(reg_isr, KW_I2C_IRQ_DATA);
  293. }
  294. if (isr & KW_I2C_IRQ_STOP) {
  295. kw_write_reg(reg_isr, KW_I2C_IRQ_STOP);
  296. if (host->state != state_stop) {
  297. WRONG_STATE("KW_I2C_IRQ_STOP");
  298. host->result = -EIO;
  299. }
  300. host->state = state_idle;
  301. if (!host->polled)
  302. complete(&host->complete);
  303. }
  304. /* Below should only happen in manual mode which we don't use ... */
  305. if (isr & KW_I2C_IRQ_START)
  306. kw_write_reg(reg_isr, KW_I2C_IRQ_START);
  307. }
  308. /* Interrupt handler */
  309. static irqreturn_t kw_i2c_irq(int irq, void *dev_id)
  310. {
  311. struct pmac_i2c_host_kw *host = dev_id;
  312. unsigned long flags;
  313. spin_lock_irqsave(&host->lock, flags);
  314. del_timer(&host->timeout_timer);
  315. kw_i2c_handle_interrupt(host, kw_read_reg(reg_isr));
  316. if (host->state != state_idle) {
  317. host->timeout_timer.expires = jiffies + KW_POLL_TIMEOUT;
  318. add_timer(&host->timeout_timer);
  319. }
  320. spin_unlock_irqrestore(&host->lock, flags);
  321. return IRQ_HANDLED;
  322. }
  323. static void kw_i2c_timeout(unsigned long data)
  324. {
  325. struct pmac_i2c_host_kw *host = (struct pmac_i2c_host_kw *)data;
  326. unsigned long flags;
  327. spin_lock_irqsave(&host->lock, flags);
  328. kw_i2c_handle_interrupt(host, kw_read_reg(reg_isr));
  329. if (host->state != state_idle) {
  330. host->timeout_timer.expires = jiffies + KW_POLL_TIMEOUT;
  331. add_timer(&host->timeout_timer);
  332. }
  333. spin_unlock_irqrestore(&host->lock, flags);
  334. }
  335. static int kw_i2c_open(struct pmac_i2c_bus *bus)
  336. {
  337. struct pmac_i2c_host_kw *host = bus->hostdata;
  338. mutex_lock(&host->mutex);
  339. return 0;
  340. }
  341. static void kw_i2c_close(struct pmac_i2c_bus *bus)
  342. {
  343. struct pmac_i2c_host_kw *host = bus->hostdata;
  344. mutex_unlock(&host->mutex);
  345. }
  346. static int kw_i2c_xfer(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
  347. u32 subaddr, u8 *data, int len)
  348. {
  349. struct pmac_i2c_host_kw *host = bus->hostdata;
  350. u8 mode_reg = host->speed;
  351. int use_irq = host->irq != NO_IRQ && !bus->polled;
  352. /* Setup mode & subaddress if any */
  353. switch(bus->mode) {
  354. case pmac_i2c_mode_dumb:
  355. return -EINVAL;
  356. case pmac_i2c_mode_std:
  357. mode_reg |= KW_I2C_MODE_STANDARD;
  358. if (subsize != 0)
  359. return -EINVAL;
  360. break;
  361. case pmac_i2c_mode_stdsub:
  362. mode_reg |= KW_I2C_MODE_STANDARDSUB;
  363. if (subsize != 1)
  364. return -EINVAL;
  365. break;
  366. case pmac_i2c_mode_combined:
  367. mode_reg |= KW_I2C_MODE_COMBINED;
  368. if (subsize != 1)
  369. return -EINVAL;
  370. break;
  371. }
  372. /* Setup channel & clear pending irqs */
  373. kw_write_reg(reg_isr, kw_read_reg(reg_isr));
  374. kw_write_reg(reg_mode, mode_reg | (bus->channel << 4));
  375. kw_write_reg(reg_status, 0);
  376. /* Set up address and r/w bit, strip possible stale bus number from
  377. * address top bits
  378. */
  379. kw_write_reg(reg_addr, addrdir & 0xff);
  380. /* Set up the sub address */
  381. if ((mode_reg & KW_I2C_MODE_MODE_MASK) == KW_I2C_MODE_STANDARDSUB
  382. || (mode_reg & KW_I2C_MODE_MODE_MASK) == KW_I2C_MODE_COMBINED)
  383. kw_write_reg(reg_subaddr, subaddr);
  384. /* Prepare for async operations */
  385. host->data = data;
  386. host->len = len;
  387. host->state = state_addr;
  388. host->result = 0;
  389. host->rw = (addrdir & 1);
  390. host->polled = bus->polled;
  391. /* Enable interrupt if not using polled mode and interrupt is
  392. * available
  393. */
  394. if (use_irq) {
  395. /* Clear completion */
  396. INIT_COMPLETION(host->complete);
  397. /* Ack stale interrupts */
  398. kw_write_reg(reg_isr, kw_read_reg(reg_isr));
  399. /* Arm timeout */
  400. host->timeout_timer.expires = jiffies + KW_POLL_TIMEOUT;
  401. add_timer(&host->timeout_timer);
  402. /* Enable emission */
  403. kw_write_reg(reg_ier, KW_I2C_IRQ_MASK);
  404. }
  405. /* Start sending address */
  406. kw_write_reg(reg_control, KW_I2C_CTL_XADDR);
  407. /* Wait for completion */
  408. if (use_irq)
  409. wait_for_completion(&host->complete);
  410. else {
  411. while(host->state != state_idle) {
  412. unsigned long flags;
  413. u8 isr = kw_i2c_wait_interrupt(host);
  414. spin_lock_irqsave(&host->lock, flags);
  415. kw_i2c_handle_interrupt(host, isr);
  416. spin_unlock_irqrestore(&host->lock, flags);
  417. }
  418. }
  419. /* Disable emission */
  420. kw_write_reg(reg_ier, 0);
  421. return host->result;
  422. }
  423. static struct pmac_i2c_host_kw *__init kw_i2c_host_init(struct device_node *np)
  424. {
  425. struct pmac_i2c_host_kw *host;
  426. const u32 *psteps, *prate, *addrp;
  427. u32 steps;
  428. host = kzalloc(sizeof(struct pmac_i2c_host_kw), GFP_KERNEL);
  429. if (host == NULL) {
  430. printk(KERN_ERR "low_i2c: Can't allocate host for %s\n",
  431. np->full_name);
  432. return NULL;
  433. }
  434. /* Apple is kind enough to provide a valid AAPL,address property
  435. * on all i2c keywest nodes so far ... we would have to fallback
  436. * to macio parsing if that wasn't the case
  437. */
  438. addrp = of_get_property(np, "AAPL,address", NULL);
  439. if (addrp == NULL) {
  440. printk(KERN_ERR "low_i2c: Can't find address for %s\n",
  441. np->full_name);
  442. kfree(host);
  443. return NULL;
  444. }
  445. mutex_init(&host->mutex);
  446. init_completion(&host->complete);
  447. spin_lock_init(&host->lock);
  448. init_timer(&host->timeout_timer);
  449. host->timeout_timer.function = kw_i2c_timeout;
  450. host->timeout_timer.data = (unsigned long)host;
  451. psteps = of_get_property(np, "AAPL,address-step", NULL);
  452. steps = psteps ? (*psteps) : 0x10;
  453. for (host->bsteps = 0; (steps & 0x01) == 0; host->bsteps++)
  454. steps >>= 1;
  455. /* Select interface rate */
  456. host->speed = KW_I2C_MODE_25KHZ;
  457. prate = of_get_property(np, "AAPL,i2c-rate", NULL);
  458. if (prate) switch(*prate) {
  459. case 100:
  460. host->speed = KW_I2C_MODE_100KHZ;
  461. break;
  462. case 50:
  463. host->speed = KW_I2C_MODE_50KHZ;
  464. break;
  465. case 25:
  466. host->speed = KW_I2C_MODE_25KHZ;
  467. break;
  468. }
  469. host->irq = irq_of_parse_and_map(np, 0);
  470. if (host->irq == NO_IRQ)
  471. printk(KERN_WARNING
  472. "low_i2c: Failed to map interrupt for %s\n",
  473. np->full_name);
  474. host->base = ioremap((*addrp), 0x1000);
  475. if (host->base == NULL) {
  476. printk(KERN_ERR "low_i2c: Can't map registers for %s\n",
  477. np->full_name);
  478. kfree(host);
  479. return NULL;
  480. }
  481. /* Make sure IRQ is disabled */
  482. kw_write_reg(reg_ier, 0);
  483. /* Request chip interrupt. We set IRQF_TIMER because we don't
  484. * want that interrupt disabled between the 2 passes of driver
  485. * suspend or we'll have issues running the pfuncs
  486. */
  487. if (request_irq(host->irq, kw_i2c_irq, IRQF_TIMER, "keywest i2c", host))
  488. host->irq = NO_IRQ;
  489. printk(KERN_INFO "KeyWest i2c @0x%08x irq %d %s\n",
  490. *addrp, host->irq, np->full_name);
  491. return host;
  492. }
  493. static void __init kw_i2c_add(struct pmac_i2c_host_kw *host,
  494. struct device_node *controller,
  495. struct device_node *busnode,
  496. int channel)
  497. {
  498. struct pmac_i2c_bus *bus;
  499. bus = kzalloc(sizeof(struct pmac_i2c_bus), GFP_KERNEL);
  500. if (bus == NULL)
  501. return;
  502. bus->controller = of_node_get(controller);
  503. bus->busnode = of_node_get(busnode);
  504. bus->type = pmac_i2c_bus_keywest;
  505. bus->hostdata = host;
  506. bus->channel = channel;
  507. bus->mode = pmac_i2c_mode_std;
  508. bus->open = kw_i2c_open;
  509. bus->close = kw_i2c_close;
  510. bus->xfer = kw_i2c_xfer;
  511. mutex_init(&bus->mutex);
  512. if (controller == busnode)
  513. bus->flags = pmac_i2c_multibus;
  514. list_add(&bus->link, &pmac_i2c_busses);
  515. printk(KERN_INFO " channel %d bus %s\n", channel,
  516. (controller == busnode) ? "<multibus>" : busnode->full_name);
  517. }
  518. static void __init kw_i2c_probe(void)
  519. {
  520. struct device_node *np, *child, *parent;
  521. /* Probe keywest-i2c busses */
  522. for_each_compatible_node(np, "i2c","keywest-i2c") {
  523. struct pmac_i2c_host_kw *host;
  524. int multibus;
  525. /* Found one, init a host structure */
  526. host = kw_i2c_host_init(np);
  527. if (host == NULL)
  528. continue;
  529. /* Now check if we have a multibus setup (old style) or if we
  530. * have proper bus nodes. Note that the "new" way (proper bus
  531. * nodes) might cause us to not create some busses that are
  532. * kept hidden in the device-tree. In the future, we might
  533. * want to work around that by creating busses without a node
  534. * but not for now
  535. */
  536. child = of_get_next_child(np, NULL);
  537. multibus = !child || strcmp(child->name, "i2c-bus");
  538. of_node_put(child);
  539. /* For a multibus setup, we get the bus count based on the
  540. * parent type
  541. */
  542. if (multibus) {
  543. int chans, i;
  544. parent = of_get_parent(np);
  545. if (parent == NULL)
  546. continue;
  547. chans = parent->name[0] == 'u' ? 2 : 1;
  548. for (i = 0; i < chans; i++)
  549. kw_i2c_add(host, np, np, i);
  550. } else {
  551. for (child = NULL;
  552. (child = of_get_next_child(np, child)) != NULL;) {
  553. const u32 *reg = of_get_property(child,
  554. "reg", NULL);
  555. if (reg == NULL)
  556. continue;
  557. kw_i2c_add(host, np, child, *reg);
  558. }
  559. }
  560. }
  561. }
  562. /*
  563. *
  564. * PMU implementation
  565. *
  566. */
  567. #ifdef CONFIG_ADB_PMU
  568. /*
  569. * i2c command block to the PMU
  570. */
  571. struct pmu_i2c_hdr {
  572. u8 bus;
  573. u8 mode;
  574. u8 bus2;
  575. u8 address;
  576. u8 sub_addr;
  577. u8 comb_addr;
  578. u8 count;
  579. u8 data[];
  580. };
  581. static void pmu_i2c_complete(struct adb_request *req)
  582. {
  583. complete(req->arg);
  584. }
  585. static int pmu_i2c_xfer(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
  586. u32 subaddr, u8 *data, int len)
  587. {
  588. struct adb_request *req = bus->hostdata;
  589. struct pmu_i2c_hdr *hdr = (struct pmu_i2c_hdr *)&req->data[1];
  590. struct completion comp;
  591. int read = addrdir & 1;
  592. int retry;
  593. int rc = 0;
  594. /* For now, limit ourselves to 16 bytes transfers */
  595. if (len > 16)
  596. return -EINVAL;
  597. init_completion(&comp);
  598. for (retry = 0; retry < 16; retry++) {
  599. memset(req, 0, sizeof(struct adb_request));
  600. hdr->bus = bus->channel;
  601. hdr->count = len;
  602. switch(bus->mode) {
  603. case pmac_i2c_mode_std:
  604. if (subsize != 0)
  605. return -EINVAL;
  606. hdr->address = addrdir;
  607. hdr->mode = PMU_I2C_MODE_SIMPLE;
  608. break;
  609. case pmac_i2c_mode_stdsub:
  610. case pmac_i2c_mode_combined:
  611. if (subsize != 1)
  612. return -EINVAL;
  613. hdr->address = addrdir & 0xfe;
  614. hdr->comb_addr = addrdir;
  615. hdr->sub_addr = subaddr;
  616. if (bus->mode == pmac_i2c_mode_stdsub)
  617. hdr->mode = PMU_I2C_MODE_STDSUB;
  618. else
  619. hdr->mode = PMU_I2C_MODE_COMBINED;
  620. break;
  621. default:
  622. return -EINVAL;
  623. }
  624. INIT_COMPLETION(comp);
  625. req->data[0] = PMU_I2C_CMD;
  626. req->reply[0] = 0xff;
  627. req->nbytes = sizeof(struct pmu_i2c_hdr) + 1;
  628. req->done = pmu_i2c_complete;
  629. req->arg = &comp;
  630. if (!read && len) {
  631. memcpy(hdr->data, data, len);
  632. req->nbytes += len;
  633. }
  634. rc = pmu_queue_request(req);
  635. if (rc)
  636. return rc;
  637. wait_for_completion(&comp);
  638. if (req->reply[0] == PMU_I2C_STATUS_OK)
  639. break;
  640. msleep(15);
  641. }
  642. if (req->reply[0] != PMU_I2C_STATUS_OK)
  643. return -EIO;
  644. for (retry = 0; retry < 16; retry++) {
  645. memset(req, 0, sizeof(struct adb_request));
  646. /* I know that looks like a lot, slow as hell, but darwin
  647. * does it so let's be on the safe side for now
  648. */
  649. msleep(15);
  650. hdr->bus = PMU_I2C_BUS_STATUS;
  651. INIT_COMPLETION(comp);
  652. req->data[0] = PMU_I2C_CMD;
  653. req->reply[0] = 0xff;
  654. req->nbytes = 2;
  655. req->done = pmu_i2c_complete;
  656. req->arg = &comp;
  657. rc = pmu_queue_request(req);
  658. if (rc)
  659. return rc;
  660. wait_for_completion(&comp);
  661. if (req->reply[0] == PMU_I2C_STATUS_OK && !read)
  662. return 0;
  663. if (req->reply[0] == PMU_I2C_STATUS_DATAREAD && read) {
  664. int rlen = req->reply_len - 1;
  665. if (rlen != len) {
  666. printk(KERN_WARNING "low_i2c: PMU returned %d"
  667. " bytes, expected %d !\n", rlen, len);
  668. return -EIO;
  669. }
  670. if (len)
  671. memcpy(data, &req->reply[1], len);
  672. return 0;
  673. }
  674. }
  675. return -EIO;
  676. }
  677. static void __init pmu_i2c_probe(void)
  678. {
  679. struct pmac_i2c_bus *bus;
  680. struct device_node *busnode;
  681. int channel, sz;
  682. if (!pmu_present())
  683. return;
  684. /* There might or might not be a "pmu-i2c" node, we use that
  685. * or via-pmu itself, whatever we find. I haven't seen a machine
  686. * with separate bus nodes, so we assume a multibus setup
  687. */
  688. busnode = of_find_node_by_name(NULL, "pmu-i2c");
  689. if (busnode == NULL)
  690. busnode = of_find_node_by_name(NULL, "via-pmu");
  691. if (busnode == NULL)
  692. return;
  693. printk(KERN_INFO "PMU i2c %s\n", busnode->full_name);
  694. /*
  695. * We add bus 1 and 2 only for now, bus 0 is "special"
  696. */
  697. for (channel = 1; channel <= 2; channel++) {
  698. sz = sizeof(struct pmac_i2c_bus) + sizeof(struct adb_request);
  699. bus = kzalloc(sz, GFP_KERNEL);
  700. if (bus == NULL)
  701. return;
  702. bus->controller = busnode;
  703. bus->busnode = busnode;
  704. bus->type = pmac_i2c_bus_pmu;
  705. bus->channel = channel;
  706. bus->mode = pmac_i2c_mode_std;
  707. bus->hostdata = bus + 1;
  708. bus->xfer = pmu_i2c_xfer;
  709. mutex_init(&bus->mutex);
  710. bus->flags = pmac_i2c_multibus;
  711. list_add(&bus->link, &pmac_i2c_busses);
  712. printk(KERN_INFO " channel %d bus <multibus>\n", channel);
  713. }
  714. }
  715. #endif /* CONFIG_ADB_PMU */
  716. /*
  717. *
  718. * SMU implementation
  719. *
  720. */
  721. #ifdef CONFIG_PMAC_SMU
  722. static void smu_i2c_complete(struct smu_i2c_cmd *cmd, void *misc)
  723. {
  724. complete(misc);
  725. }
  726. static int smu_i2c_xfer(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
  727. u32 subaddr, u8 *data, int len)
  728. {
  729. struct smu_i2c_cmd *cmd = bus->hostdata;
  730. struct completion comp;
  731. int read = addrdir & 1;
  732. int rc = 0;
  733. if ((read && len > SMU_I2C_READ_MAX) ||
  734. ((!read) && len > SMU_I2C_WRITE_MAX))
  735. return -EINVAL;
  736. memset(cmd, 0, sizeof(struct smu_i2c_cmd));
  737. cmd->info.bus = bus->channel;
  738. cmd->info.devaddr = addrdir;
  739. cmd->info.datalen = len;
  740. switch(bus->mode) {
  741. case pmac_i2c_mode_std:
  742. if (subsize != 0)
  743. return -EINVAL;
  744. cmd->info.type = SMU_I2C_TRANSFER_SIMPLE;
  745. break;
  746. case pmac_i2c_mode_stdsub:
  747. case pmac_i2c_mode_combined:
  748. if (subsize > 3 || subsize < 1)
  749. return -EINVAL;
  750. cmd->info.sublen = subsize;
  751. /* that's big-endian only but heh ! */
  752. memcpy(&cmd->info.subaddr, ((char *)&subaddr) + (4 - subsize),
  753. subsize);
  754. if (bus->mode == pmac_i2c_mode_stdsub)
  755. cmd->info.type = SMU_I2C_TRANSFER_STDSUB;
  756. else
  757. cmd->info.type = SMU_I2C_TRANSFER_COMBINED;
  758. break;
  759. default:
  760. return -EINVAL;
  761. }
  762. if (!read && len)
  763. memcpy(cmd->info.data, data, len);
  764. init_completion(&comp);
  765. cmd->done = smu_i2c_complete;
  766. cmd->misc = &comp;
  767. rc = smu_queue_i2c(cmd);
  768. if (rc < 0)
  769. return rc;
  770. wait_for_completion(&comp);
  771. rc = cmd->status;
  772. if (read && len)
  773. memcpy(data, cmd->info.data, len);
  774. return rc < 0 ? rc : 0;
  775. }
  776. static void __init smu_i2c_probe(void)
  777. {
  778. struct device_node *controller, *busnode;
  779. struct pmac_i2c_bus *bus;
  780. const u32 *reg;
  781. int sz;
  782. if (!smu_present())
  783. return;
  784. controller = of_find_node_by_name(NULL, "smu-i2c-control");
  785. if (controller == NULL)
  786. controller = of_find_node_by_name(NULL, "smu");
  787. if (controller == NULL)
  788. return;
  789. printk(KERN_INFO "SMU i2c %s\n", controller->full_name);
  790. /* Look for childs, note that they might not be of the right
  791. * type as older device trees mix i2c busses and other thigns
  792. * at the same level
  793. */
  794. for (busnode = NULL;
  795. (busnode = of_get_next_child(controller, busnode)) != NULL;) {
  796. if (strcmp(busnode->type, "i2c") &&
  797. strcmp(busnode->type, "i2c-bus"))
  798. continue;
  799. reg = of_get_property(busnode, "reg", NULL);
  800. if (reg == NULL)
  801. continue;
  802. sz = sizeof(struct pmac_i2c_bus) + sizeof(struct smu_i2c_cmd);
  803. bus = kzalloc(sz, GFP_KERNEL);
  804. if (bus == NULL)
  805. return;
  806. bus->controller = controller;
  807. bus->busnode = of_node_get(busnode);
  808. bus->type = pmac_i2c_bus_smu;
  809. bus->channel = *reg;
  810. bus->mode = pmac_i2c_mode_std;
  811. bus->hostdata = bus + 1;
  812. bus->xfer = smu_i2c_xfer;
  813. mutex_init(&bus->mutex);
  814. bus->flags = 0;
  815. list_add(&bus->link, &pmac_i2c_busses);
  816. printk(KERN_INFO " channel %x bus %s\n",
  817. bus->channel, busnode->full_name);
  818. }
  819. }
  820. #endif /* CONFIG_PMAC_SMU */
  821. /*
  822. *
  823. * Core code
  824. *
  825. */
  826. struct pmac_i2c_bus *pmac_i2c_find_bus(struct device_node *node)
  827. {
  828. struct device_node *p = of_node_get(node);
  829. struct device_node *prev = NULL;
  830. struct pmac_i2c_bus *bus;
  831. while(p) {
  832. list_for_each_entry(bus, &pmac_i2c_busses, link) {
  833. if (p == bus->busnode) {
  834. if (prev && bus->flags & pmac_i2c_multibus) {
  835. const u32 *reg;
  836. reg = of_get_property(prev, "reg",
  837. NULL);
  838. if (!reg)
  839. continue;
  840. if (((*reg) >> 8) != bus->channel)
  841. continue;
  842. }
  843. of_node_put(p);
  844. of_node_put(prev);
  845. return bus;
  846. }
  847. }
  848. of_node_put(prev);
  849. prev = p;
  850. p = of_get_parent(p);
  851. }
  852. return NULL;
  853. }
  854. EXPORT_SYMBOL_GPL(pmac_i2c_find_bus);
  855. u8 pmac_i2c_get_dev_addr(struct device_node *device)
  856. {
  857. const u32 *reg = of_get_property(device, "reg", NULL);
  858. if (reg == NULL)
  859. return 0;
  860. return (*reg) & 0xff;
  861. }
  862. EXPORT_SYMBOL_GPL(pmac_i2c_get_dev_addr);
  863. struct device_node *pmac_i2c_get_controller(struct pmac_i2c_bus *bus)
  864. {
  865. return bus->controller;
  866. }
  867. EXPORT_SYMBOL_GPL(pmac_i2c_get_controller);
  868. struct device_node *pmac_i2c_get_bus_node(struct pmac_i2c_bus *bus)
  869. {
  870. return bus->busnode;
  871. }
  872. EXPORT_SYMBOL_GPL(pmac_i2c_get_bus_node);
  873. int pmac_i2c_get_type(struct pmac_i2c_bus *bus)
  874. {
  875. return bus->type;
  876. }
  877. EXPORT_SYMBOL_GPL(pmac_i2c_get_type);
  878. int pmac_i2c_get_flags(struct pmac_i2c_bus *bus)
  879. {
  880. return bus->flags;
  881. }
  882. EXPORT_SYMBOL_GPL(pmac_i2c_get_flags);
  883. int pmac_i2c_get_channel(struct pmac_i2c_bus *bus)
  884. {
  885. return bus->channel;
  886. }
  887. EXPORT_SYMBOL_GPL(pmac_i2c_get_channel);
  888. struct i2c_adapter *pmac_i2c_get_adapter(struct pmac_i2c_bus *bus)
  889. {
  890. return &bus->adapter;
  891. }
  892. EXPORT_SYMBOL_GPL(pmac_i2c_get_adapter);
  893. struct pmac_i2c_bus *pmac_i2c_adapter_to_bus(struct i2c_adapter *adapter)
  894. {
  895. struct pmac_i2c_bus *bus;
  896. list_for_each_entry(bus, &pmac_i2c_busses, link)
  897. if (&bus->adapter == adapter)
  898. return bus;
  899. return NULL;
  900. }
  901. EXPORT_SYMBOL_GPL(pmac_i2c_adapter_to_bus);
  902. int pmac_i2c_match_adapter(struct device_node *dev, struct i2c_adapter *adapter)
  903. {
  904. struct pmac_i2c_bus *bus = pmac_i2c_find_bus(dev);
  905. if (bus == NULL)
  906. return 0;
  907. return (&bus->adapter == adapter);
  908. }
  909. EXPORT_SYMBOL_GPL(pmac_i2c_match_adapter);
  910. int pmac_low_i2c_lock(struct device_node *np)
  911. {
  912. struct pmac_i2c_bus *bus, *found = NULL;
  913. list_for_each_entry(bus, &pmac_i2c_busses, link) {
  914. if (np == bus->controller) {
  915. found = bus;
  916. break;
  917. }
  918. }
  919. if (!found)
  920. return -ENODEV;
  921. return pmac_i2c_open(bus, 0);
  922. }
  923. EXPORT_SYMBOL_GPL(pmac_low_i2c_lock);
  924. int pmac_low_i2c_unlock(struct device_node *np)
  925. {
  926. struct pmac_i2c_bus *bus, *found = NULL;
  927. list_for_each_entry(bus, &pmac_i2c_busses, link) {
  928. if (np == bus->controller) {
  929. found = bus;
  930. break;
  931. }
  932. }
  933. if (!found)
  934. return -ENODEV;
  935. pmac_i2c_close(bus);
  936. return 0;
  937. }
  938. EXPORT_SYMBOL_GPL(pmac_low_i2c_unlock);
  939. int pmac_i2c_open(struct pmac_i2c_bus *bus, int polled)
  940. {
  941. int rc;
  942. mutex_lock(&bus->mutex);
  943. bus->polled = polled || pmac_i2c_force_poll;
  944. bus->opened = 1;
  945. bus->mode = pmac_i2c_mode_std;
  946. if (bus->open && (rc = bus->open(bus)) != 0) {
  947. bus->opened = 0;
  948. mutex_unlock(&bus->mutex);
  949. return rc;
  950. }
  951. return 0;
  952. }
  953. EXPORT_SYMBOL_GPL(pmac_i2c_open);
  954. void pmac_i2c_close(struct pmac_i2c_bus *bus)
  955. {
  956. WARN_ON(!bus->opened);
  957. if (bus->close)
  958. bus->close(bus);
  959. bus->opened = 0;
  960. mutex_unlock(&bus->mutex);
  961. }
  962. EXPORT_SYMBOL_GPL(pmac_i2c_close);
  963. int pmac_i2c_setmode(struct pmac_i2c_bus *bus, int mode)
  964. {
  965. WARN_ON(!bus->opened);
  966. /* Report me if you see the error below as there might be a new
  967. * "combined4" mode that I need to implement for the SMU bus
  968. */
  969. if (mode < pmac_i2c_mode_dumb || mode > pmac_i2c_mode_combined) {
  970. printk(KERN_ERR "low_i2c: Invalid mode %d requested on"
  971. " bus %s !\n", mode, bus->busnode->full_name);
  972. return -EINVAL;
  973. }
  974. bus->mode = mode;
  975. return 0;
  976. }
  977. EXPORT_SYMBOL_GPL(pmac_i2c_setmode);
  978. int pmac_i2c_xfer(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
  979. u32 subaddr, u8 *data, int len)
  980. {
  981. int rc;
  982. WARN_ON(!bus->opened);
  983. DBG("xfer() chan=%d, addrdir=0x%x, mode=%d, subsize=%d, subaddr=0x%x,"
  984. " %d bytes, bus %s\n", bus->channel, addrdir, bus->mode, subsize,
  985. subaddr, len, bus->busnode->full_name);
  986. rc = bus->xfer(bus, addrdir, subsize, subaddr, data, len);
  987. #ifdef DEBUG
  988. if (rc)
  989. DBG("xfer error %d\n", rc);
  990. #endif
  991. return rc;
  992. }
  993. EXPORT_SYMBOL_GPL(pmac_i2c_xfer);
  994. /* some quirks for platform function decoding */
  995. enum {
  996. pmac_i2c_quirk_invmask = 0x00000001u,
  997. pmac_i2c_quirk_skip = 0x00000002u,
  998. };
  999. static void pmac_i2c_devscan(void (*callback)(struct device_node *dev,
  1000. int quirks))
  1001. {
  1002. struct pmac_i2c_bus *bus;
  1003. struct device_node *np;
  1004. static struct whitelist_ent {
  1005. char *name;
  1006. char *compatible;
  1007. int quirks;
  1008. } whitelist[] = {
  1009. /* XXX Study device-tree's & apple drivers are get the quirks
  1010. * right !
  1011. */
  1012. /* Workaround: It seems that running the clockspreading
  1013. * properties on the eMac will cause lockups during boot.
  1014. * The machine seems to work fine without that. So for now,
  1015. * let's make sure i2c-hwclock doesn't match about "imic"
  1016. * clocks and we'll figure out if we really need to do
  1017. * something special about those later.
  1018. */
  1019. { "i2c-hwclock", "imic5002", pmac_i2c_quirk_skip },
  1020. { "i2c-hwclock", "imic5003", pmac_i2c_quirk_skip },
  1021. { "i2c-hwclock", NULL, pmac_i2c_quirk_invmask },
  1022. { "i2c-cpu-voltage", NULL, 0},
  1023. { "temp-monitor", NULL, 0 },
  1024. { "supply-monitor", NULL, 0 },
  1025. { NULL, NULL, 0 },
  1026. };
  1027. /* Only some devices need to have platform functions instanciated
  1028. * here. For now, we have a table. Others, like 9554 i2c GPIOs used
  1029. * on Xserve, if we ever do a driver for them, will use their own
  1030. * platform function instance
  1031. */
  1032. list_for_each_entry(bus, &pmac_i2c_busses, link) {
  1033. for (np = NULL;
  1034. (np = of_get_next_child(bus->busnode, np)) != NULL;) {
  1035. struct whitelist_ent *p;
  1036. /* If multibus, check if device is on that bus */
  1037. if (bus->flags & pmac_i2c_multibus)
  1038. if (bus != pmac_i2c_find_bus(np))
  1039. continue;
  1040. for (p = whitelist; p->name != NULL; p++) {
  1041. if (strcmp(np->name, p->name))
  1042. continue;
  1043. if (p->compatible &&
  1044. !of_device_is_compatible(np, p->compatible))
  1045. continue;
  1046. if (p->quirks & pmac_i2c_quirk_skip)
  1047. break;
  1048. callback(np, p->quirks);
  1049. break;
  1050. }
  1051. }
  1052. }
  1053. }
  1054. #define MAX_I2C_DATA 64
  1055. struct pmac_i2c_pf_inst
  1056. {
  1057. struct pmac_i2c_bus *bus;
  1058. u8 addr;
  1059. u8 buffer[MAX_I2C_DATA];
  1060. u8 scratch[MAX_I2C_DATA];
  1061. int bytes;
  1062. int quirks;
  1063. };
  1064. static void* pmac_i2c_do_begin(struct pmf_function *func, struct pmf_args *args)
  1065. {
  1066. struct pmac_i2c_pf_inst *inst;
  1067. struct pmac_i2c_bus *bus;
  1068. bus = pmac_i2c_find_bus(func->node);
  1069. if (bus == NULL) {
  1070. printk(KERN_ERR "low_i2c: Can't find bus for %s (pfunc)\n",
  1071. func->node->full_name);
  1072. return NULL;
  1073. }
  1074. if (pmac_i2c_open(bus, 0)) {
  1075. printk(KERN_ERR "low_i2c: Can't open i2c bus for %s (pfunc)\n",
  1076. func->node->full_name);
  1077. return NULL;
  1078. }
  1079. /* XXX might need GFP_ATOMIC when called during the suspend process,
  1080. * but then, there are already lots of issues with suspending when
  1081. * near OOM that need to be resolved, the allocator itself should
  1082. * probably make GFP_NOIO implicit during suspend
  1083. */
  1084. inst = kzalloc(sizeof(struct pmac_i2c_pf_inst), GFP_KERNEL);
  1085. if (inst == NULL) {
  1086. pmac_i2c_close(bus);
  1087. return NULL;
  1088. }
  1089. inst->bus = bus;
  1090. inst->addr = pmac_i2c_get_dev_addr(func->node);
  1091. inst->quirks = (int)(long)func->driver_data;
  1092. return inst;
  1093. }
  1094. static void pmac_i2c_do_end(struct pmf_function *func, void *instdata)
  1095. {
  1096. struct pmac_i2c_pf_inst *inst = instdata;
  1097. if (inst == NULL)
  1098. return;
  1099. pmac_i2c_close(inst->bus);
  1100. kfree(inst);
  1101. }
  1102. static int pmac_i2c_do_read(PMF_STD_ARGS, u32 len)
  1103. {
  1104. struct pmac_i2c_pf_inst *inst = instdata;
  1105. inst->bytes = len;
  1106. return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_read, 0, 0,
  1107. inst->buffer, len);
  1108. }
  1109. static int pmac_i2c_do_write(PMF_STD_ARGS, u32 len, const u8 *data)
  1110. {
  1111. struct pmac_i2c_pf_inst *inst = instdata;
  1112. return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_write, 0, 0,
  1113. (u8 *)data, len);
  1114. }
  1115. /* This function is used to do the masking & OR'ing for the "rmw" type
  1116. * callbacks. Ze should apply the mask and OR in the values in the
  1117. * buffer before writing back. The problem is that it seems that
  1118. * various darwin drivers implement the mask/or differently, thus
  1119. * we need to check the quirks first
  1120. */
  1121. static void pmac_i2c_do_apply_rmw(struct pmac_i2c_pf_inst *inst,
  1122. u32 len, const u8 *mask, const u8 *val)
  1123. {
  1124. int i;
  1125. if (inst->quirks & pmac_i2c_quirk_invmask) {
  1126. for (i = 0; i < len; i ++)
  1127. inst->scratch[i] = (inst->buffer[i] & mask[i]) | val[i];
  1128. } else {
  1129. for (i = 0; i < len; i ++)
  1130. inst->scratch[i] = (inst->buffer[i] & ~mask[i])
  1131. | (val[i] & mask[i]);
  1132. }
  1133. }
  1134. static int pmac_i2c_do_rmw(PMF_STD_ARGS, u32 masklen, u32 valuelen,
  1135. u32 totallen, const u8 *maskdata,
  1136. const u8 *valuedata)
  1137. {
  1138. struct pmac_i2c_pf_inst *inst = instdata;
  1139. if (masklen > inst->bytes || valuelen > inst->bytes ||
  1140. totallen > inst->bytes || valuelen > masklen)
  1141. return -EINVAL;
  1142. pmac_i2c_do_apply_rmw(inst, masklen, maskdata, valuedata);
  1143. return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_write, 0, 0,
  1144. inst->scratch, totallen);
  1145. }
  1146. static int pmac_i2c_do_read_sub(PMF_STD_ARGS, u8 subaddr, u32 len)
  1147. {
  1148. struct pmac_i2c_pf_inst *inst = instdata;
  1149. inst->bytes = len;
  1150. return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_read, 1, subaddr,
  1151. inst->buffer, len);
  1152. }
  1153. static int pmac_i2c_do_write_sub(PMF_STD_ARGS, u8 subaddr, u32 len,
  1154. const u8 *data)
  1155. {
  1156. struct pmac_i2c_pf_inst *inst = instdata;
  1157. return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_write, 1,
  1158. subaddr, (u8 *)data, len);
  1159. }
  1160. static int pmac_i2c_do_set_mode(PMF_STD_ARGS, int mode)
  1161. {
  1162. struct pmac_i2c_pf_inst *inst = instdata;
  1163. return pmac_i2c_setmode(inst->bus, mode);
  1164. }
  1165. static int pmac_i2c_do_rmw_sub(PMF_STD_ARGS, u8 subaddr, u32 masklen,
  1166. u32 valuelen, u32 totallen, const u8 *maskdata,
  1167. const u8 *valuedata)
  1168. {
  1169. struct pmac_i2c_pf_inst *inst = instdata;
  1170. if (masklen > inst->bytes || valuelen > inst->bytes ||
  1171. totallen > inst->bytes || valuelen > masklen)
  1172. return -EINVAL;
  1173. pmac_i2c_do_apply_rmw(inst, masklen, maskdata, valuedata);
  1174. return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_write, 1,
  1175. subaddr, inst->scratch, totallen);
  1176. }
  1177. static int pmac_i2c_do_mask_and_comp(PMF_STD_ARGS, u32 len,
  1178. const u8 *maskdata,
  1179. const u8 *valuedata)
  1180. {
  1181. struct pmac_i2c_pf_inst *inst = instdata;
  1182. int i, match;
  1183. /* Get return value pointer, it's assumed to be a u32 */
  1184. if (!args || !args->count || !args->u[0].p)
  1185. return -EINVAL;
  1186. /* Check buffer */
  1187. if (len > inst->bytes)
  1188. return -EINVAL;
  1189. for (i = 0, match = 1; match && i < len; i ++)
  1190. if ((inst->buffer[i] & maskdata[i]) != valuedata[i])
  1191. match = 0;
  1192. *args->u[0].p = match;
  1193. return 0;
  1194. }
  1195. static int pmac_i2c_do_delay(PMF_STD_ARGS, u32 duration)
  1196. {
  1197. msleep((duration + 999) / 1000);
  1198. return 0;
  1199. }
  1200. static struct pmf_handlers pmac_i2c_pfunc_handlers = {
  1201. .begin = pmac_i2c_do_begin,
  1202. .end = pmac_i2c_do_end,
  1203. .read_i2c = pmac_i2c_do_read,
  1204. .write_i2c = pmac_i2c_do_write,
  1205. .rmw_i2c = pmac_i2c_do_rmw,
  1206. .read_i2c_sub = pmac_i2c_do_read_sub,
  1207. .write_i2c_sub = pmac_i2c_do_write_sub,
  1208. .rmw_i2c_sub = pmac_i2c_do_rmw_sub,
  1209. .set_i2c_mode = pmac_i2c_do_set_mode,
  1210. .mask_and_compare = pmac_i2c_do_mask_and_comp,
  1211. .delay = pmac_i2c_do_delay,
  1212. };
  1213. static void __init pmac_i2c_dev_create(struct device_node *np, int quirks)
  1214. {
  1215. DBG("dev_create(%s)\n", np->full_name);
  1216. pmf_register_driver(np, &pmac_i2c_pfunc_handlers,
  1217. (void *)(long)quirks);
  1218. }
  1219. static void __init pmac_i2c_dev_init(struct device_node *np, int quirks)
  1220. {
  1221. DBG("dev_create(%s)\n", np->full_name);
  1222. pmf_do_functions(np, NULL, 0, PMF_FLAGS_ON_INIT, NULL);
  1223. }
  1224. static void pmac_i2c_dev_suspend(struct device_node *np, int quirks)
  1225. {
  1226. DBG("dev_suspend(%s)\n", np->full_name);
  1227. pmf_do_functions(np, NULL, 0, PMF_FLAGS_ON_SLEEP, NULL);
  1228. }
  1229. static void pmac_i2c_dev_resume(struct device_node *np, int quirks)
  1230. {
  1231. DBG("dev_resume(%s)\n", np->full_name);
  1232. pmf_do_functions(np, NULL, 0, PMF_FLAGS_ON_WAKE, NULL);
  1233. }
  1234. void pmac_pfunc_i2c_suspend(void)
  1235. {
  1236. pmac_i2c_devscan(pmac_i2c_dev_suspend);
  1237. }
  1238. void pmac_pfunc_i2c_resume(void)
  1239. {
  1240. pmac_i2c_devscan(pmac_i2c_dev_resume);
  1241. }
  1242. /*
  1243. * Initialize us: probe all i2c busses on the machine, instantiate
  1244. * busses and platform functions as needed.
  1245. */
  1246. /* This is non-static as it might be called early by smp code */
  1247. int __init pmac_i2c_init(void)
  1248. {
  1249. static int i2c_inited;
  1250. if (i2c_inited)
  1251. return 0;
  1252. i2c_inited = 1;
  1253. /* Probe keywest-i2c busses */
  1254. kw_i2c_probe();
  1255. #ifdef CONFIG_ADB_PMU
  1256. /* Probe PMU i2c busses */
  1257. pmu_i2c_probe();
  1258. #endif
  1259. #ifdef CONFIG_PMAC_SMU
  1260. /* Probe SMU i2c busses */
  1261. smu_i2c_probe();
  1262. #endif
  1263. /* Now add plaform functions for some known devices */
  1264. pmac_i2c_devscan(pmac_i2c_dev_create);
  1265. return 0;
  1266. }
  1267. machine_arch_initcall(powermac, pmac_i2c_init);
  1268. /* Since pmac_i2c_init can be called too early for the platform device
  1269. * registration, we need to do it at a later time. In our case, subsys
  1270. * happens to fit well, though I agree it's a bit of a hack...
  1271. */
  1272. static int __init pmac_i2c_create_platform_devices(void)
  1273. {
  1274. struct pmac_i2c_bus *bus;
  1275. int i = 0;
  1276. /* In the case where we are initialized from smp_init(), we must
  1277. * not use the timer (and thus the irq). It's safe from now on
  1278. * though
  1279. */
  1280. pmac_i2c_force_poll = 0;
  1281. /* Create platform devices */
  1282. list_for_each_entry(bus, &pmac_i2c_busses, link) {
  1283. bus->platform_dev =
  1284. platform_device_alloc("i2c-powermac", i++);
  1285. if (bus->platform_dev == NULL)
  1286. return -ENOMEM;
  1287. bus->platform_dev->dev.platform_data = bus;
  1288. platform_device_add(bus->platform_dev);
  1289. }
  1290. /* Now call platform "init" functions */
  1291. pmac_i2c_devscan(pmac_i2c_dev_init);
  1292. return 0;
  1293. }
  1294. machine_subsys_initcall(powermac, pmac_i2c_create_platform_devices);