exception.S 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /*
  2. * Low level routines for legacy iSeries support.
  3. *
  4. * Extracted from head_64.S
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  10. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  11. * Adapted for Power Macintosh by Paul Mackerras.
  12. * Low-level exception handlers and MMU support
  13. * rewritten by Paul Mackerras.
  14. * Copyright (C) 1996 Paul Mackerras.
  15. *
  16. * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
  17. * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
  18. *
  19. * This file contains the low-level support and setup for the
  20. * PowerPC-64 platform, including trap and interrupt dispatch.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License
  24. * as published by the Free Software Foundation; either version
  25. * 2 of the License, or (at your option) any later version.
  26. */
  27. #include <asm/reg.h>
  28. #include <asm/ppc_asm.h>
  29. #include <asm/asm-offsets.h>
  30. #include <asm/thread_info.h>
  31. #include <asm/ptrace.h>
  32. #include <asm/cputable.h>
  33. #include "exception.h"
  34. .text
  35. .globl system_reset_iSeries
  36. system_reset_iSeries:
  37. bl .relative_toc
  38. mfspr r13,SPRN_SPRG3 /* Get alpaca address */
  39. LOAD_REG_ADDR(r23, alpaca)
  40. li r0,ALPACA_SIZE
  41. sub r23,r13,r23
  42. divdu r24,r23,r0 /* r24 has cpu number */
  43. cmpwi 0,r24,0 /* Are we processor 0? */
  44. bne 1f
  45. LOAD_REG_ADDR(r13, boot_paca)
  46. mtspr SPRN_SPRG_PACA,r13 /* Save it away for the future */
  47. mfmsr r23
  48. ori r23,r23,MSR_RI
  49. mtmsrd r23 /* RI on */
  50. b .__start_initialization_iSeries /* Start up the first processor */
  51. 1: mfspr r4,SPRN_CTRLF
  52. li r5,CTRL_RUNLATCH /* Turn off the run light */
  53. andc r4,r4,r5
  54. mtspr SPRN_CTRLT,r4
  55. /* Spin on __secondary_hold_spinloop until it is updated by the boot cpu. */
  56. /* In the UP case we'll yield() later, and we will not access the paca anyway */
  57. #ifdef CONFIG_SMP
  58. 1:
  59. HMT_LOW
  60. LOAD_REG_ADDR(r23, __secondary_hold_spinloop)
  61. ld r23,0(r23)
  62. sync
  63. LOAD_REG_ADDR(r3,current_set)
  64. sldi r28,r24,3 /* get current_set[cpu#] */
  65. ldx r3,r3,r28
  66. addi r1,r3,THREAD_SIZE
  67. subi r1,r1,STACK_FRAME_OVERHEAD
  68. cmpwi 0,r23,0 /* Keep poking the Hypervisor until */
  69. bne 2f /* we're released */
  70. /* Let the Hypervisor know we are alive */
  71. /* 8002 is a call to HvCallCfg::getLps, a harmless Hypervisor function */
  72. lis r3,0x8002
  73. rldicr r3,r3,32,15 /* r0 = (r3 << 32) & 0xffff000000000000 */
  74. li r0,-1 /* r0=-1 indicates a Hypervisor call */
  75. sc /* Invoke the hypervisor via a system call */
  76. b 1b
  77. #endif
  78. 2:
  79. /* Load our paca now that it's been allocated */
  80. LOAD_REG_ADDR(r13, paca)
  81. ld r13,0(r13)
  82. mulli r0,r24,PACA_SIZE
  83. add r13,r13,r0
  84. mtspr SPRN_SPRG_PACA,r13 /* Save it away for the future */
  85. mfmsr r23
  86. ori r23,r23,MSR_RI
  87. mtmsrd r23 /* RI on */
  88. HMT_LOW
  89. #ifdef CONFIG_SMP
  90. lbz r23,PACAPROCSTART(r13) /* Test if this processor
  91. * should start */
  92. sync
  93. LOAD_REG_ADDR(r3,current_set)
  94. sldi r28,r24,3 /* get current_set[cpu#] */
  95. ldx r3,r3,r28
  96. addi r1,r3,THREAD_SIZE
  97. subi r1,r1,STACK_FRAME_OVERHEAD
  98. cmpwi 0,r23,0
  99. beq iSeries_secondary_smp_loop /* Loop until told to go */
  100. b __secondary_start /* Loop until told to go */
  101. iSeries_secondary_smp_loop:
  102. /* Let the Hypervisor know we are alive */
  103. /* 8002 is a call to HvCallCfg::getLps, a harmless Hypervisor function */
  104. lis r3,0x8002
  105. rldicr r3,r3,32,15 /* r0 = (r3 << 32) & 0xffff000000000000 */
  106. #else /* CONFIG_SMP */
  107. /* Yield the processor. This is required for non-SMP kernels
  108. which are running on multi-threaded machines. */
  109. lis r3,0x8000
  110. rldicr r3,r3,32,15 /* r3 = (r3 << 32) & 0xffff000000000000 */
  111. addi r3,r3,18 /* r3 = 0x8000000000000012 which is "yield" */
  112. li r4,0 /* "yield timed" */
  113. li r5,-1 /* "yield forever" */
  114. #endif /* CONFIG_SMP */
  115. li r0,-1 /* r0=-1 indicates a Hypervisor call */
  116. sc /* Invoke the hypervisor via a system call */
  117. mfspr r13,SPRN_SPRG_PACA /* Put r13 back ???? */
  118. b 2b /* If SMP not configured, secondaries
  119. * loop forever */
  120. /*** ISeries-LPAR interrupt handlers ***/
  121. STD_EXCEPTION_ISERIES(machine_check, PACA_EXMC)
  122. .globl data_access_iSeries
  123. data_access_iSeries:
  124. mtspr SPRN_SPRG_SCRATCH0,r13
  125. BEGIN_FTR_SECTION
  126. mfspr r13,SPRN_SPRG_PACA
  127. std r9,PACA_EXSLB+EX_R9(r13)
  128. std r10,PACA_EXSLB+EX_R10(r13)
  129. mfspr r10,SPRN_DAR
  130. mfspr r9,SPRN_DSISR
  131. srdi r10,r10,60
  132. rlwimi r10,r9,16,0x20
  133. mfcr r9
  134. cmpwi r10,0x2c
  135. beq .do_stab_bolted_iSeries
  136. ld r10,PACA_EXSLB+EX_R10(r13)
  137. std r11,PACA_EXGEN+EX_R11(r13)
  138. ld r11,PACA_EXSLB+EX_R9(r13)
  139. std r12,PACA_EXGEN+EX_R12(r13)
  140. mfspr r12,SPRN_SPRG_SCRATCH0
  141. std r10,PACA_EXGEN+EX_R10(r13)
  142. std r11,PACA_EXGEN+EX_R9(r13)
  143. std r12,PACA_EXGEN+EX_R13(r13)
  144. EXCEPTION_PROLOG_ISERIES_1
  145. FTR_SECTION_ELSE
  146. EXCEPTION_PROLOG_1(PACA_EXGEN)
  147. EXCEPTION_PROLOG_ISERIES_1
  148. ALT_FTR_SECTION_END_IFCLR(CPU_FTR_SLB)
  149. b data_access_common
  150. .do_stab_bolted_iSeries:
  151. std r11,PACA_EXSLB+EX_R11(r13)
  152. std r12,PACA_EXSLB+EX_R12(r13)
  153. mfspr r10,SPRN_SPRG_SCRATCH0
  154. std r10,PACA_EXSLB+EX_R13(r13)
  155. EXCEPTION_PROLOG_ISERIES_1
  156. b .do_stab_bolted
  157. .globl data_access_slb_iSeries
  158. data_access_slb_iSeries:
  159. mtspr SPRN_SPRG_SCRATCH0,r13 /* save r13 */
  160. mfspr r13,SPRN_SPRG_PACA /* get paca address into r13 */
  161. std r3,PACA_EXSLB+EX_R3(r13)
  162. mfspr r3,SPRN_DAR
  163. std r9,PACA_EXSLB+EX_R9(r13)
  164. mfcr r9
  165. #ifdef __DISABLED__
  166. cmpdi r3,0
  167. bge slb_miss_user_iseries
  168. #endif
  169. std r10,PACA_EXSLB+EX_R10(r13)
  170. std r11,PACA_EXSLB+EX_R11(r13)
  171. std r12,PACA_EXSLB+EX_R12(r13)
  172. mfspr r10,SPRN_SPRG_SCRATCH0
  173. std r10,PACA_EXSLB+EX_R13(r13)
  174. ld r12,PACALPPACAPTR(r13)
  175. ld r12,LPPACASRR1(r12)
  176. b .slb_miss_realmode
  177. STD_EXCEPTION_ISERIES(instruction_access, PACA_EXGEN)
  178. .globl instruction_access_slb_iSeries
  179. instruction_access_slb_iSeries:
  180. mtspr SPRN_SPRG_SCRATCH0,r13 /* save r13 */
  181. mfspr r13,SPRN_SPRG_PACA /* get paca address into r13 */
  182. std r3,PACA_EXSLB+EX_R3(r13)
  183. ld r3,PACALPPACAPTR(r13)
  184. ld r3,LPPACASRR0(r3) /* get SRR0 value */
  185. std r9,PACA_EXSLB+EX_R9(r13)
  186. mfcr r9
  187. #ifdef __DISABLED__
  188. cmpdi r3,0
  189. bge slb_miss_user_iseries
  190. #endif
  191. std r10,PACA_EXSLB+EX_R10(r13)
  192. std r11,PACA_EXSLB+EX_R11(r13)
  193. std r12,PACA_EXSLB+EX_R12(r13)
  194. mfspr r10,SPRN_SPRG_SCRATCH0
  195. std r10,PACA_EXSLB+EX_R13(r13)
  196. ld r12,PACALPPACAPTR(r13)
  197. ld r12,LPPACASRR1(r12)
  198. b .slb_miss_realmode
  199. #ifdef __DISABLED__
  200. slb_miss_user_iseries:
  201. std r10,PACA_EXGEN+EX_R10(r13)
  202. std r11,PACA_EXGEN+EX_R11(r13)
  203. std r12,PACA_EXGEN+EX_R12(r13)
  204. mfspr r10,SPRG_SCRATCH0
  205. ld r11,PACA_EXSLB+EX_R9(r13)
  206. ld r12,PACA_EXSLB+EX_R3(r13)
  207. std r10,PACA_EXGEN+EX_R13(r13)
  208. std r11,PACA_EXGEN+EX_R9(r13)
  209. std r12,PACA_EXGEN+EX_R3(r13)
  210. EXCEPTION_PROLOG_ISERIES_1
  211. b slb_miss_user_common
  212. #endif
  213. MASKABLE_EXCEPTION_ISERIES(hardware_interrupt)
  214. STD_EXCEPTION_ISERIES(alignment, PACA_EXGEN)
  215. STD_EXCEPTION_ISERIES(program_check, PACA_EXGEN)
  216. STD_EXCEPTION_ISERIES(fp_unavailable, PACA_EXGEN)
  217. MASKABLE_EXCEPTION_ISERIES(decrementer)
  218. STD_EXCEPTION_ISERIES(trap_0a, PACA_EXGEN)
  219. STD_EXCEPTION_ISERIES(trap_0b, PACA_EXGEN)
  220. .globl system_call_iSeries
  221. system_call_iSeries:
  222. mr r9,r13
  223. mfspr r13,SPRN_SPRG_PACA
  224. EXCEPTION_PROLOG_ISERIES_1
  225. b system_call_common
  226. STD_EXCEPTION_ISERIES(single_step, PACA_EXGEN)
  227. STD_EXCEPTION_ISERIES(trap_0e, PACA_EXGEN)
  228. STD_EXCEPTION_ISERIES(performance_monitor, PACA_EXGEN)
  229. decrementer_iSeries_masked:
  230. /* We may not have a valid TOC pointer in here. */
  231. li r11,1
  232. ld r12,PACALPPACAPTR(r13)
  233. stb r11,LPPACADECRINT(r12)
  234. li r12,-1
  235. clrldi r12,r12,33 /* set DEC to 0x7fffffff */
  236. mtspr SPRN_DEC,r12
  237. /* fall through */
  238. hardware_interrupt_iSeries_masked:
  239. mtcrf 0x80,r9 /* Restore regs */
  240. ld r12,PACALPPACAPTR(r13)
  241. ld r11,LPPACASRR0(r12)
  242. ld r12,LPPACASRR1(r12)
  243. mtspr SPRN_SRR0,r11
  244. mtspr SPRN_SRR1,r12
  245. ld r9,PACA_EXGEN+EX_R9(r13)
  246. ld r10,PACA_EXGEN+EX_R10(r13)
  247. ld r11,PACA_EXGEN+EX_R11(r13)
  248. ld r12,PACA_EXGEN+EX_R12(r13)
  249. ld r13,PACA_EXGEN+EX_R13(r13)
  250. rfid
  251. b . /* prevent speculative execution */
  252. _INIT_STATIC(__start_initialization_iSeries)
  253. /* Clear out the BSS */
  254. LOAD_REG_ADDR(r11,__bss_stop)
  255. LOAD_REG_ADDR(r8,__bss_start)
  256. sub r11,r11,r8 /* bss size */
  257. addi r11,r11,7 /* round up to an even double word */
  258. rldicl. r11,r11,61,3 /* shift right by 3 */
  259. beq 4f
  260. addi r8,r8,-8
  261. li r0,0
  262. mtctr r11 /* zero this many doublewords */
  263. 3: stdu r0,8(r8)
  264. bdnz 3b
  265. 4:
  266. LOAD_REG_ADDR(r1,init_thread_union)
  267. addi r1,r1,THREAD_SIZE
  268. li r0,0
  269. stdu r0,-STACK_FRAME_OVERHEAD(r1)
  270. bl .iSeries_early_setup
  271. bl .early_setup
  272. /* relocation is on at this point */
  273. b .start_here_common