head_8xx.S 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/cache.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. /* Macro to make the code more readable. */
  32. #ifdef CONFIG_8xx_CPU6
  33. #define DO_8xx_CPU6(val, reg) \
  34. li reg, val; \
  35. stw reg, 12(r0); \
  36. lwz reg, 12(r0);
  37. #else
  38. #define DO_8xx_CPU6(val, reg)
  39. #endif
  40. __HEAD
  41. _ENTRY(_stext);
  42. _ENTRY(_start);
  43. /* MPC8xx
  44. * This port was done on an MBX board with an 860. Right now I only
  45. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  46. * code there loads up some registers before calling us:
  47. * r3: ptr to board info data
  48. * r4: initrd_start or if no initrd then 0
  49. * r5: initrd_end - unused if r4 is 0
  50. * r6: Start of command line string
  51. * r7: End of command line string
  52. *
  53. * I decided to use conditional compilation instead of checking PVR and
  54. * adding more processor specific branches around code I don't need.
  55. * Since this is an embedded processor, I also appreciate any memory
  56. * savings I can get.
  57. *
  58. * The MPC8xx does not have any BATs, but it supports large page sizes.
  59. * We first initialize the MMU to support 8M byte pages, then load one
  60. * entry into each of the instruction and data TLBs to map the first
  61. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  62. * the "internal" processor registers before MMU_init is called.
  63. *
  64. * The TLB code currently contains a major hack. Since I use the condition
  65. * code register, I have to save and restore it. I am out of registers, so
  66. * I just store it in memory location 0 (the TLB handlers are not reentrant).
  67. * To avoid making any decisions, I need to use the "segment" valid bit
  68. * in the first level table, but that would require many changes to the
  69. * Linux page directory/table functions that I don't want to do right now.
  70. *
  71. * -- Dan
  72. */
  73. .globl __start
  74. __start:
  75. mr r31,r3 /* save parameters */
  76. mr r30,r4
  77. mr r29,r5
  78. mr r28,r6
  79. mr r27,r7
  80. /* We have to turn on the MMU right away so we get cache modes
  81. * set correctly.
  82. */
  83. bl initial_mmu
  84. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  85. * ready to work.
  86. */
  87. turn_on_mmu:
  88. mfmsr r0
  89. ori r0,r0,MSR_DR|MSR_IR
  90. mtspr SPRN_SRR1,r0
  91. lis r0,start_here@h
  92. ori r0,r0,start_here@l
  93. mtspr SPRN_SRR0,r0
  94. SYNC
  95. rfi /* enables MMU */
  96. /*
  97. * Exception entry code. This code runs with address translation
  98. * turned off, i.e. using physical addresses.
  99. * We assume sprg3 has the physical address of the current
  100. * task's thread_struct.
  101. */
  102. #define EXCEPTION_PROLOG \
  103. mtspr SPRN_SPRG_SCRATCH0,r10; \
  104. mtspr SPRN_SPRG_SCRATCH1,r11; \
  105. mfcr r10; \
  106. EXCEPTION_PROLOG_1; \
  107. EXCEPTION_PROLOG_2
  108. #define EXCEPTION_PROLOG_1 \
  109. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  110. andi. r11,r11,MSR_PR; \
  111. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  112. beq 1f; \
  113. mfspr r11,SPRN_SPRG_THREAD; \
  114. lwz r11,THREAD_INFO-THREAD(r11); \
  115. addi r11,r11,THREAD_SIZE; \
  116. tophys(r11,r11); \
  117. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  118. #define EXCEPTION_PROLOG_2 \
  119. CLR_TOP32(r11); \
  120. stw r10,_CCR(r11); /* save registers */ \
  121. stw r12,GPR12(r11); \
  122. stw r9,GPR9(r11); \
  123. mfspr r10,SPRN_SPRG_SCRATCH0; \
  124. stw r10,GPR10(r11); \
  125. mfspr r12,SPRN_SPRG_SCRATCH1; \
  126. stw r12,GPR11(r11); \
  127. mflr r10; \
  128. stw r10,_LINK(r11); \
  129. mfspr r12,SPRN_SRR0; \
  130. mfspr r9,SPRN_SRR1; \
  131. stw r1,GPR1(r11); \
  132. stw r1,0(r11); \
  133. tovirt(r1,r11); /* set new kernel sp */ \
  134. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  135. MTMSRD(r10); /* (except for mach check in rtas) */ \
  136. stw r0,GPR0(r11); \
  137. SAVE_4GPRS(3, r11); \
  138. SAVE_2GPRS(7, r11)
  139. /*
  140. * Note: code which follows this uses cr0.eq (set if from kernel),
  141. * r11, r12 (SRR0), and r9 (SRR1).
  142. *
  143. * Note2: once we have set r1 we are in a position to take exceptions
  144. * again, and we could thus set MSR:RI at that point.
  145. */
  146. /*
  147. * Exception vectors.
  148. */
  149. #define EXCEPTION(n, label, hdlr, xfer) \
  150. . = n; \
  151. label: \
  152. EXCEPTION_PROLOG; \
  153. addi r3,r1,STACK_FRAME_OVERHEAD; \
  154. xfer(n, hdlr)
  155. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  156. li r10,trap; \
  157. stw r10,_TRAP(r11); \
  158. li r10,MSR_KERNEL; \
  159. copyee(r10, r9); \
  160. bl tfer; \
  161. i##n: \
  162. .long hdlr; \
  163. .long ret
  164. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  165. #define NOCOPY(d, s)
  166. #define EXC_XFER_STD(n, hdlr) \
  167. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  168. ret_from_except_full)
  169. #define EXC_XFER_LITE(n, hdlr) \
  170. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  171. ret_from_except)
  172. #define EXC_XFER_EE(n, hdlr) \
  173. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  174. ret_from_except_full)
  175. #define EXC_XFER_EE_LITE(n, hdlr) \
  176. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  177. ret_from_except)
  178. /* System reset */
  179. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  180. /* Machine check */
  181. . = 0x200
  182. MachineCheck:
  183. EXCEPTION_PROLOG
  184. mfspr r4,SPRN_DAR
  185. stw r4,_DAR(r11)
  186. li r5,0x00f0
  187. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  188. mfspr r5,SPRN_DSISR
  189. stw r5,_DSISR(r11)
  190. addi r3,r1,STACK_FRAME_OVERHEAD
  191. EXC_XFER_STD(0x200, machine_check_exception)
  192. /* Data access exception.
  193. * This is "never generated" by the MPC8xx. We jump to it for other
  194. * translation errors.
  195. */
  196. . = 0x300
  197. DataAccess:
  198. EXCEPTION_PROLOG
  199. mfspr r10,SPRN_DSISR
  200. stw r10,_DSISR(r11)
  201. mr r5,r10
  202. mfspr r4,SPRN_DAR
  203. li r10,0x00f0
  204. mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
  205. EXC_XFER_EE_LITE(0x300, handle_page_fault)
  206. /* Instruction access exception.
  207. * This is "never generated" by the MPC8xx. We jump to it for other
  208. * translation errors.
  209. */
  210. . = 0x400
  211. InstructionAccess:
  212. EXCEPTION_PROLOG
  213. mr r4,r12
  214. mr r5,r9
  215. EXC_XFER_EE_LITE(0x400, handle_page_fault)
  216. /* External interrupt */
  217. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  218. /* Alignment exception */
  219. . = 0x600
  220. Alignment:
  221. EXCEPTION_PROLOG
  222. mfspr r4,SPRN_DAR
  223. stw r4,_DAR(r11)
  224. li r5,0x00f0
  225. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  226. mfspr r5,SPRN_DSISR
  227. stw r5,_DSISR(r11)
  228. addi r3,r1,STACK_FRAME_OVERHEAD
  229. EXC_XFER_EE(0x600, alignment_exception)
  230. /* Program check exception */
  231. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  232. /* No FPU on MPC8xx. This exception is not supposed to happen.
  233. */
  234. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  235. /* Decrementer */
  236. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  237. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  238. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  239. /* System call */
  240. . = 0xc00
  241. SystemCall:
  242. EXCEPTION_PROLOG
  243. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  244. /* Single step - not used on 601 */
  245. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  246. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  247. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  248. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  249. * for all unimplemented and illegal instructions.
  250. */
  251. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  252. . = 0x1100
  253. /*
  254. * For the MPC8xx, this is a software tablewalk to load the instruction
  255. * TLB. It is modelled after the example in the Motorola manual. The task
  256. * switch loads the M_TWB register with the pointer to the first level table.
  257. * If we discover there is no second level table (value is zero) or if there
  258. * is an invalid pte, we load that into the TLB, which causes another fault
  259. * into the TLB Error interrupt where we can handle such problems.
  260. * We have to use the MD_xxx registers for the tablewalk because the
  261. * equivalent MI_xxx registers only perform the attribute functions.
  262. */
  263. InstructionTLBMiss:
  264. #ifdef CONFIG_8xx_CPU6
  265. stw r3, 8(r0)
  266. #endif
  267. DO_8xx_CPU6(0x3f80, r3)
  268. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  269. mfcr r10
  270. #ifdef CONFIG_8xx_CPU6
  271. stw r10, 0(r0)
  272. stw r11, 4(r0)
  273. #else
  274. mtspr SPRN_DAR, r10
  275. mtspr SPRN_SPRG2, r11
  276. #endif
  277. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  278. #ifdef CONFIG_8xx_CPU15
  279. addi r11, r10, 0x1000
  280. tlbie r11
  281. addi r11, r10, -0x1000
  282. tlbie r11
  283. #endif
  284. DO_8xx_CPU6(0x3780, r3)
  285. mtspr SPRN_MD_EPN, r10 /* Have to use MD_EPN for walk, MI_EPN can't */
  286. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  287. /* If we are faulting a kernel address, we have to use the
  288. * kernel page tables.
  289. */
  290. #ifdef CONFIG_MODULES
  291. /* Only modules will cause ITLB Misses as we always
  292. * pin the first 8MB of kernel memory */
  293. andi. r11, r10, 0x0800 /* Address >= 0x80000000 */
  294. beq 3f
  295. lis r11, swapper_pg_dir@h
  296. ori r11, r11, swapper_pg_dir@l
  297. rlwimi r10, r11, 0, 2, 19
  298. 3:
  299. #endif
  300. lwz r11, 0(r10) /* Get the level 1 entry */
  301. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  302. beq 2f /* If zero, don't try to find a pte */
  303. /* We have a pte table, so load the MI_TWC with the attributes
  304. * for this "segment."
  305. */
  306. ori r11,r11,1 /* Set valid bit */
  307. DO_8xx_CPU6(0x2b80, r3)
  308. mtspr SPRN_MI_TWC, r11 /* Set segment attributes */
  309. DO_8xx_CPU6(0x3b80, r3)
  310. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  311. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  312. lwz r10, 0(r11) /* Get the pte */
  313. #ifdef CONFIG_SWAP
  314. andi. r11, r10, _PAGE_ACCESSED | _PAGE_PRESENT
  315. cmpwi cr0, r11, _PAGE_ACCESSED | _PAGE_PRESENT
  316. bne- cr0, 2f
  317. #endif
  318. /* The Linux PTE won't go exactly into the MMU TLB.
  319. * Software indicator bits 21 and 28 must be clear.
  320. * Software indicator bits 24, 25, 26, and 27 must be
  321. * set. All other Linux PTE bits control the behavior
  322. * of the MMU.
  323. */
  324. li r11, 0x00f0
  325. rlwimi r10, r11, 0, 0x07f8 /* Set 24-27, clear 21-23,28 */
  326. DO_8xx_CPU6(0x2d80, r3)
  327. mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
  328. /* Restore registers */
  329. #ifndef CONFIG_8xx_CPU6
  330. mfspr r10, SPRN_DAR
  331. mtcr r10
  332. mtspr SPRN_DAR, r11 /* Tag DAR */
  333. mfspr r11, SPRN_SPRG2
  334. #else
  335. lwz r11, 0(r0)
  336. mtcr r11
  337. lwz r11, 4(r0)
  338. lwz r3, 8(r0)
  339. #endif
  340. mfspr r10, SPRN_M_TW
  341. rfi
  342. 2:
  343. mfspr r11, SPRN_SRR1
  344. /* clear all error bits as TLB Miss
  345. * sets a few unconditionally
  346. */
  347. rlwinm r11, r11, 0, 0xffff
  348. mtspr SPRN_SRR1, r11
  349. /* Restore registers */
  350. #ifndef CONFIG_8xx_CPU6
  351. mfspr r10, SPRN_DAR
  352. mtcr r10
  353. li r11, 0x00f0
  354. mtspr SPRN_DAR, r11 /* Tag DAR */
  355. mfspr r11, SPRN_SPRG2
  356. #else
  357. lwz r11, 0(r0)
  358. mtcr r11
  359. lwz r11, 4(r0)
  360. lwz r3, 8(r0)
  361. #endif
  362. mfspr r10, SPRN_M_TW
  363. b InstructionAccess
  364. . = 0x1200
  365. DataStoreTLBMiss:
  366. #ifdef CONFIG_8xx_CPU6
  367. stw r3, 8(r0)
  368. #endif
  369. DO_8xx_CPU6(0x3f80, r3)
  370. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  371. mfcr r10
  372. #ifdef CONFIG_8xx_CPU6
  373. stw r10, 0(r0)
  374. stw r11, 4(r0)
  375. #else
  376. mtspr SPRN_DAR, r10
  377. mtspr SPRN_SPRG2, r11
  378. #endif
  379. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  380. /* If we are faulting a kernel address, we have to use the
  381. * kernel page tables.
  382. */
  383. andi. r11, r10, 0x0800
  384. beq 3f
  385. lis r11, swapper_pg_dir@h
  386. ori r11, r11, swapper_pg_dir@l
  387. rlwimi r10, r11, 0, 2, 19
  388. 3:
  389. lwz r11, 0(r10) /* Get the level 1 entry */
  390. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  391. beq 2f /* If zero, don't try to find a pte */
  392. /* We have a pte table, so load fetch the pte from the table.
  393. */
  394. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  395. DO_8xx_CPU6(0x3b80, r3)
  396. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  397. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  398. lwz r10, 0(r10) /* Get the pte */
  399. /* Insert the Guarded flag into the TWC from the Linux PTE.
  400. * It is bit 27 of both the Linux PTE and the TWC (at least
  401. * I got that right :-). It will be better when we can put
  402. * this into the Linux pgd/pmd and load it in the operation
  403. * above.
  404. */
  405. rlwimi r11, r10, 0, 27, 27
  406. /* Insert the WriteThru flag into the TWC from the Linux PTE.
  407. * It is bit 25 in the Linux PTE and bit 30 in the TWC
  408. */
  409. rlwimi r11, r10, 32-5, 30, 30
  410. DO_8xx_CPU6(0x3b80, r3)
  411. mtspr SPRN_MD_TWC, r11
  412. /* Both _PAGE_ACCESSED and _PAGE_PRESENT has to be set.
  413. * We also need to know if the insn is a load/store, so:
  414. * Clear _PAGE_PRESENT and load that which will
  415. * trap into DTLB Error with store bit set accordinly.
  416. */
  417. /* PRESENT=0x1, ACCESSED=0x20
  418. * r11 = ((r10 & PRESENT) & ((r10 & ACCESSED) >> 5));
  419. * r10 = (r10 & ~PRESENT) | r11;
  420. */
  421. #ifdef CONFIG_SWAP
  422. rlwinm r11, r10, 32-5, _PAGE_PRESENT
  423. and r11, r11, r10
  424. rlwimi r10, r11, 0, _PAGE_PRESENT
  425. #endif
  426. /* Honour kernel RO, User NA */
  427. /* 0x200 == Extended encoding, bit 22 */
  428. rlwimi r10, r10, 32-2, 0x200 /* Copy USER to bit 22, 0x200 */
  429. /* r11 = (r10 & _PAGE_RW) >> 1 */
  430. rlwinm r11, r10, 32-1, 0x200
  431. or r10, r11, r10
  432. /* invert RW and 0x200 bits */
  433. xori r10, r10, _PAGE_RW | 0x200
  434. /* The Linux PTE won't go exactly into the MMU TLB.
  435. * Software indicator bits 22 and 28 must be clear.
  436. * Software indicator bits 24, 25, 26, and 27 must be
  437. * set. All other Linux PTE bits control the behavior
  438. * of the MMU.
  439. */
  440. 2: li r11, 0x00f0
  441. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  442. DO_8xx_CPU6(0x3d80, r3)
  443. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  444. /* Restore registers */
  445. #ifndef CONFIG_8xx_CPU6
  446. mfspr r10, SPRN_DAR
  447. mtcr r10
  448. mtspr SPRN_DAR, r11 /* Tag DAR */
  449. mfspr r11, SPRN_SPRG2
  450. #else
  451. mtspr SPRN_DAR, r11 /* Tag DAR */
  452. lwz r11, 0(r0)
  453. mtcr r11
  454. lwz r11, 4(r0)
  455. lwz r3, 8(r0)
  456. #endif
  457. mfspr r10, SPRN_M_TW
  458. rfi
  459. /* This is an instruction TLB error on the MPC8xx. This could be due
  460. * to many reasons, such as executing guarded memory or illegal instruction
  461. * addresses. There is nothing to do but handle a big time error fault.
  462. */
  463. . = 0x1300
  464. InstructionTLBError:
  465. b InstructionAccess
  466. /* This is the data TLB error on the MPC8xx. This could be due to
  467. * many reasons, including a dirty update to a pte. We can catch that
  468. * one here, but anything else is an error. First, we track down the
  469. * Linux pte. If it is valid, write access is allowed, but the
  470. * page dirty bit is not set, we will set it and reload the TLB. For
  471. * any other case, we bail out to a higher level function that can
  472. * handle it.
  473. */
  474. . = 0x1400
  475. DataTLBError:
  476. #ifdef CONFIG_8xx_CPU6
  477. stw r3, 8(r0)
  478. #endif
  479. DO_8xx_CPU6(0x3f80, r3)
  480. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  481. mfcr r10
  482. stw r10, 0(r0)
  483. stw r11, 4(r0)
  484. mfspr r10, SPRN_DAR
  485. cmpwi cr0, r10, 0x00f0
  486. beq- FixupDAR /* must be a buggy dcbX, icbi insn. */
  487. DARFixed:/* Return from dcbx instruction bug workaround, r10 holds value of DAR */
  488. mfspr r10, SPRN_M_TW /* Restore registers */
  489. lwz r11, 0(r0)
  490. mtcr r11
  491. lwz r11, 4(r0)
  492. #ifdef CONFIG_8xx_CPU6
  493. lwz r3, 8(r0)
  494. #endif
  495. b DataAccess
  496. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  497. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  498. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  499. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  500. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  501. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  502. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  503. /* On the MPC8xx, these next four traps are used for development
  504. * support of breakpoints and such. Someday I will get around to
  505. * using them.
  506. */
  507. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  508. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  509. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  510. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  511. . = 0x2000
  512. /* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
  513. * by decoding the registers used by the dcbx instruction and adding them.
  514. * DAR is set to the calculated address and r10 also holds the EA on exit.
  515. */
  516. /* define if you don't want to use self modifying code */
  517. #define NO_SELF_MODIFYING_CODE
  518. FixupDAR:/* Entry point for dcbx workaround. */
  519. /* fetch instruction from memory. */
  520. mfspr r10, SPRN_SRR0
  521. andis. r11, r10, 0x8000 /* Address >= 0x80000000 */
  522. DO_8xx_CPU6(0x3780, r3)
  523. mtspr SPRN_MD_EPN, r10
  524. mfspr r11, SPRN_M_TWB /* Get level 1 table entry address */
  525. beq- 3f /* Branch if user space */
  526. lis r11, (swapper_pg_dir-PAGE_OFFSET)@h
  527. ori r11, r11, (swapper_pg_dir-PAGE_OFFSET)@l
  528. rlwimi r11, r10, 32-20, 0xffc /* r11 = r11&~0xffc|(r10>>20)&0xffc */
  529. 3: lwz r11, 0(r11) /* Get the level 1 entry */
  530. DO_8xx_CPU6(0x3b80, r3)
  531. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  532. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  533. lwz r11, 0(r11) /* Get the pte */
  534. /* concat physical page address(r11) and page offset(r10) */
  535. rlwimi r11, r10, 0, 20, 31
  536. lwz r11,0(r11)
  537. /* Check if it really is a dcbx instruction. */
  538. /* dcbt and dcbtst does not generate DTLB Misses/Errors,
  539. * no need to include them here */
  540. srwi r10, r11, 26 /* check if major OP code is 31 */
  541. cmpwi cr0, r10, 31
  542. bne- 141f
  543. rlwinm r10, r11, 0, 21, 30
  544. cmpwi cr0, r10, 2028 /* Is dcbz? */
  545. beq+ 142f
  546. cmpwi cr0, r10, 940 /* Is dcbi? */
  547. beq+ 142f
  548. cmpwi cr0, r10, 108 /* Is dcbst? */
  549. beq+ 144f /* Fix up store bit! */
  550. cmpwi cr0, r10, 172 /* Is dcbf? */
  551. beq+ 142f
  552. cmpwi cr0, r10, 1964 /* Is icbi? */
  553. beq+ 142f
  554. 141: mfspr r10, SPRN_DAR /* r10 must hold DAR at exit */
  555. b DARFixed /* Nope, go back to normal TLB processing */
  556. 144: mfspr r10, SPRN_DSISR
  557. rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
  558. mtspr SPRN_DSISR, r10
  559. 142: /* continue, it was a dcbx, dcbi instruction. */
  560. #ifdef CONFIG_8xx_CPU6
  561. lwz r3, 8(r0) /* restore r3 from memory */
  562. #endif
  563. #ifndef NO_SELF_MODIFYING_CODE
  564. andis. r10,r11,0x1f /* test if reg RA is r0 */
  565. li r10,modified_instr@l
  566. dcbtst r0,r10 /* touch for store */
  567. rlwinm r11,r11,0,0,20 /* Zero lower 10 bits */
  568. oris r11,r11,640 /* Transform instr. to a "add r10,RA,RB" */
  569. ori r11,r11,532
  570. stw r11,0(r10) /* store add/and instruction */
  571. dcbf 0,r10 /* flush new instr. to memory. */
  572. icbi 0,r10 /* invalidate instr. cache line */
  573. lwz r11, 4(r0) /* restore r11 from memory */
  574. mfspr r10, SPRN_M_TW /* restore r10 from M_TW */
  575. isync /* Wait until new instr is loaded from memory */
  576. modified_instr:
  577. .space 4 /* this is where the add instr. is stored */
  578. bne+ 143f
  579. subf r10,r0,r10 /* r10=r10-r0, only if reg RA is r0 */
  580. 143: mtdar r10 /* store faulting EA in DAR */
  581. b DARFixed /* Go back to normal TLB handling */
  582. #else
  583. mfctr r10
  584. mtdar r10 /* save ctr reg in DAR */
  585. rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
  586. addi r10, r10, 150f@l /* add start of table */
  587. mtctr r10 /* load ctr with jump address */
  588. xor r10, r10, r10 /* sum starts at zero */
  589. bctr /* jump into table */
  590. 150:
  591. add r10, r10, r0 ;b 151f
  592. add r10, r10, r1 ;b 151f
  593. add r10, r10, r2 ;b 151f
  594. add r10, r10, r3 ;b 151f
  595. add r10, r10, r4 ;b 151f
  596. add r10, r10, r5 ;b 151f
  597. add r10, r10, r6 ;b 151f
  598. add r10, r10, r7 ;b 151f
  599. add r10, r10, r8 ;b 151f
  600. add r10, r10, r9 ;b 151f
  601. mtctr r11 ;b 154f /* r10 needs special handling */
  602. mtctr r11 ;b 153f /* r11 needs special handling */
  603. add r10, r10, r12 ;b 151f
  604. add r10, r10, r13 ;b 151f
  605. add r10, r10, r14 ;b 151f
  606. add r10, r10, r15 ;b 151f
  607. add r10, r10, r16 ;b 151f
  608. add r10, r10, r17 ;b 151f
  609. add r10, r10, r18 ;b 151f
  610. add r10, r10, r19 ;b 151f
  611. add r10, r10, r20 ;b 151f
  612. add r10, r10, r21 ;b 151f
  613. add r10, r10, r22 ;b 151f
  614. add r10, r10, r23 ;b 151f
  615. add r10, r10, r24 ;b 151f
  616. add r10, r10, r25 ;b 151f
  617. add r10, r10, r26 ;b 151f
  618. add r10, r10, r27 ;b 151f
  619. add r10, r10, r28 ;b 151f
  620. add r10, r10, r29 ;b 151f
  621. add r10, r10, r30 ;b 151f
  622. add r10, r10, r31
  623. 151:
  624. rlwinm. r11,r11,19,24,28 /* offset into jump table for reg RA */
  625. beq 152f /* if reg RA is zero, don't add it */
  626. addi r11, r11, 150b@l /* add start of table */
  627. mtctr r11 /* load ctr with jump address */
  628. rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
  629. bctr /* jump into table */
  630. 152:
  631. mfdar r11
  632. mtctr r11 /* restore ctr reg from DAR */
  633. mtdar r10 /* save fault EA to DAR */
  634. b DARFixed /* Go back to normal TLB handling */
  635. /* special handling for r10,r11 since these are modified already */
  636. 153: lwz r11, 4(r0) /* load r11 from memory */
  637. b 155f
  638. 154: mfspr r11, SPRN_M_TW /* load r10 from M_TW */
  639. 155: add r10, r10, r11 /* add it */
  640. mfctr r11 /* restore r11 */
  641. b 151b
  642. #endif
  643. .globl giveup_fpu
  644. giveup_fpu:
  645. blr
  646. /*
  647. * This is where the main kernel code starts.
  648. */
  649. start_here:
  650. /* ptr to current */
  651. lis r2,init_task@h
  652. ori r2,r2,init_task@l
  653. /* ptr to phys current thread */
  654. tophys(r4,r2)
  655. addi r4,r4,THREAD /* init task's THREAD */
  656. mtspr SPRN_SPRG_THREAD,r4
  657. /* stack */
  658. lis r1,init_thread_union@ha
  659. addi r1,r1,init_thread_union@l
  660. li r0,0
  661. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  662. bl early_init /* We have to do this with MMU on */
  663. /*
  664. * Decide what sort of machine this is and initialize the MMU.
  665. */
  666. mr r3,r31
  667. mr r4,r30
  668. mr r5,r29
  669. mr r6,r28
  670. mr r7,r27
  671. bl machine_init
  672. bl MMU_init
  673. /*
  674. * Go back to running unmapped so we can load up new values
  675. * and change to using our exception vectors.
  676. * On the 8xx, all we have to do is invalidate the TLB to clear
  677. * the old 8M byte TLB mappings and load the page table base register.
  678. */
  679. /* The right way to do this would be to track it down through
  680. * init's THREAD like the context switch code does, but this is
  681. * easier......until someone changes init's static structures.
  682. */
  683. lis r6, swapper_pg_dir@h
  684. ori r6, r6, swapper_pg_dir@l
  685. tophys(r6,r6)
  686. #ifdef CONFIG_8xx_CPU6
  687. lis r4, cpu6_errata_word@h
  688. ori r4, r4, cpu6_errata_word@l
  689. li r3, 0x3980
  690. stw r3, 12(r4)
  691. lwz r3, 12(r4)
  692. #endif
  693. mtspr SPRN_M_TWB, r6
  694. lis r4,2f@h
  695. ori r4,r4,2f@l
  696. tophys(r4,r4)
  697. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  698. mtspr SPRN_SRR0,r4
  699. mtspr SPRN_SRR1,r3
  700. rfi
  701. /* Load up the kernel context */
  702. 2:
  703. SYNC /* Force all PTE updates to finish */
  704. tlbia /* Clear all TLB entries */
  705. sync /* wait for tlbia/tlbie to finish */
  706. TLBSYNC /* ... on all CPUs */
  707. /* set up the PTE pointers for the Abatron bdiGDB.
  708. */
  709. tovirt(r6,r6)
  710. lis r5, abatron_pteptrs@h
  711. ori r5, r5, abatron_pteptrs@l
  712. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  713. tophys(r5,r5)
  714. stw r6, 0(r5)
  715. /* Now turn on the MMU for real! */
  716. li r4,MSR_KERNEL
  717. lis r3,start_kernel@h
  718. ori r3,r3,start_kernel@l
  719. mtspr SPRN_SRR0,r3
  720. mtspr SPRN_SRR1,r4
  721. rfi /* enable MMU and jump to start_kernel */
  722. /* Set up the initial MMU state so we can do the first level of
  723. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  724. * virtual to physical. Also, set the cache mode since that is defined
  725. * by TLB entries and perform any additional mapping (like of the IMMR).
  726. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  727. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  728. * these mappings is mapped by page tables.
  729. */
  730. initial_mmu:
  731. tlbia /* Invalidate all TLB entries */
  732. /* Always pin the first 8 MB ITLB to prevent ITLB
  733. misses while mucking around with SRR0/SRR1 in asm
  734. */
  735. lis r8, MI_RSV4I@h
  736. ori r8, r8, 0x1c00
  737. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  738. #ifdef CONFIG_PIN_TLB
  739. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  740. ori r10, r10, 0x1c00
  741. mr r8, r10
  742. #else
  743. lis r10, MD_RESETVAL@h
  744. #endif
  745. #ifndef CONFIG_8xx_COPYBACK
  746. oris r10, r10, MD_WTDEF@h
  747. #endif
  748. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  749. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  750. * we can load the instruction and data TLB registers with the
  751. * same values.
  752. */
  753. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  754. ori r8, r8, MI_EVALID /* Mark it valid */
  755. mtspr SPRN_MI_EPN, r8
  756. mtspr SPRN_MD_EPN, r8
  757. li r8, MI_PS8MEG /* Set 8M byte page */
  758. ori r8, r8, MI_SVALID /* Make it valid */
  759. mtspr SPRN_MI_TWC, r8
  760. mtspr SPRN_MD_TWC, r8
  761. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  762. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  763. mtspr SPRN_MD_RPN, r8
  764. lis r8, MI_Kp@h /* Set the protection mode */
  765. mtspr SPRN_MI_AP, r8
  766. mtspr SPRN_MD_AP, r8
  767. /* Map another 8 MByte at the IMMR to get the processor
  768. * internal registers (among other things).
  769. */
  770. #ifdef CONFIG_PIN_TLB
  771. addi r10, r10, 0x0100
  772. mtspr SPRN_MD_CTR, r10
  773. #endif
  774. mfspr r9, 638 /* Get current IMMR */
  775. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  776. mr r8, r9 /* Create vaddr for TLB */
  777. ori r8, r8, MD_EVALID /* Mark it valid */
  778. mtspr SPRN_MD_EPN, r8
  779. li r8, MD_PS8MEG /* Set 8M byte page */
  780. ori r8, r8, MD_SVALID /* Make it valid */
  781. mtspr SPRN_MD_TWC, r8
  782. mr r8, r9 /* Create paddr for TLB */
  783. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  784. mtspr SPRN_MD_RPN, r8
  785. #ifdef CONFIG_PIN_TLB
  786. /* Map two more 8M kernel data pages.
  787. */
  788. addi r10, r10, 0x0100
  789. mtspr SPRN_MD_CTR, r10
  790. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  791. addis r8, r8, 0x0080 /* Add 8M */
  792. ori r8, r8, MI_EVALID /* Mark it valid */
  793. mtspr SPRN_MD_EPN, r8
  794. li r9, MI_PS8MEG /* Set 8M byte page */
  795. ori r9, r9, MI_SVALID /* Make it valid */
  796. mtspr SPRN_MD_TWC, r9
  797. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  798. addis r11, r11, 0x0080 /* Add 8M */
  799. mtspr SPRN_MD_RPN, r11
  800. addis r8, r8, 0x0080 /* Add 8M */
  801. mtspr SPRN_MD_EPN, r8
  802. mtspr SPRN_MD_TWC, r9
  803. addis r11, r11, 0x0080 /* Add 8M */
  804. mtspr SPRN_MD_RPN, r11
  805. #endif
  806. /* Since the cache is enabled according to the information we
  807. * just loaded into the TLB, invalidate and enable the caches here.
  808. * We should probably check/set other modes....later.
  809. */
  810. lis r8, IDC_INVALL@h
  811. mtspr SPRN_IC_CST, r8
  812. mtspr SPRN_DC_CST, r8
  813. lis r8, IDC_ENABLE@h
  814. mtspr SPRN_IC_CST, r8
  815. #ifdef CONFIG_8xx_COPYBACK
  816. mtspr SPRN_DC_CST, r8
  817. #else
  818. /* For a debug option, I left this here to easily enable
  819. * the write through cache mode
  820. */
  821. lis r8, DC_SFWT@h
  822. mtspr SPRN_DC_CST, r8
  823. lis r8, IDC_ENABLE@h
  824. mtspr SPRN_DC_CST, r8
  825. #endif
  826. blr
  827. /*
  828. * Set up to use a given MMU context.
  829. * r3 is context number, r4 is PGD pointer.
  830. *
  831. * We place the physical address of the new task page directory loaded
  832. * into the MMU base register, and set the ASID compare register with
  833. * the new "context."
  834. */
  835. _GLOBAL(set_context)
  836. #ifdef CONFIG_BDI_SWITCH
  837. /* Context switch the PTE pointer for the Abatron BDI2000.
  838. * The PGDIR is passed as second argument.
  839. */
  840. lis r5, KERNELBASE@h
  841. lwz r5, 0xf0(r5)
  842. stw r4, 0x4(r5)
  843. #endif
  844. #ifdef CONFIG_8xx_CPU6
  845. lis r6, cpu6_errata_word@h
  846. ori r6, r6, cpu6_errata_word@l
  847. tophys (r4, r4)
  848. li r7, 0x3980
  849. stw r7, 12(r6)
  850. lwz r7, 12(r6)
  851. mtspr SPRN_M_TWB, r4 /* Update MMU base address */
  852. li r7, 0x3380
  853. stw r7, 12(r6)
  854. lwz r7, 12(r6)
  855. mtspr SPRN_M_CASID, r3 /* Update context */
  856. #else
  857. mtspr SPRN_M_CASID,r3 /* Update context */
  858. tophys (r4, r4)
  859. mtspr SPRN_M_TWB, r4 /* and pgd */
  860. #endif
  861. SYNC
  862. blr
  863. #ifdef CONFIG_8xx_CPU6
  864. /* It's here because it is unique to the 8xx.
  865. * It is important we get called with interrupts disabled. I used to
  866. * do that, but it appears that all code that calls this already had
  867. * interrupt disabled.
  868. */
  869. .globl set_dec_cpu6
  870. set_dec_cpu6:
  871. lis r7, cpu6_errata_word@h
  872. ori r7, r7, cpu6_errata_word@l
  873. li r4, 0x2c00
  874. stw r4, 8(r7)
  875. lwz r4, 8(r7)
  876. mtspr 22, r3 /* Update Decrementer */
  877. SYNC
  878. blr
  879. #endif
  880. /*
  881. * We put a few things here that have to be page-aligned.
  882. * This stuff goes at the beginning of the data segment,
  883. * which is page-aligned.
  884. */
  885. .data
  886. .globl sdata
  887. sdata:
  888. .globl empty_zero_page
  889. empty_zero_page:
  890. .space 4096
  891. .globl swapper_pg_dir
  892. swapper_pg_dir:
  893. .space 4096
  894. /* Room for two PTE table poiners, usually the kernel and current user
  895. * pointer to their respective root page table (pgdir).
  896. */
  897. abatron_pteptrs:
  898. .space 8
  899. #ifdef CONFIG_8xx_CPU6
  900. .globl cpu6_errata_word
  901. cpu6_errata_word:
  902. .space 16
  903. #endif