cputable.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971
  1. /*
  2. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  3. *
  4. * Modifications for ppc64:
  5. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <linux/module.h>
  17. #include <asm/oprofile_impl.h>
  18. #include <asm/cputable.h>
  19. #include <asm/prom.h> /* for PTRRELOC on ARCH=ppc */
  20. #include <asm/mmu.h>
  21. struct cpu_spec* cur_cpu_spec = NULL;
  22. EXPORT_SYMBOL(cur_cpu_spec);
  23. /* The platform string corresponding to the real PVR */
  24. const char *powerpc_base_platform;
  25. /* NOTE:
  26. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  27. * the responsibility of the appropriate CPU save/restore functions to
  28. * eventually copy these settings over. Those save/restore aren't yet
  29. * part of the cputable though. That has to be fixed for both ppc32
  30. * and ppc64
  31. */
  32. #ifdef CONFIG_PPC32
  33. extern void __setup_cpu_e200(unsigned long offset, struct cpu_spec* spec);
  34. extern void __setup_cpu_e500v1(unsigned long offset, struct cpu_spec* spec);
  35. extern void __setup_cpu_e500v2(unsigned long offset, struct cpu_spec* spec);
  36. extern void __setup_cpu_e500mc(unsigned long offset, struct cpu_spec* spec);
  37. extern void __setup_cpu_440ep(unsigned long offset, struct cpu_spec* spec);
  38. extern void __setup_cpu_440epx(unsigned long offset, struct cpu_spec* spec);
  39. extern void __setup_cpu_440gx(unsigned long offset, struct cpu_spec* spec);
  40. extern void __setup_cpu_440grx(unsigned long offset, struct cpu_spec* spec);
  41. extern void __setup_cpu_440spe(unsigned long offset, struct cpu_spec* spec);
  42. extern void __setup_cpu_440x5(unsigned long offset, struct cpu_spec* spec);
  43. extern void __setup_cpu_460ex(unsigned long offset, struct cpu_spec* spec);
  44. extern void __setup_cpu_460gt(unsigned long offset, struct cpu_spec* spec);
  45. extern void __setup_cpu_460sx(unsigned long offset, struct cpu_spec *spec);
  46. extern void __setup_cpu_603(unsigned long offset, struct cpu_spec* spec);
  47. extern void __setup_cpu_604(unsigned long offset, struct cpu_spec* spec);
  48. extern void __setup_cpu_750(unsigned long offset, struct cpu_spec* spec);
  49. extern void __setup_cpu_750cx(unsigned long offset, struct cpu_spec* spec);
  50. extern void __setup_cpu_750fx(unsigned long offset, struct cpu_spec* spec);
  51. extern void __setup_cpu_7400(unsigned long offset, struct cpu_spec* spec);
  52. extern void __setup_cpu_7410(unsigned long offset, struct cpu_spec* spec);
  53. extern void __setup_cpu_745x(unsigned long offset, struct cpu_spec* spec);
  54. #endif /* CONFIG_PPC32 */
  55. #ifdef CONFIG_PPC64
  56. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  57. extern void __setup_cpu_ppc970MP(unsigned long offset, struct cpu_spec* spec);
  58. extern void __setup_cpu_pa6t(unsigned long offset, struct cpu_spec* spec);
  59. extern void __restore_cpu_pa6t(void);
  60. extern void __restore_cpu_ppc970(void);
  61. extern void __setup_cpu_power7(unsigned long offset, struct cpu_spec* spec);
  62. extern void __restore_cpu_power7(void);
  63. #endif /* CONFIG_PPC64 */
  64. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  65. * ones as well...
  66. */
  67. #define COMMON_USER (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  68. PPC_FEATURE_HAS_MMU)
  69. #define COMMON_USER_PPC64 (COMMON_USER | PPC_FEATURE_64)
  70. #define COMMON_USER_POWER4 (COMMON_USER_PPC64 | PPC_FEATURE_POWER4)
  71. #define COMMON_USER_POWER5 (COMMON_USER_PPC64 | PPC_FEATURE_POWER5 |\
  72. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  73. #define COMMON_USER_POWER5_PLUS (COMMON_USER_PPC64 | PPC_FEATURE_POWER5_PLUS|\
  74. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  75. #define COMMON_USER_POWER6 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_05 |\
  76. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  77. PPC_FEATURE_TRUE_LE | \
  78. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  79. #define COMMON_USER_POWER7 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  80. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  81. PPC_FEATURE_TRUE_LE | \
  82. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  83. #define COMMON_USER_PA6T (COMMON_USER_PPC64 | PPC_FEATURE_PA6T |\
  84. PPC_FEATURE_TRUE_LE | \
  85. PPC_FEATURE_HAS_ALTIVEC_COMP)
  86. #ifdef CONFIG_PPC_BOOK3E_64
  87. #define COMMON_USER_BOOKE (COMMON_USER_PPC64 | PPC_FEATURE_BOOKE)
  88. #else
  89. #define COMMON_USER_BOOKE (PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU | \
  90. PPC_FEATURE_BOOKE)
  91. #endif
  92. static struct cpu_spec __initdata cpu_specs[] = {
  93. #ifdef CONFIG_PPC_BOOK3S_64
  94. { /* Power3 */
  95. .pvr_mask = 0xffff0000,
  96. .pvr_value = 0x00400000,
  97. .cpu_name = "POWER3 (630)",
  98. .cpu_features = CPU_FTRS_POWER3,
  99. .cpu_user_features = COMMON_USER_PPC64|PPC_FEATURE_PPC_LE,
  100. .mmu_features = MMU_FTR_HPTE_TABLE,
  101. .icache_bsize = 128,
  102. .dcache_bsize = 128,
  103. .num_pmcs = 8,
  104. .pmc_type = PPC_PMC_IBM,
  105. .oprofile_cpu_type = "ppc64/power3",
  106. .oprofile_type = PPC_OPROFILE_RS64,
  107. .machine_check = machine_check_generic,
  108. .platform = "power3",
  109. },
  110. { /* Power3+ */
  111. .pvr_mask = 0xffff0000,
  112. .pvr_value = 0x00410000,
  113. .cpu_name = "POWER3 (630+)",
  114. .cpu_features = CPU_FTRS_POWER3,
  115. .cpu_user_features = COMMON_USER_PPC64|PPC_FEATURE_PPC_LE,
  116. .mmu_features = MMU_FTR_HPTE_TABLE,
  117. .icache_bsize = 128,
  118. .dcache_bsize = 128,
  119. .num_pmcs = 8,
  120. .pmc_type = PPC_PMC_IBM,
  121. .oprofile_cpu_type = "ppc64/power3",
  122. .oprofile_type = PPC_OPROFILE_RS64,
  123. .machine_check = machine_check_generic,
  124. .platform = "power3",
  125. },
  126. { /* Northstar */
  127. .pvr_mask = 0xffff0000,
  128. .pvr_value = 0x00330000,
  129. .cpu_name = "RS64-II (northstar)",
  130. .cpu_features = CPU_FTRS_RS64,
  131. .cpu_user_features = COMMON_USER_PPC64,
  132. .mmu_features = MMU_FTR_HPTE_TABLE,
  133. .icache_bsize = 128,
  134. .dcache_bsize = 128,
  135. .num_pmcs = 8,
  136. .pmc_type = PPC_PMC_IBM,
  137. .oprofile_cpu_type = "ppc64/rs64",
  138. .oprofile_type = PPC_OPROFILE_RS64,
  139. .machine_check = machine_check_generic,
  140. .platform = "rs64",
  141. },
  142. { /* Pulsar */
  143. .pvr_mask = 0xffff0000,
  144. .pvr_value = 0x00340000,
  145. .cpu_name = "RS64-III (pulsar)",
  146. .cpu_features = CPU_FTRS_RS64,
  147. .cpu_user_features = COMMON_USER_PPC64,
  148. .mmu_features = MMU_FTR_HPTE_TABLE,
  149. .icache_bsize = 128,
  150. .dcache_bsize = 128,
  151. .num_pmcs = 8,
  152. .pmc_type = PPC_PMC_IBM,
  153. .oprofile_cpu_type = "ppc64/rs64",
  154. .oprofile_type = PPC_OPROFILE_RS64,
  155. .machine_check = machine_check_generic,
  156. .platform = "rs64",
  157. },
  158. { /* I-star */
  159. .pvr_mask = 0xffff0000,
  160. .pvr_value = 0x00360000,
  161. .cpu_name = "RS64-III (icestar)",
  162. .cpu_features = CPU_FTRS_RS64,
  163. .cpu_user_features = COMMON_USER_PPC64,
  164. .mmu_features = MMU_FTR_HPTE_TABLE,
  165. .icache_bsize = 128,
  166. .dcache_bsize = 128,
  167. .num_pmcs = 8,
  168. .pmc_type = PPC_PMC_IBM,
  169. .oprofile_cpu_type = "ppc64/rs64",
  170. .oprofile_type = PPC_OPROFILE_RS64,
  171. .machine_check = machine_check_generic,
  172. .platform = "rs64",
  173. },
  174. { /* S-star */
  175. .pvr_mask = 0xffff0000,
  176. .pvr_value = 0x00370000,
  177. .cpu_name = "RS64-IV (sstar)",
  178. .cpu_features = CPU_FTRS_RS64,
  179. .cpu_user_features = COMMON_USER_PPC64,
  180. .mmu_features = MMU_FTR_HPTE_TABLE,
  181. .icache_bsize = 128,
  182. .dcache_bsize = 128,
  183. .num_pmcs = 8,
  184. .pmc_type = PPC_PMC_IBM,
  185. .oprofile_cpu_type = "ppc64/rs64",
  186. .oprofile_type = PPC_OPROFILE_RS64,
  187. .machine_check = machine_check_generic,
  188. .platform = "rs64",
  189. },
  190. { /* Power4 */
  191. .pvr_mask = 0xffff0000,
  192. .pvr_value = 0x00350000,
  193. .cpu_name = "POWER4 (gp)",
  194. .cpu_features = CPU_FTRS_POWER4,
  195. .cpu_user_features = COMMON_USER_POWER4,
  196. .mmu_features = MMU_FTR_HPTE_TABLE,
  197. .icache_bsize = 128,
  198. .dcache_bsize = 128,
  199. .num_pmcs = 8,
  200. .pmc_type = PPC_PMC_IBM,
  201. .oprofile_cpu_type = "ppc64/power4",
  202. .oprofile_type = PPC_OPROFILE_POWER4,
  203. .machine_check = machine_check_generic,
  204. .platform = "power4",
  205. },
  206. { /* Power4+ */
  207. .pvr_mask = 0xffff0000,
  208. .pvr_value = 0x00380000,
  209. .cpu_name = "POWER4+ (gq)",
  210. .cpu_features = CPU_FTRS_POWER4,
  211. .cpu_user_features = COMMON_USER_POWER4,
  212. .mmu_features = MMU_FTR_HPTE_TABLE,
  213. .icache_bsize = 128,
  214. .dcache_bsize = 128,
  215. .num_pmcs = 8,
  216. .pmc_type = PPC_PMC_IBM,
  217. .oprofile_cpu_type = "ppc64/power4",
  218. .oprofile_type = PPC_OPROFILE_POWER4,
  219. .machine_check = machine_check_generic,
  220. .platform = "power4",
  221. },
  222. { /* PPC970 */
  223. .pvr_mask = 0xffff0000,
  224. .pvr_value = 0x00390000,
  225. .cpu_name = "PPC970",
  226. .cpu_features = CPU_FTRS_PPC970,
  227. .cpu_user_features = COMMON_USER_POWER4 |
  228. PPC_FEATURE_HAS_ALTIVEC_COMP,
  229. .mmu_features = MMU_FTR_HPTE_TABLE,
  230. .icache_bsize = 128,
  231. .dcache_bsize = 128,
  232. .num_pmcs = 8,
  233. .pmc_type = PPC_PMC_IBM,
  234. .cpu_setup = __setup_cpu_ppc970,
  235. .cpu_restore = __restore_cpu_ppc970,
  236. .oprofile_cpu_type = "ppc64/970",
  237. .oprofile_type = PPC_OPROFILE_POWER4,
  238. .machine_check = machine_check_generic,
  239. .platform = "ppc970",
  240. },
  241. { /* PPC970FX */
  242. .pvr_mask = 0xffff0000,
  243. .pvr_value = 0x003c0000,
  244. .cpu_name = "PPC970FX",
  245. .cpu_features = CPU_FTRS_PPC970,
  246. .cpu_user_features = COMMON_USER_POWER4 |
  247. PPC_FEATURE_HAS_ALTIVEC_COMP,
  248. .mmu_features = MMU_FTR_HPTE_TABLE,
  249. .icache_bsize = 128,
  250. .dcache_bsize = 128,
  251. .num_pmcs = 8,
  252. .pmc_type = PPC_PMC_IBM,
  253. .cpu_setup = __setup_cpu_ppc970,
  254. .cpu_restore = __restore_cpu_ppc970,
  255. .oprofile_cpu_type = "ppc64/970",
  256. .oprofile_type = PPC_OPROFILE_POWER4,
  257. .machine_check = machine_check_generic,
  258. .platform = "ppc970",
  259. },
  260. { /* PPC970MP DD1.0 - no DEEPNAP, use regular 970 init */
  261. .pvr_mask = 0xffffffff,
  262. .pvr_value = 0x00440100,
  263. .cpu_name = "PPC970MP",
  264. .cpu_features = CPU_FTRS_PPC970,
  265. .cpu_user_features = COMMON_USER_POWER4 |
  266. PPC_FEATURE_HAS_ALTIVEC_COMP,
  267. .mmu_features = MMU_FTR_HPTE_TABLE,
  268. .icache_bsize = 128,
  269. .dcache_bsize = 128,
  270. .num_pmcs = 8,
  271. .pmc_type = PPC_PMC_IBM,
  272. .cpu_setup = __setup_cpu_ppc970,
  273. .cpu_restore = __restore_cpu_ppc970,
  274. .oprofile_cpu_type = "ppc64/970MP",
  275. .oprofile_type = PPC_OPROFILE_POWER4,
  276. .machine_check = machine_check_generic,
  277. .platform = "ppc970",
  278. },
  279. { /* PPC970MP */
  280. .pvr_mask = 0xffff0000,
  281. .pvr_value = 0x00440000,
  282. .cpu_name = "PPC970MP",
  283. .cpu_features = CPU_FTRS_PPC970,
  284. .cpu_user_features = COMMON_USER_POWER4 |
  285. PPC_FEATURE_HAS_ALTIVEC_COMP,
  286. .mmu_features = MMU_FTR_HPTE_TABLE,
  287. .icache_bsize = 128,
  288. .dcache_bsize = 128,
  289. .num_pmcs = 8,
  290. .pmc_type = PPC_PMC_IBM,
  291. .cpu_setup = __setup_cpu_ppc970MP,
  292. .cpu_restore = __restore_cpu_ppc970,
  293. .oprofile_cpu_type = "ppc64/970MP",
  294. .oprofile_type = PPC_OPROFILE_POWER4,
  295. .machine_check = machine_check_generic,
  296. .platform = "ppc970",
  297. },
  298. { /* PPC970GX */
  299. .pvr_mask = 0xffff0000,
  300. .pvr_value = 0x00450000,
  301. .cpu_name = "PPC970GX",
  302. .cpu_features = CPU_FTRS_PPC970,
  303. .cpu_user_features = COMMON_USER_POWER4 |
  304. PPC_FEATURE_HAS_ALTIVEC_COMP,
  305. .mmu_features = MMU_FTR_HPTE_TABLE,
  306. .icache_bsize = 128,
  307. .dcache_bsize = 128,
  308. .num_pmcs = 8,
  309. .pmc_type = PPC_PMC_IBM,
  310. .cpu_setup = __setup_cpu_ppc970,
  311. .oprofile_cpu_type = "ppc64/970",
  312. .oprofile_type = PPC_OPROFILE_POWER4,
  313. .machine_check = machine_check_generic,
  314. .platform = "ppc970",
  315. },
  316. { /* Power5 GR */
  317. .pvr_mask = 0xffff0000,
  318. .pvr_value = 0x003a0000,
  319. .cpu_name = "POWER5 (gr)",
  320. .cpu_features = CPU_FTRS_POWER5,
  321. .cpu_user_features = COMMON_USER_POWER5,
  322. .mmu_features = MMU_FTR_HPTE_TABLE,
  323. .icache_bsize = 128,
  324. .dcache_bsize = 128,
  325. .num_pmcs = 6,
  326. .pmc_type = PPC_PMC_IBM,
  327. .oprofile_cpu_type = "ppc64/power5",
  328. .oprofile_type = PPC_OPROFILE_POWER4,
  329. /* SIHV / SIPR bits are implemented on POWER4+ (GQ)
  330. * and above but only works on POWER5 and above
  331. */
  332. .oprofile_mmcra_sihv = MMCRA_SIHV,
  333. .oprofile_mmcra_sipr = MMCRA_SIPR,
  334. .machine_check = machine_check_generic,
  335. .platform = "power5",
  336. },
  337. { /* Power5++ */
  338. .pvr_mask = 0xffffff00,
  339. .pvr_value = 0x003b0300,
  340. .cpu_name = "POWER5+ (gs)",
  341. .cpu_features = CPU_FTRS_POWER5,
  342. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  343. .mmu_features = MMU_FTR_HPTE_TABLE,
  344. .icache_bsize = 128,
  345. .dcache_bsize = 128,
  346. .num_pmcs = 6,
  347. .oprofile_cpu_type = "ppc64/power5++",
  348. .oprofile_type = PPC_OPROFILE_POWER4,
  349. .oprofile_mmcra_sihv = MMCRA_SIHV,
  350. .oprofile_mmcra_sipr = MMCRA_SIPR,
  351. .machine_check = machine_check_generic,
  352. .platform = "power5+",
  353. },
  354. { /* Power5 GS */
  355. .pvr_mask = 0xffff0000,
  356. .pvr_value = 0x003b0000,
  357. .cpu_name = "POWER5+ (gs)",
  358. .cpu_features = CPU_FTRS_POWER5,
  359. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  360. .mmu_features = MMU_FTR_HPTE_TABLE,
  361. .icache_bsize = 128,
  362. .dcache_bsize = 128,
  363. .num_pmcs = 6,
  364. .pmc_type = PPC_PMC_IBM,
  365. .oprofile_cpu_type = "ppc64/power5+",
  366. .oprofile_type = PPC_OPROFILE_POWER4,
  367. .oprofile_mmcra_sihv = MMCRA_SIHV,
  368. .oprofile_mmcra_sipr = MMCRA_SIPR,
  369. .machine_check = machine_check_generic,
  370. .platform = "power5+",
  371. },
  372. { /* POWER6 in P5+ mode; 2.04-compliant processor */
  373. .pvr_mask = 0xffffffff,
  374. .pvr_value = 0x0f000001,
  375. .cpu_name = "POWER5+",
  376. .cpu_features = CPU_FTRS_POWER5,
  377. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  378. .mmu_features = MMU_FTR_HPTE_TABLE,
  379. .icache_bsize = 128,
  380. .dcache_bsize = 128,
  381. .machine_check = machine_check_generic,
  382. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  383. .oprofile_type = PPC_OPROFILE_POWER4,
  384. .platform = "power5+",
  385. },
  386. { /* Power6 */
  387. .pvr_mask = 0xffff0000,
  388. .pvr_value = 0x003e0000,
  389. .cpu_name = "POWER6 (raw)",
  390. .cpu_features = CPU_FTRS_POWER6,
  391. .cpu_user_features = COMMON_USER_POWER6 |
  392. PPC_FEATURE_POWER6_EXT,
  393. .mmu_features = MMU_FTR_HPTE_TABLE,
  394. .icache_bsize = 128,
  395. .dcache_bsize = 128,
  396. .num_pmcs = 6,
  397. .pmc_type = PPC_PMC_IBM,
  398. .oprofile_cpu_type = "ppc64/power6",
  399. .oprofile_type = PPC_OPROFILE_POWER4,
  400. .oprofile_mmcra_sihv = POWER6_MMCRA_SIHV,
  401. .oprofile_mmcra_sipr = POWER6_MMCRA_SIPR,
  402. .oprofile_mmcra_clear = POWER6_MMCRA_THRM |
  403. POWER6_MMCRA_OTHER,
  404. .machine_check = machine_check_generic,
  405. .platform = "power6x",
  406. },
  407. { /* 2.05-compliant processor, i.e. Power6 "architected" mode */
  408. .pvr_mask = 0xffffffff,
  409. .pvr_value = 0x0f000002,
  410. .cpu_name = "POWER6 (architected)",
  411. .cpu_features = CPU_FTRS_POWER6,
  412. .cpu_user_features = COMMON_USER_POWER6,
  413. .mmu_features = MMU_FTR_HPTE_TABLE,
  414. .icache_bsize = 128,
  415. .dcache_bsize = 128,
  416. .machine_check = machine_check_generic,
  417. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  418. .oprofile_type = PPC_OPROFILE_POWER4,
  419. .platform = "power6",
  420. },
  421. { /* 2.06-compliant processor, i.e. Power7 "architected" mode */
  422. .pvr_mask = 0xffffffff,
  423. .pvr_value = 0x0f000003,
  424. .cpu_name = "POWER7 (architected)",
  425. .cpu_features = CPU_FTRS_POWER7,
  426. .cpu_user_features = COMMON_USER_POWER7,
  427. .mmu_features = MMU_FTR_HPTE_TABLE |
  428. MMU_FTR_TLBIE_206,
  429. .icache_bsize = 128,
  430. .dcache_bsize = 128,
  431. .machine_check = machine_check_generic,
  432. .oprofile_type = PPC_OPROFILE_POWER4,
  433. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  434. .platform = "power7",
  435. },
  436. { /* Power7 */
  437. .pvr_mask = 0xffff0000,
  438. .pvr_value = 0x003f0000,
  439. .cpu_name = "POWER7 (raw)",
  440. .cpu_features = CPU_FTRS_POWER7,
  441. .cpu_user_features = COMMON_USER_POWER7,
  442. .mmu_features = MMU_FTR_HPTE_TABLE |
  443. MMU_FTR_TLBIE_206,
  444. .icache_bsize = 128,
  445. .dcache_bsize = 128,
  446. .num_pmcs = 6,
  447. .pmc_type = PPC_PMC_IBM,
  448. .cpu_setup = __setup_cpu_power7,
  449. .cpu_restore = __restore_cpu_power7,
  450. .oprofile_cpu_type = "ppc64/power7",
  451. .oprofile_type = PPC_OPROFILE_POWER4,
  452. .oprofile_mmcra_sihv = POWER6_MMCRA_SIHV,
  453. .oprofile_mmcra_sipr = POWER6_MMCRA_SIPR,
  454. .oprofile_mmcra_clear = POWER6_MMCRA_THRM |
  455. POWER6_MMCRA_OTHER,
  456. .platform = "power7",
  457. },
  458. { /* Cell Broadband Engine */
  459. .pvr_mask = 0xffff0000,
  460. .pvr_value = 0x00700000,
  461. .cpu_name = "Cell Broadband Engine",
  462. .cpu_features = CPU_FTRS_CELL,
  463. .cpu_user_features = COMMON_USER_PPC64 |
  464. PPC_FEATURE_CELL | PPC_FEATURE_HAS_ALTIVEC_COMP |
  465. PPC_FEATURE_SMT,
  466. .mmu_features = MMU_FTR_HPTE_TABLE,
  467. .icache_bsize = 128,
  468. .dcache_bsize = 128,
  469. .num_pmcs = 4,
  470. .pmc_type = PPC_PMC_IBM,
  471. .oprofile_cpu_type = "ppc64/cell-be",
  472. .oprofile_type = PPC_OPROFILE_CELL,
  473. .machine_check = machine_check_generic,
  474. .platform = "ppc-cell-be",
  475. },
  476. { /* PA Semi PA6T */
  477. .pvr_mask = 0x7fff0000,
  478. .pvr_value = 0x00900000,
  479. .cpu_name = "PA6T",
  480. .cpu_features = CPU_FTRS_PA6T,
  481. .cpu_user_features = COMMON_USER_PA6T,
  482. .mmu_features = MMU_FTR_HPTE_TABLE,
  483. .icache_bsize = 64,
  484. .dcache_bsize = 64,
  485. .num_pmcs = 6,
  486. .pmc_type = PPC_PMC_PA6T,
  487. .cpu_setup = __setup_cpu_pa6t,
  488. .cpu_restore = __restore_cpu_pa6t,
  489. .oprofile_cpu_type = "ppc64/pa6t",
  490. .oprofile_type = PPC_OPROFILE_PA6T,
  491. .machine_check = machine_check_generic,
  492. .platform = "pa6t",
  493. },
  494. { /* default match */
  495. .pvr_mask = 0x00000000,
  496. .pvr_value = 0x00000000,
  497. .cpu_name = "POWER4 (compatible)",
  498. .cpu_features = CPU_FTRS_COMPATIBLE,
  499. .cpu_user_features = COMMON_USER_PPC64,
  500. .mmu_features = MMU_FTR_HPTE_TABLE,
  501. .icache_bsize = 128,
  502. .dcache_bsize = 128,
  503. .num_pmcs = 6,
  504. .pmc_type = PPC_PMC_IBM,
  505. .machine_check = machine_check_generic,
  506. .platform = "power4",
  507. }
  508. #endif /* CONFIG_PPC_BOOK3S_64 */
  509. #ifdef CONFIG_PPC32
  510. #if CLASSIC_PPC
  511. { /* 601 */
  512. .pvr_mask = 0xffff0000,
  513. .pvr_value = 0x00010000,
  514. .cpu_name = "601",
  515. .cpu_features = CPU_FTRS_PPC601,
  516. .cpu_user_features = COMMON_USER | PPC_FEATURE_601_INSTR |
  517. PPC_FEATURE_UNIFIED_CACHE | PPC_FEATURE_NO_TB,
  518. .mmu_features = MMU_FTR_HPTE_TABLE,
  519. .icache_bsize = 32,
  520. .dcache_bsize = 32,
  521. .machine_check = machine_check_generic,
  522. .platform = "ppc601",
  523. },
  524. { /* 603 */
  525. .pvr_mask = 0xffff0000,
  526. .pvr_value = 0x00030000,
  527. .cpu_name = "603",
  528. .cpu_features = CPU_FTRS_603,
  529. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  530. .mmu_features = 0,
  531. .icache_bsize = 32,
  532. .dcache_bsize = 32,
  533. .cpu_setup = __setup_cpu_603,
  534. .machine_check = machine_check_generic,
  535. .platform = "ppc603",
  536. },
  537. { /* 603e */
  538. .pvr_mask = 0xffff0000,
  539. .pvr_value = 0x00060000,
  540. .cpu_name = "603e",
  541. .cpu_features = CPU_FTRS_603,
  542. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  543. .mmu_features = 0,
  544. .icache_bsize = 32,
  545. .dcache_bsize = 32,
  546. .cpu_setup = __setup_cpu_603,
  547. .machine_check = machine_check_generic,
  548. .platform = "ppc603",
  549. },
  550. { /* 603ev */
  551. .pvr_mask = 0xffff0000,
  552. .pvr_value = 0x00070000,
  553. .cpu_name = "603ev",
  554. .cpu_features = CPU_FTRS_603,
  555. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  556. .mmu_features = 0,
  557. .icache_bsize = 32,
  558. .dcache_bsize = 32,
  559. .cpu_setup = __setup_cpu_603,
  560. .machine_check = machine_check_generic,
  561. .platform = "ppc603",
  562. },
  563. { /* 604 */
  564. .pvr_mask = 0xffff0000,
  565. .pvr_value = 0x00040000,
  566. .cpu_name = "604",
  567. .cpu_features = CPU_FTRS_604,
  568. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  569. .mmu_features = MMU_FTR_HPTE_TABLE,
  570. .icache_bsize = 32,
  571. .dcache_bsize = 32,
  572. .num_pmcs = 2,
  573. .cpu_setup = __setup_cpu_604,
  574. .machine_check = machine_check_generic,
  575. .platform = "ppc604",
  576. },
  577. { /* 604e */
  578. .pvr_mask = 0xfffff000,
  579. .pvr_value = 0x00090000,
  580. .cpu_name = "604e",
  581. .cpu_features = CPU_FTRS_604,
  582. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  583. .mmu_features = MMU_FTR_HPTE_TABLE,
  584. .icache_bsize = 32,
  585. .dcache_bsize = 32,
  586. .num_pmcs = 4,
  587. .cpu_setup = __setup_cpu_604,
  588. .machine_check = machine_check_generic,
  589. .platform = "ppc604",
  590. },
  591. { /* 604r */
  592. .pvr_mask = 0xffff0000,
  593. .pvr_value = 0x00090000,
  594. .cpu_name = "604r",
  595. .cpu_features = CPU_FTRS_604,
  596. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  597. .mmu_features = MMU_FTR_HPTE_TABLE,
  598. .icache_bsize = 32,
  599. .dcache_bsize = 32,
  600. .num_pmcs = 4,
  601. .cpu_setup = __setup_cpu_604,
  602. .machine_check = machine_check_generic,
  603. .platform = "ppc604",
  604. },
  605. { /* 604ev */
  606. .pvr_mask = 0xffff0000,
  607. .pvr_value = 0x000a0000,
  608. .cpu_name = "604ev",
  609. .cpu_features = CPU_FTRS_604,
  610. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  611. .mmu_features = MMU_FTR_HPTE_TABLE,
  612. .icache_bsize = 32,
  613. .dcache_bsize = 32,
  614. .num_pmcs = 4,
  615. .cpu_setup = __setup_cpu_604,
  616. .machine_check = machine_check_generic,
  617. .platform = "ppc604",
  618. },
  619. { /* 740/750 (0x4202, don't support TAU ?) */
  620. .pvr_mask = 0xffffffff,
  621. .pvr_value = 0x00084202,
  622. .cpu_name = "740/750",
  623. .cpu_features = CPU_FTRS_740_NOTAU,
  624. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  625. .mmu_features = MMU_FTR_HPTE_TABLE,
  626. .icache_bsize = 32,
  627. .dcache_bsize = 32,
  628. .num_pmcs = 4,
  629. .cpu_setup = __setup_cpu_750,
  630. .machine_check = machine_check_generic,
  631. .platform = "ppc750",
  632. },
  633. { /* 750CX (80100 and 8010x?) */
  634. .pvr_mask = 0xfffffff0,
  635. .pvr_value = 0x00080100,
  636. .cpu_name = "750CX",
  637. .cpu_features = CPU_FTRS_750,
  638. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  639. .mmu_features = MMU_FTR_HPTE_TABLE,
  640. .icache_bsize = 32,
  641. .dcache_bsize = 32,
  642. .num_pmcs = 4,
  643. .cpu_setup = __setup_cpu_750cx,
  644. .machine_check = machine_check_generic,
  645. .platform = "ppc750",
  646. },
  647. { /* 750CX (82201 and 82202) */
  648. .pvr_mask = 0xfffffff0,
  649. .pvr_value = 0x00082200,
  650. .cpu_name = "750CX",
  651. .cpu_features = CPU_FTRS_750,
  652. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  653. .mmu_features = MMU_FTR_HPTE_TABLE,
  654. .icache_bsize = 32,
  655. .dcache_bsize = 32,
  656. .num_pmcs = 4,
  657. .pmc_type = PPC_PMC_IBM,
  658. .cpu_setup = __setup_cpu_750cx,
  659. .machine_check = machine_check_generic,
  660. .platform = "ppc750",
  661. },
  662. { /* 750CXe (82214) */
  663. .pvr_mask = 0xfffffff0,
  664. .pvr_value = 0x00082210,
  665. .cpu_name = "750CXe",
  666. .cpu_features = CPU_FTRS_750,
  667. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  668. .mmu_features = MMU_FTR_HPTE_TABLE,
  669. .icache_bsize = 32,
  670. .dcache_bsize = 32,
  671. .num_pmcs = 4,
  672. .pmc_type = PPC_PMC_IBM,
  673. .cpu_setup = __setup_cpu_750cx,
  674. .machine_check = machine_check_generic,
  675. .platform = "ppc750",
  676. },
  677. { /* 750CXe "Gekko" (83214) */
  678. .pvr_mask = 0xffffffff,
  679. .pvr_value = 0x00083214,
  680. .cpu_name = "750CXe",
  681. .cpu_features = CPU_FTRS_750,
  682. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  683. .mmu_features = MMU_FTR_HPTE_TABLE,
  684. .icache_bsize = 32,
  685. .dcache_bsize = 32,
  686. .num_pmcs = 4,
  687. .pmc_type = PPC_PMC_IBM,
  688. .cpu_setup = __setup_cpu_750cx,
  689. .machine_check = machine_check_generic,
  690. .platform = "ppc750",
  691. },
  692. { /* 750CL (and "Broadway") */
  693. .pvr_mask = 0xfffff0e0,
  694. .pvr_value = 0x00087000,
  695. .cpu_name = "750CL",
  696. .cpu_features = CPU_FTRS_750CL,
  697. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  698. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  699. .icache_bsize = 32,
  700. .dcache_bsize = 32,
  701. .num_pmcs = 4,
  702. .pmc_type = PPC_PMC_IBM,
  703. .cpu_setup = __setup_cpu_750,
  704. .machine_check = machine_check_generic,
  705. .platform = "ppc750",
  706. .oprofile_cpu_type = "ppc/750",
  707. .oprofile_type = PPC_OPROFILE_G4,
  708. },
  709. { /* 745/755 */
  710. .pvr_mask = 0xfffff000,
  711. .pvr_value = 0x00083000,
  712. .cpu_name = "745/755",
  713. .cpu_features = CPU_FTRS_750,
  714. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  715. .mmu_features = MMU_FTR_HPTE_TABLE,
  716. .icache_bsize = 32,
  717. .dcache_bsize = 32,
  718. .num_pmcs = 4,
  719. .pmc_type = PPC_PMC_IBM,
  720. .cpu_setup = __setup_cpu_750,
  721. .machine_check = machine_check_generic,
  722. .platform = "ppc750",
  723. },
  724. { /* 750FX rev 1.x */
  725. .pvr_mask = 0xffffff00,
  726. .pvr_value = 0x70000100,
  727. .cpu_name = "750FX",
  728. .cpu_features = CPU_FTRS_750FX1,
  729. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  730. .mmu_features = MMU_FTR_HPTE_TABLE,
  731. .icache_bsize = 32,
  732. .dcache_bsize = 32,
  733. .num_pmcs = 4,
  734. .pmc_type = PPC_PMC_IBM,
  735. .cpu_setup = __setup_cpu_750,
  736. .machine_check = machine_check_generic,
  737. .platform = "ppc750",
  738. .oprofile_cpu_type = "ppc/750",
  739. .oprofile_type = PPC_OPROFILE_G4,
  740. },
  741. { /* 750FX rev 2.0 must disable HID0[DPM] */
  742. .pvr_mask = 0xffffffff,
  743. .pvr_value = 0x70000200,
  744. .cpu_name = "750FX",
  745. .cpu_features = CPU_FTRS_750FX2,
  746. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  747. .mmu_features = MMU_FTR_HPTE_TABLE,
  748. .icache_bsize = 32,
  749. .dcache_bsize = 32,
  750. .num_pmcs = 4,
  751. .pmc_type = PPC_PMC_IBM,
  752. .cpu_setup = __setup_cpu_750,
  753. .machine_check = machine_check_generic,
  754. .platform = "ppc750",
  755. .oprofile_cpu_type = "ppc/750",
  756. .oprofile_type = PPC_OPROFILE_G4,
  757. },
  758. { /* 750FX (All revs except 2.0) */
  759. .pvr_mask = 0xffff0000,
  760. .pvr_value = 0x70000000,
  761. .cpu_name = "750FX",
  762. .cpu_features = CPU_FTRS_750FX,
  763. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  764. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  765. .icache_bsize = 32,
  766. .dcache_bsize = 32,
  767. .num_pmcs = 4,
  768. .pmc_type = PPC_PMC_IBM,
  769. .cpu_setup = __setup_cpu_750fx,
  770. .machine_check = machine_check_generic,
  771. .platform = "ppc750",
  772. .oprofile_cpu_type = "ppc/750",
  773. .oprofile_type = PPC_OPROFILE_G4,
  774. },
  775. { /* 750GX */
  776. .pvr_mask = 0xffff0000,
  777. .pvr_value = 0x70020000,
  778. .cpu_name = "750GX",
  779. .cpu_features = CPU_FTRS_750GX,
  780. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  781. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  782. .icache_bsize = 32,
  783. .dcache_bsize = 32,
  784. .num_pmcs = 4,
  785. .pmc_type = PPC_PMC_IBM,
  786. .cpu_setup = __setup_cpu_750fx,
  787. .machine_check = machine_check_generic,
  788. .platform = "ppc750",
  789. .oprofile_cpu_type = "ppc/750",
  790. .oprofile_type = PPC_OPROFILE_G4,
  791. },
  792. { /* 740/750 (L2CR bit need fixup for 740) */
  793. .pvr_mask = 0xffff0000,
  794. .pvr_value = 0x00080000,
  795. .cpu_name = "740/750",
  796. .cpu_features = CPU_FTRS_740,
  797. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  798. .mmu_features = MMU_FTR_HPTE_TABLE,
  799. .icache_bsize = 32,
  800. .dcache_bsize = 32,
  801. .num_pmcs = 4,
  802. .pmc_type = PPC_PMC_IBM,
  803. .cpu_setup = __setup_cpu_750,
  804. .machine_check = machine_check_generic,
  805. .platform = "ppc750",
  806. },
  807. { /* 7400 rev 1.1 ? (no TAU) */
  808. .pvr_mask = 0xffffffff,
  809. .pvr_value = 0x000c1101,
  810. .cpu_name = "7400 (1.1)",
  811. .cpu_features = CPU_FTRS_7400_NOTAU,
  812. .cpu_user_features = COMMON_USER |
  813. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  814. .mmu_features = MMU_FTR_HPTE_TABLE,
  815. .icache_bsize = 32,
  816. .dcache_bsize = 32,
  817. .num_pmcs = 4,
  818. .pmc_type = PPC_PMC_G4,
  819. .cpu_setup = __setup_cpu_7400,
  820. .machine_check = machine_check_generic,
  821. .platform = "ppc7400",
  822. },
  823. { /* 7400 */
  824. .pvr_mask = 0xffff0000,
  825. .pvr_value = 0x000c0000,
  826. .cpu_name = "7400",
  827. .cpu_features = CPU_FTRS_7400,
  828. .cpu_user_features = COMMON_USER |
  829. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  830. .mmu_features = MMU_FTR_HPTE_TABLE,
  831. .icache_bsize = 32,
  832. .dcache_bsize = 32,
  833. .num_pmcs = 4,
  834. .pmc_type = PPC_PMC_G4,
  835. .cpu_setup = __setup_cpu_7400,
  836. .machine_check = machine_check_generic,
  837. .platform = "ppc7400",
  838. },
  839. { /* 7410 */
  840. .pvr_mask = 0xffff0000,
  841. .pvr_value = 0x800c0000,
  842. .cpu_name = "7410",
  843. .cpu_features = CPU_FTRS_7400,
  844. .cpu_user_features = COMMON_USER |
  845. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  846. .mmu_features = MMU_FTR_HPTE_TABLE,
  847. .icache_bsize = 32,
  848. .dcache_bsize = 32,
  849. .num_pmcs = 4,
  850. .pmc_type = PPC_PMC_G4,
  851. .cpu_setup = __setup_cpu_7410,
  852. .machine_check = machine_check_generic,
  853. .platform = "ppc7400",
  854. },
  855. { /* 7450 2.0 - no doze/nap */
  856. .pvr_mask = 0xffffffff,
  857. .pvr_value = 0x80000200,
  858. .cpu_name = "7450",
  859. .cpu_features = CPU_FTRS_7450_20,
  860. .cpu_user_features = COMMON_USER |
  861. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  862. .mmu_features = MMU_FTR_HPTE_TABLE,
  863. .icache_bsize = 32,
  864. .dcache_bsize = 32,
  865. .num_pmcs = 6,
  866. .pmc_type = PPC_PMC_G4,
  867. .cpu_setup = __setup_cpu_745x,
  868. .oprofile_cpu_type = "ppc/7450",
  869. .oprofile_type = PPC_OPROFILE_G4,
  870. .machine_check = machine_check_generic,
  871. .platform = "ppc7450",
  872. },
  873. { /* 7450 2.1 */
  874. .pvr_mask = 0xffffffff,
  875. .pvr_value = 0x80000201,
  876. .cpu_name = "7450",
  877. .cpu_features = CPU_FTRS_7450_21,
  878. .cpu_user_features = COMMON_USER |
  879. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  880. .mmu_features = MMU_FTR_HPTE_TABLE,
  881. .icache_bsize = 32,
  882. .dcache_bsize = 32,
  883. .num_pmcs = 6,
  884. .pmc_type = PPC_PMC_G4,
  885. .cpu_setup = __setup_cpu_745x,
  886. .oprofile_cpu_type = "ppc/7450",
  887. .oprofile_type = PPC_OPROFILE_G4,
  888. .machine_check = machine_check_generic,
  889. .platform = "ppc7450",
  890. },
  891. { /* 7450 2.3 and newer */
  892. .pvr_mask = 0xffff0000,
  893. .pvr_value = 0x80000000,
  894. .cpu_name = "7450",
  895. .cpu_features = CPU_FTRS_7450_23,
  896. .cpu_user_features = COMMON_USER |
  897. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  898. .mmu_features = MMU_FTR_HPTE_TABLE,
  899. .icache_bsize = 32,
  900. .dcache_bsize = 32,
  901. .num_pmcs = 6,
  902. .pmc_type = PPC_PMC_G4,
  903. .cpu_setup = __setup_cpu_745x,
  904. .oprofile_cpu_type = "ppc/7450",
  905. .oprofile_type = PPC_OPROFILE_G4,
  906. .machine_check = machine_check_generic,
  907. .platform = "ppc7450",
  908. },
  909. { /* 7455 rev 1.x */
  910. .pvr_mask = 0xffffff00,
  911. .pvr_value = 0x80010100,
  912. .cpu_name = "7455",
  913. .cpu_features = CPU_FTRS_7455_1,
  914. .cpu_user_features = COMMON_USER |
  915. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  916. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  917. .icache_bsize = 32,
  918. .dcache_bsize = 32,
  919. .num_pmcs = 6,
  920. .pmc_type = PPC_PMC_G4,
  921. .cpu_setup = __setup_cpu_745x,
  922. .oprofile_cpu_type = "ppc/7450",
  923. .oprofile_type = PPC_OPROFILE_G4,
  924. .machine_check = machine_check_generic,
  925. .platform = "ppc7450",
  926. },
  927. { /* 7455 rev 2.0 */
  928. .pvr_mask = 0xffffffff,
  929. .pvr_value = 0x80010200,
  930. .cpu_name = "7455",
  931. .cpu_features = CPU_FTRS_7455_20,
  932. .cpu_user_features = COMMON_USER |
  933. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  934. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  935. .icache_bsize = 32,
  936. .dcache_bsize = 32,
  937. .num_pmcs = 6,
  938. .pmc_type = PPC_PMC_G4,
  939. .cpu_setup = __setup_cpu_745x,
  940. .oprofile_cpu_type = "ppc/7450",
  941. .oprofile_type = PPC_OPROFILE_G4,
  942. .machine_check = machine_check_generic,
  943. .platform = "ppc7450",
  944. },
  945. { /* 7455 others */
  946. .pvr_mask = 0xffff0000,
  947. .pvr_value = 0x80010000,
  948. .cpu_name = "7455",
  949. .cpu_features = CPU_FTRS_7455,
  950. .cpu_user_features = COMMON_USER |
  951. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  952. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  953. .icache_bsize = 32,
  954. .dcache_bsize = 32,
  955. .num_pmcs = 6,
  956. .pmc_type = PPC_PMC_G4,
  957. .cpu_setup = __setup_cpu_745x,
  958. .oprofile_cpu_type = "ppc/7450",
  959. .oprofile_type = PPC_OPROFILE_G4,
  960. .machine_check = machine_check_generic,
  961. .platform = "ppc7450",
  962. },
  963. { /* 7447/7457 Rev 1.0 */
  964. .pvr_mask = 0xffffffff,
  965. .pvr_value = 0x80020100,
  966. .cpu_name = "7447/7457",
  967. .cpu_features = CPU_FTRS_7447_10,
  968. .cpu_user_features = COMMON_USER |
  969. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  970. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  971. .icache_bsize = 32,
  972. .dcache_bsize = 32,
  973. .num_pmcs = 6,
  974. .pmc_type = PPC_PMC_G4,
  975. .cpu_setup = __setup_cpu_745x,
  976. .oprofile_cpu_type = "ppc/7450",
  977. .oprofile_type = PPC_OPROFILE_G4,
  978. .machine_check = machine_check_generic,
  979. .platform = "ppc7450",
  980. },
  981. { /* 7447/7457 Rev 1.1 */
  982. .pvr_mask = 0xffffffff,
  983. .pvr_value = 0x80020101,
  984. .cpu_name = "7447/7457",
  985. .cpu_features = CPU_FTRS_7447_10,
  986. .cpu_user_features = COMMON_USER |
  987. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  988. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  989. .icache_bsize = 32,
  990. .dcache_bsize = 32,
  991. .num_pmcs = 6,
  992. .pmc_type = PPC_PMC_G4,
  993. .cpu_setup = __setup_cpu_745x,
  994. .oprofile_cpu_type = "ppc/7450",
  995. .oprofile_type = PPC_OPROFILE_G4,
  996. .machine_check = machine_check_generic,
  997. .platform = "ppc7450",
  998. },
  999. { /* 7447/7457 Rev 1.2 and later */
  1000. .pvr_mask = 0xffff0000,
  1001. .pvr_value = 0x80020000,
  1002. .cpu_name = "7447/7457",
  1003. .cpu_features = CPU_FTRS_7447,
  1004. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1005. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1006. .icache_bsize = 32,
  1007. .dcache_bsize = 32,
  1008. .num_pmcs = 6,
  1009. .pmc_type = PPC_PMC_G4,
  1010. .cpu_setup = __setup_cpu_745x,
  1011. .oprofile_cpu_type = "ppc/7450",
  1012. .oprofile_type = PPC_OPROFILE_G4,
  1013. .machine_check = machine_check_generic,
  1014. .platform = "ppc7450",
  1015. },
  1016. { /* 7447A */
  1017. .pvr_mask = 0xffff0000,
  1018. .pvr_value = 0x80030000,
  1019. .cpu_name = "7447A",
  1020. .cpu_features = CPU_FTRS_7447A,
  1021. .cpu_user_features = COMMON_USER |
  1022. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1023. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1024. .icache_bsize = 32,
  1025. .dcache_bsize = 32,
  1026. .num_pmcs = 6,
  1027. .pmc_type = PPC_PMC_G4,
  1028. .cpu_setup = __setup_cpu_745x,
  1029. .oprofile_cpu_type = "ppc/7450",
  1030. .oprofile_type = PPC_OPROFILE_G4,
  1031. .machine_check = machine_check_generic,
  1032. .platform = "ppc7450",
  1033. },
  1034. { /* 7448 */
  1035. .pvr_mask = 0xffff0000,
  1036. .pvr_value = 0x80040000,
  1037. .cpu_name = "7448",
  1038. .cpu_features = CPU_FTRS_7448,
  1039. .cpu_user_features = COMMON_USER |
  1040. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1041. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1042. .icache_bsize = 32,
  1043. .dcache_bsize = 32,
  1044. .num_pmcs = 6,
  1045. .pmc_type = PPC_PMC_G4,
  1046. .cpu_setup = __setup_cpu_745x,
  1047. .oprofile_cpu_type = "ppc/7450",
  1048. .oprofile_type = PPC_OPROFILE_G4,
  1049. .machine_check = machine_check_generic,
  1050. .platform = "ppc7450",
  1051. },
  1052. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  1053. .pvr_mask = 0x7fff0000,
  1054. .pvr_value = 0x00810000,
  1055. .cpu_name = "82xx",
  1056. .cpu_features = CPU_FTRS_82XX,
  1057. .cpu_user_features = COMMON_USER,
  1058. .mmu_features = 0,
  1059. .icache_bsize = 32,
  1060. .dcache_bsize = 32,
  1061. .cpu_setup = __setup_cpu_603,
  1062. .machine_check = machine_check_generic,
  1063. .platform = "ppc603",
  1064. },
  1065. { /* All G2_LE (603e core, plus some) have the same pvr */
  1066. .pvr_mask = 0x7fff0000,
  1067. .pvr_value = 0x00820000,
  1068. .cpu_name = "G2_LE",
  1069. .cpu_features = CPU_FTRS_G2_LE,
  1070. .cpu_user_features = COMMON_USER,
  1071. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1072. .icache_bsize = 32,
  1073. .dcache_bsize = 32,
  1074. .cpu_setup = __setup_cpu_603,
  1075. .machine_check = machine_check_generic,
  1076. .platform = "ppc603",
  1077. },
  1078. { /* e300c1 (a 603e core, plus some) on 83xx */
  1079. .pvr_mask = 0x7fff0000,
  1080. .pvr_value = 0x00830000,
  1081. .cpu_name = "e300c1",
  1082. .cpu_features = CPU_FTRS_E300,
  1083. .cpu_user_features = COMMON_USER,
  1084. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1085. .icache_bsize = 32,
  1086. .dcache_bsize = 32,
  1087. .cpu_setup = __setup_cpu_603,
  1088. .machine_check = machine_check_generic,
  1089. .platform = "ppc603",
  1090. },
  1091. { /* e300c2 (an e300c1 core, plus some, minus FPU) on 83xx */
  1092. .pvr_mask = 0x7fff0000,
  1093. .pvr_value = 0x00840000,
  1094. .cpu_name = "e300c2",
  1095. .cpu_features = CPU_FTRS_E300C2,
  1096. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1097. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1098. MMU_FTR_NEED_DTLB_SW_LRU,
  1099. .icache_bsize = 32,
  1100. .dcache_bsize = 32,
  1101. .cpu_setup = __setup_cpu_603,
  1102. .machine_check = machine_check_generic,
  1103. .platform = "ppc603",
  1104. },
  1105. { /* e300c3 (e300c1, plus one IU, half cache size) on 83xx */
  1106. .pvr_mask = 0x7fff0000,
  1107. .pvr_value = 0x00850000,
  1108. .cpu_name = "e300c3",
  1109. .cpu_features = CPU_FTRS_E300,
  1110. .cpu_user_features = COMMON_USER,
  1111. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1112. MMU_FTR_NEED_DTLB_SW_LRU,
  1113. .icache_bsize = 32,
  1114. .dcache_bsize = 32,
  1115. .cpu_setup = __setup_cpu_603,
  1116. .num_pmcs = 4,
  1117. .oprofile_cpu_type = "ppc/e300",
  1118. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1119. .platform = "ppc603",
  1120. },
  1121. { /* e300c4 (e300c1, plus one IU) */
  1122. .pvr_mask = 0x7fff0000,
  1123. .pvr_value = 0x00860000,
  1124. .cpu_name = "e300c4",
  1125. .cpu_features = CPU_FTRS_E300,
  1126. .cpu_user_features = COMMON_USER,
  1127. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1128. MMU_FTR_NEED_DTLB_SW_LRU,
  1129. .icache_bsize = 32,
  1130. .dcache_bsize = 32,
  1131. .cpu_setup = __setup_cpu_603,
  1132. .machine_check = machine_check_generic,
  1133. .num_pmcs = 4,
  1134. .oprofile_cpu_type = "ppc/e300",
  1135. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1136. .platform = "ppc603",
  1137. },
  1138. { /* default match, we assume split I/D cache & TB (non-601)... */
  1139. .pvr_mask = 0x00000000,
  1140. .pvr_value = 0x00000000,
  1141. .cpu_name = "(generic PPC)",
  1142. .cpu_features = CPU_FTRS_CLASSIC32,
  1143. .cpu_user_features = COMMON_USER,
  1144. .mmu_features = MMU_FTR_HPTE_TABLE,
  1145. .icache_bsize = 32,
  1146. .dcache_bsize = 32,
  1147. .machine_check = machine_check_generic,
  1148. .platform = "ppc603",
  1149. },
  1150. #endif /* CLASSIC_PPC */
  1151. #ifdef CONFIG_8xx
  1152. { /* 8xx */
  1153. .pvr_mask = 0xffff0000,
  1154. .pvr_value = 0x00500000,
  1155. .cpu_name = "8xx",
  1156. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  1157. * if the 8xx code is there.... */
  1158. .cpu_features = CPU_FTRS_8XX,
  1159. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1160. .mmu_features = MMU_FTR_TYPE_8xx,
  1161. .icache_bsize = 16,
  1162. .dcache_bsize = 16,
  1163. .platform = "ppc823",
  1164. },
  1165. #endif /* CONFIG_8xx */
  1166. #ifdef CONFIG_40x
  1167. { /* 403GC */
  1168. .pvr_mask = 0xffffff00,
  1169. .pvr_value = 0x00200200,
  1170. .cpu_name = "403GC",
  1171. .cpu_features = CPU_FTRS_40X,
  1172. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1173. .mmu_features = MMU_FTR_TYPE_40x,
  1174. .icache_bsize = 16,
  1175. .dcache_bsize = 16,
  1176. .machine_check = machine_check_4xx,
  1177. .platform = "ppc403",
  1178. },
  1179. { /* 403GCX */
  1180. .pvr_mask = 0xffffff00,
  1181. .pvr_value = 0x00201400,
  1182. .cpu_name = "403GCX",
  1183. .cpu_features = CPU_FTRS_40X,
  1184. .cpu_user_features = PPC_FEATURE_32 |
  1185. PPC_FEATURE_HAS_MMU | PPC_FEATURE_NO_TB,
  1186. .mmu_features = MMU_FTR_TYPE_40x,
  1187. .icache_bsize = 16,
  1188. .dcache_bsize = 16,
  1189. .machine_check = machine_check_4xx,
  1190. .platform = "ppc403",
  1191. },
  1192. { /* 403G ?? */
  1193. .pvr_mask = 0xffff0000,
  1194. .pvr_value = 0x00200000,
  1195. .cpu_name = "403G ??",
  1196. .cpu_features = CPU_FTRS_40X,
  1197. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1198. .mmu_features = MMU_FTR_TYPE_40x,
  1199. .icache_bsize = 16,
  1200. .dcache_bsize = 16,
  1201. .machine_check = machine_check_4xx,
  1202. .platform = "ppc403",
  1203. },
  1204. { /* 405GP */
  1205. .pvr_mask = 0xffff0000,
  1206. .pvr_value = 0x40110000,
  1207. .cpu_name = "405GP",
  1208. .cpu_features = CPU_FTRS_40X,
  1209. .cpu_user_features = PPC_FEATURE_32 |
  1210. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1211. .mmu_features = MMU_FTR_TYPE_40x,
  1212. .icache_bsize = 32,
  1213. .dcache_bsize = 32,
  1214. .machine_check = machine_check_4xx,
  1215. .platform = "ppc405",
  1216. },
  1217. { /* STB 03xxx */
  1218. .pvr_mask = 0xffff0000,
  1219. .pvr_value = 0x40130000,
  1220. .cpu_name = "STB03xxx",
  1221. .cpu_features = CPU_FTRS_40X,
  1222. .cpu_user_features = PPC_FEATURE_32 |
  1223. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1224. .mmu_features = MMU_FTR_TYPE_40x,
  1225. .icache_bsize = 32,
  1226. .dcache_bsize = 32,
  1227. .machine_check = machine_check_4xx,
  1228. .platform = "ppc405",
  1229. },
  1230. { /* STB 04xxx */
  1231. .pvr_mask = 0xffff0000,
  1232. .pvr_value = 0x41810000,
  1233. .cpu_name = "STB04xxx",
  1234. .cpu_features = CPU_FTRS_40X,
  1235. .cpu_user_features = PPC_FEATURE_32 |
  1236. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1237. .mmu_features = MMU_FTR_TYPE_40x,
  1238. .icache_bsize = 32,
  1239. .dcache_bsize = 32,
  1240. .machine_check = machine_check_4xx,
  1241. .platform = "ppc405",
  1242. },
  1243. { /* NP405L */
  1244. .pvr_mask = 0xffff0000,
  1245. .pvr_value = 0x41610000,
  1246. .cpu_name = "NP405L",
  1247. .cpu_features = CPU_FTRS_40X,
  1248. .cpu_user_features = PPC_FEATURE_32 |
  1249. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1250. .mmu_features = MMU_FTR_TYPE_40x,
  1251. .icache_bsize = 32,
  1252. .dcache_bsize = 32,
  1253. .machine_check = machine_check_4xx,
  1254. .platform = "ppc405",
  1255. },
  1256. { /* NP4GS3 */
  1257. .pvr_mask = 0xffff0000,
  1258. .pvr_value = 0x40B10000,
  1259. .cpu_name = "NP4GS3",
  1260. .cpu_features = CPU_FTRS_40X,
  1261. .cpu_user_features = PPC_FEATURE_32 |
  1262. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1263. .mmu_features = MMU_FTR_TYPE_40x,
  1264. .icache_bsize = 32,
  1265. .dcache_bsize = 32,
  1266. .machine_check = machine_check_4xx,
  1267. .platform = "ppc405",
  1268. },
  1269. { /* NP405H */
  1270. .pvr_mask = 0xffff0000,
  1271. .pvr_value = 0x41410000,
  1272. .cpu_name = "NP405H",
  1273. .cpu_features = CPU_FTRS_40X,
  1274. .cpu_user_features = PPC_FEATURE_32 |
  1275. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1276. .mmu_features = MMU_FTR_TYPE_40x,
  1277. .icache_bsize = 32,
  1278. .dcache_bsize = 32,
  1279. .machine_check = machine_check_4xx,
  1280. .platform = "ppc405",
  1281. },
  1282. { /* 405GPr */
  1283. .pvr_mask = 0xffff0000,
  1284. .pvr_value = 0x50910000,
  1285. .cpu_name = "405GPr",
  1286. .cpu_features = CPU_FTRS_40X,
  1287. .cpu_user_features = PPC_FEATURE_32 |
  1288. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1289. .mmu_features = MMU_FTR_TYPE_40x,
  1290. .icache_bsize = 32,
  1291. .dcache_bsize = 32,
  1292. .machine_check = machine_check_4xx,
  1293. .platform = "ppc405",
  1294. },
  1295. { /* STBx25xx */
  1296. .pvr_mask = 0xffff0000,
  1297. .pvr_value = 0x51510000,
  1298. .cpu_name = "STBx25xx",
  1299. .cpu_features = CPU_FTRS_40X,
  1300. .cpu_user_features = PPC_FEATURE_32 |
  1301. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1302. .mmu_features = MMU_FTR_TYPE_40x,
  1303. .icache_bsize = 32,
  1304. .dcache_bsize = 32,
  1305. .machine_check = machine_check_4xx,
  1306. .platform = "ppc405",
  1307. },
  1308. { /* 405LP */
  1309. .pvr_mask = 0xffff0000,
  1310. .pvr_value = 0x41F10000,
  1311. .cpu_name = "405LP",
  1312. .cpu_features = CPU_FTRS_40X,
  1313. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1314. .mmu_features = MMU_FTR_TYPE_40x,
  1315. .icache_bsize = 32,
  1316. .dcache_bsize = 32,
  1317. .machine_check = machine_check_4xx,
  1318. .platform = "ppc405",
  1319. },
  1320. { /* Xilinx Virtex-II Pro */
  1321. .pvr_mask = 0xfffff000,
  1322. .pvr_value = 0x20010000,
  1323. .cpu_name = "Virtex-II Pro",
  1324. .cpu_features = CPU_FTRS_40X,
  1325. .cpu_user_features = PPC_FEATURE_32 |
  1326. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1327. .mmu_features = MMU_FTR_TYPE_40x,
  1328. .icache_bsize = 32,
  1329. .dcache_bsize = 32,
  1330. .machine_check = machine_check_4xx,
  1331. .platform = "ppc405",
  1332. },
  1333. { /* Xilinx Virtex-4 FX */
  1334. .pvr_mask = 0xfffff000,
  1335. .pvr_value = 0x20011000,
  1336. .cpu_name = "Virtex-4 FX",
  1337. .cpu_features = CPU_FTRS_40X,
  1338. .cpu_user_features = PPC_FEATURE_32 |
  1339. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1340. .mmu_features = MMU_FTR_TYPE_40x,
  1341. .icache_bsize = 32,
  1342. .dcache_bsize = 32,
  1343. .machine_check = machine_check_4xx,
  1344. .platform = "ppc405",
  1345. },
  1346. { /* 405EP */
  1347. .pvr_mask = 0xffff0000,
  1348. .pvr_value = 0x51210000,
  1349. .cpu_name = "405EP",
  1350. .cpu_features = CPU_FTRS_40X,
  1351. .cpu_user_features = PPC_FEATURE_32 |
  1352. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1353. .mmu_features = MMU_FTR_TYPE_40x,
  1354. .icache_bsize = 32,
  1355. .dcache_bsize = 32,
  1356. .machine_check = machine_check_4xx,
  1357. .platform = "ppc405",
  1358. },
  1359. { /* 405EX */
  1360. .pvr_mask = 0xffff0004,
  1361. .pvr_value = 0x12910004,
  1362. .cpu_name = "405EX",
  1363. .cpu_features = CPU_FTRS_40X,
  1364. .cpu_user_features = PPC_FEATURE_32 |
  1365. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1366. .mmu_features = MMU_FTR_TYPE_40x,
  1367. .icache_bsize = 32,
  1368. .dcache_bsize = 32,
  1369. .machine_check = machine_check_4xx,
  1370. .platform = "ppc405",
  1371. },
  1372. { /* 405EXr */
  1373. .pvr_mask = 0xffff0004,
  1374. .pvr_value = 0x12910000,
  1375. .cpu_name = "405EXr",
  1376. .cpu_features = CPU_FTRS_40X,
  1377. .cpu_user_features = PPC_FEATURE_32 |
  1378. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1379. .mmu_features = MMU_FTR_TYPE_40x,
  1380. .icache_bsize = 32,
  1381. .dcache_bsize = 32,
  1382. .machine_check = machine_check_4xx,
  1383. .platform = "ppc405",
  1384. },
  1385. {
  1386. /* 405EZ */
  1387. .pvr_mask = 0xffff0000,
  1388. .pvr_value = 0x41510000,
  1389. .cpu_name = "405EZ",
  1390. .cpu_features = CPU_FTRS_40X,
  1391. .cpu_user_features = PPC_FEATURE_32 |
  1392. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1393. .mmu_features = MMU_FTR_TYPE_40x,
  1394. .icache_bsize = 32,
  1395. .dcache_bsize = 32,
  1396. .machine_check = machine_check_4xx,
  1397. .platform = "ppc405",
  1398. },
  1399. { /* default match */
  1400. .pvr_mask = 0x00000000,
  1401. .pvr_value = 0x00000000,
  1402. .cpu_name = "(generic 40x PPC)",
  1403. .cpu_features = CPU_FTRS_40X,
  1404. .cpu_user_features = PPC_FEATURE_32 |
  1405. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1406. .mmu_features = MMU_FTR_TYPE_40x,
  1407. .icache_bsize = 32,
  1408. .dcache_bsize = 32,
  1409. .machine_check = machine_check_4xx,
  1410. .platform = "ppc405",
  1411. }
  1412. #endif /* CONFIG_40x */
  1413. #ifdef CONFIG_44x
  1414. {
  1415. .pvr_mask = 0xf0000fff,
  1416. .pvr_value = 0x40000850,
  1417. .cpu_name = "440GR Rev. A",
  1418. .cpu_features = CPU_FTRS_44X,
  1419. .cpu_user_features = COMMON_USER_BOOKE,
  1420. .mmu_features = MMU_FTR_TYPE_44x,
  1421. .icache_bsize = 32,
  1422. .dcache_bsize = 32,
  1423. .machine_check = machine_check_4xx,
  1424. .platform = "ppc440",
  1425. },
  1426. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1427. .pvr_mask = 0xf0000fff,
  1428. .pvr_value = 0x40000858,
  1429. .cpu_name = "440EP Rev. A",
  1430. .cpu_features = CPU_FTRS_44X,
  1431. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1432. .mmu_features = MMU_FTR_TYPE_44x,
  1433. .icache_bsize = 32,
  1434. .dcache_bsize = 32,
  1435. .cpu_setup = __setup_cpu_440ep,
  1436. .machine_check = machine_check_4xx,
  1437. .platform = "ppc440",
  1438. },
  1439. {
  1440. .pvr_mask = 0xf0000fff,
  1441. .pvr_value = 0x400008d3,
  1442. .cpu_name = "440GR Rev. B",
  1443. .cpu_features = CPU_FTRS_44X,
  1444. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1445. .mmu_features = MMU_FTR_TYPE_44x,
  1446. .icache_bsize = 32,
  1447. .dcache_bsize = 32,
  1448. .machine_check = machine_check_4xx,
  1449. .platform = "ppc440",
  1450. },
  1451. { /* Matches both physical and logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1452. .pvr_mask = 0xf0000ff7,
  1453. .pvr_value = 0x400008d4,
  1454. .cpu_name = "440EP Rev. C",
  1455. .cpu_features = CPU_FTRS_44X,
  1456. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1457. .mmu_features = MMU_FTR_TYPE_44x,
  1458. .icache_bsize = 32,
  1459. .dcache_bsize = 32,
  1460. .cpu_setup = __setup_cpu_440ep,
  1461. .machine_check = machine_check_4xx,
  1462. .platform = "ppc440",
  1463. },
  1464. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1465. .pvr_mask = 0xf0000fff,
  1466. .pvr_value = 0x400008db,
  1467. .cpu_name = "440EP Rev. B",
  1468. .cpu_features = CPU_FTRS_44X,
  1469. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1470. .mmu_features = MMU_FTR_TYPE_44x,
  1471. .icache_bsize = 32,
  1472. .dcache_bsize = 32,
  1473. .cpu_setup = __setup_cpu_440ep,
  1474. .machine_check = machine_check_4xx,
  1475. .platform = "ppc440",
  1476. },
  1477. { /* 440GRX */
  1478. .pvr_mask = 0xf0000ffb,
  1479. .pvr_value = 0x200008D0,
  1480. .cpu_name = "440GRX",
  1481. .cpu_features = CPU_FTRS_44X,
  1482. .cpu_user_features = COMMON_USER_BOOKE,
  1483. .mmu_features = MMU_FTR_TYPE_44x,
  1484. .icache_bsize = 32,
  1485. .dcache_bsize = 32,
  1486. .cpu_setup = __setup_cpu_440grx,
  1487. .machine_check = machine_check_440A,
  1488. .platform = "ppc440",
  1489. },
  1490. { /* Use logical PVR for 440EPx (logical pvr = pvr | 0x8) */
  1491. .pvr_mask = 0xf0000ffb,
  1492. .pvr_value = 0x200008D8,
  1493. .cpu_name = "440EPX",
  1494. .cpu_features = CPU_FTRS_44X,
  1495. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1496. .mmu_features = MMU_FTR_TYPE_44x,
  1497. .icache_bsize = 32,
  1498. .dcache_bsize = 32,
  1499. .cpu_setup = __setup_cpu_440epx,
  1500. .machine_check = machine_check_440A,
  1501. .platform = "ppc440",
  1502. },
  1503. { /* 440GP Rev. B */
  1504. .pvr_mask = 0xf0000fff,
  1505. .pvr_value = 0x40000440,
  1506. .cpu_name = "440GP Rev. B",
  1507. .cpu_features = CPU_FTRS_44X,
  1508. .cpu_user_features = COMMON_USER_BOOKE,
  1509. .mmu_features = MMU_FTR_TYPE_44x,
  1510. .icache_bsize = 32,
  1511. .dcache_bsize = 32,
  1512. .machine_check = machine_check_4xx,
  1513. .platform = "ppc440gp",
  1514. },
  1515. { /* 440GP Rev. C */
  1516. .pvr_mask = 0xf0000fff,
  1517. .pvr_value = 0x40000481,
  1518. .cpu_name = "440GP Rev. C",
  1519. .cpu_features = CPU_FTRS_44X,
  1520. .cpu_user_features = COMMON_USER_BOOKE,
  1521. .mmu_features = MMU_FTR_TYPE_44x,
  1522. .icache_bsize = 32,
  1523. .dcache_bsize = 32,
  1524. .machine_check = machine_check_4xx,
  1525. .platform = "ppc440gp",
  1526. },
  1527. { /* 440GX Rev. A */
  1528. .pvr_mask = 0xf0000fff,
  1529. .pvr_value = 0x50000850,
  1530. .cpu_name = "440GX Rev. A",
  1531. .cpu_features = CPU_FTRS_44X,
  1532. .cpu_user_features = COMMON_USER_BOOKE,
  1533. .mmu_features = MMU_FTR_TYPE_44x,
  1534. .icache_bsize = 32,
  1535. .dcache_bsize = 32,
  1536. .cpu_setup = __setup_cpu_440gx,
  1537. .machine_check = machine_check_440A,
  1538. .platform = "ppc440",
  1539. },
  1540. { /* 440GX Rev. B */
  1541. .pvr_mask = 0xf0000fff,
  1542. .pvr_value = 0x50000851,
  1543. .cpu_name = "440GX Rev. B",
  1544. .cpu_features = CPU_FTRS_44X,
  1545. .cpu_user_features = COMMON_USER_BOOKE,
  1546. .mmu_features = MMU_FTR_TYPE_44x,
  1547. .icache_bsize = 32,
  1548. .dcache_bsize = 32,
  1549. .cpu_setup = __setup_cpu_440gx,
  1550. .machine_check = machine_check_440A,
  1551. .platform = "ppc440",
  1552. },
  1553. { /* 440GX Rev. C */
  1554. .pvr_mask = 0xf0000fff,
  1555. .pvr_value = 0x50000892,
  1556. .cpu_name = "440GX Rev. C",
  1557. .cpu_features = CPU_FTRS_44X,
  1558. .cpu_user_features = COMMON_USER_BOOKE,
  1559. .mmu_features = MMU_FTR_TYPE_44x,
  1560. .icache_bsize = 32,
  1561. .dcache_bsize = 32,
  1562. .cpu_setup = __setup_cpu_440gx,
  1563. .machine_check = machine_check_440A,
  1564. .platform = "ppc440",
  1565. },
  1566. { /* 440GX Rev. F */
  1567. .pvr_mask = 0xf0000fff,
  1568. .pvr_value = 0x50000894,
  1569. .cpu_name = "440GX Rev. F",
  1570. .cpu_features = CPU_FTRS_44X,
  1571. .cpu_user_features = COMMON_USER_BOOKE,
  1572. .mmu_features = MMU_FTR_TYPE_44x,
  1573. .icache_bsize = 32,
  1574. .dcache_bsize = 32,
  1575. .cpu_setup = __setup_cpu_440gx,
  1576. .machine_check = machine_check_440A,
  1577. .platform = "ppc440",
  1578. },
  1579. { /* 440SP Rev. A */
  1580. .pvr_mask = 0xfff00fff,
  1581. .pvr_value = 0x53200891,
  1582. .cpu_name = "440SP Rev. A",
  1583. .cpu_features = CPU_FTRS_44X,
  1584. .cpu_user_features = COMMON_USER_BOOKE,
  1585. .mmu_features = MMU_FTR_TYPE_44x,
  1586. .icache_bsize = 32,
  1587. .dcache_bsize = 32,
  1588. .machine_check = machine_check_4xx,
  1589. .platform = "ppc440",
  1590. },
  1591. { /* 440SPe Rev. A */
  1592. .pvr_mask = 0xfff00fff,
  1593. .pvr_value = 0x53400890,
  1594. .cpu_name = "440SPe Rev. A",
  1595. .cpu_features = CPU_FTRS_44X,
  1596. .cpu_user_features = COMMON_USER_BOOKE,
  1597. .mmu_features = MMU_FTR_TYPE_44x,
  1598. .icache_bsize = 32,
  1599. .dcache_bsize = 32,
  1600. .cpu_setup = __setup_cpu_440spe,
  1601. .machine_check = machine_check_440A,
  1602. .platform = "ppc440",
  1603. },
  1604. { /* 440SPe Rev. B */
  1605. .pvr_mask = 0xfff00fff,
  1606. .pvr_value = 0x53400891,
  1607. .cpu_name = "440SPe Rev. B",
  1608. .cpu_features = CPU_FTRS_44X,
  1609. .cpu_user_features = COMMON_USER_BOOKE,
  1610. .mmu_features = MMU_FTR_TYPE_44x,
  1611. .icache_bsize = 32,
  1612. .dcache_bsize = 32,
  1613. .cpu_setup = __setup_cpu_440spe,
  1614. .machine_check = machine_check_440A,
  1615. .platform = "ppc440",
  1616. },
  1617. { /* 440 in Xilinx Virtex-5 FXT */
  1618. .pvr_mask = 0xfffffff0,
  1619. .pvr_value = 0x7ff21910,
  1620. .cpu_name = "440 in Virtex-5 FXT",
  1621. .cpu_features = CPU_FTRS_44X,
  1622. .cpu_user_features = COMMON_USER_BOOKE,
  1623. .mmu_features = MMU_FTR_TYPE_44x,
  1624. .icache_bsize = 32,
  1625. .dcache_bsize = 32,
  1626. .cpu_setup = __setup_cpu_440x5,
  1627. .machine_check = machine_check_440A,
  1628. .platform = "ppc440",
  1629. },
  1630. { /* 460EX */
  1631. .pvr_mask = 0xffff0006,
  1632. .pvr_value = 0x13020002,
  1633. .cpu_name = "460EX",
  1634. .cpu_features = CPU_FTRS_440x6,
  1635. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1636. .mmu_features = MMU_FTR_TYPE_44x,
  1637. .icache_bsize = 32,
  1638. .dcache_bsize = 32,
  1639. .cpu_setup = __setup_cpu_460ex,
  1640. .machine_check = machine_check_440A,
  1641. .platform = "ppc440",
  1642. },
  1643. { /* 460EX Rev B */
  1644. .pvr_mask = 0xffff0007,
  1645. .pvr_value = 0x13020004,
  1646. .cpu_name = "460EX Rev. B",
  1647. .cpu_features = CPU_FTRS_440x6,
  1648. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1649. .mmu_features = MMU_FTR_TYPE_44x,
  1650. .icache_bsize = 32,
  1651. .dcache_bsize = 32,
  1652. .cpu_setup = __setup_cpu_460ex,
  1653. .machine_check = machine_check_440A,
  1654. .platform = "ppc440",
  1655. },
  1656. { /* 460GT */
  1657. .pvr_mask = 0xffff0006,
  1658. .pvr_value = 0x13020000,
  1659. .cpu_name = "460GT",
  1660. .cpu_features = CPU_FTRS_440x6,
  1661. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1662. .mmu_features = MMU_FTR_TYPE_44x,
  1663. .icache_bsize = 32,
  1664. .dcache_bsize = 32,
  1665. .cpu_setup = __setup_cpu_460gt,
  1666. .machine_check = machine_check_440A,
  1667. .platform = "ppc440",
  1668. },
  1669. { /* 460GT Rev B */
  1670. .pvr_mask = 0xffff0007,
  1671. .pvr_value = 0x13020005,
  1672. .cpu_name = "460GT Rev. B",
  1673. .cpu_features = CPU_FTRS_440x6,
  1674. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1675. .mmu_features = MMU_FTR_TYPE_44x,
  1676. .icache_bsize = 32,
  1677. .dcache_bsize = 32,
  1678. .cpu_setup = __setup_cpu_460gt,
  1679. .machine_check = machine_check_440A,
  1680. .platform = "ppc440",
  1681. },
  1682. { /* 460SX */
  1683. .pvr_mask = 0xffffff00,
  1684. .pvr_value = 0x13541800,
  1685. .cpu_name = "460SX",
  1686. .cpu_features = CPU_FTRS_44X,
  1687. .cpu_user_features = COMMON_USER_BOOKE,
  1688. .mmu_features = MMU_FTR_TYPE_44x,
  1689. .icache_bsize = 32,
  1690. .dcache_bsize = 32,
  1691. .cpu_setup = __setup_cpu_460sx,
  1692. .machine_check = machine_check_440A,
  1693. .platform = "ppc440",
  1694. },
  1695. { /* 476 core */
  1696. .pvr_mask = 0xffff0000,
  1697. .pvr_value = 0x11a50000,
  1698. .cpu_name = "476",
  1699. .cpu_features = CPU_FTRS_47X,
  1700. .cpu_user_features = COMMON_USER_BOOKE |
  1701. PPC_FEATURE_HAS_FPU,
  1702. .mmu_features = MMU_FTR_TYPE_47x |
  1703. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1704. .icache_bsize = 32,
  1705. .dcache_bsize = 128,
  1706. .machine_check = machine_check_47x,
  1707. .platform = "ppc470",
  1708. },
  1709. { /* 476 iss */
  1710. .pvr_mask = 0xffff0000,
  1711. .pvr_value = 0x00050000,
  1712. .cpu_name = "476",
  1713. .cpu_features = CPU_FTRS_47X,
  1714. .cpu_user_features = COMMON_USER_BOOKE |
  1715. PPC_FEATURE_HAS_FPU,
  1716. .cpu_user_features = COMMON_USER_BOOKE,
  1717. .mmu_features = MMU_FTR_TYPE_47x |
  1718. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1719. .icache_bsize = 32,
  1720. .dcache_bsize = 128,
  1721. .machine_check = machine_check_47x,
  1722. .platform = "ppc470",
  1723. },
  1724. { /* default match */
  1725. .pvr_mask = 0x00000000,
  1726. .pvr_value = 0x00000000,
  1727. .cpu_name = "(generic 44x PPC)",
  1728. .cpu_features = CPU_FTRS_44X,
  1729. .cpu_user_features = COMMON_USER_BOOKE,
  1730. .mmu_features = MMU_FTR_TYPE_44x,
  1731. .icache_bsize = 32,
  1732. .dcache_bsize = 32,
  1733. .machine_check = machine_check_4xx,
  1734. .platform = "ppc440",
  1735. }
  1736. #endif /* CONFIG_44x */
  1737. #ifdef CONFIG_E200
  1738. { /* e200z5 */
  1739. .pvr_mask = 0xfff00000,
  1740. .pvr_value = 0x81000000,
  1741. .cpu_name = "e200z5",
  1742. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1743. .cpu_features = CPU_FTRS_E200,
  1744. .cpu_user_features = COMMON_USER_BOOKE |
  1745. PPC_FEATURE_HAS_EFP_SINGLE |
  1746. PPC_FEATURE_UNIFIED_CACHE,
  1747. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1748. .dcache_bsize = 32,
  1749. .machine_check = machine_check_e200,
  1750. .platform = "ppc5554",
  1751. },
  1752. { /* e200z6 */
  1753. .pvr_mask = 0xfff00000,
  1754. .pvr_value = 0x81100000,
  1755. .cpu_name = "e200z6",
  1756. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1757. .cpu_features = CPU_FTRS_E200,
  1758. .cpu_user_features = COMMON_USER_BOOKE |
  1759. PPC_FEATURE_HAS_SPE_COMP |
  1760. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  1761. PPC_FEATURE_UNIFIED_CACHE,
  1762. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1763. .dcache_bsize = 32,
  1764. .machine_check = machine_check_e200,
  1765. .platform = "ppc5554",
  1766. },
  1767. { /* default match */
  1768. .pvr_mask = 0x00000000,
  1769. .pvr_value = 0x00000000,
  1770. .cpu_name = "(generic E200 PPC)",
  1771. .cpu_features = CPU_FTRS_E200,
  1772. .cpu_user_features = COMMON_USER_BOOKE |
  1773. PPC_FEATURE_HAS_EFP_SINGLE |
  1774. PPC_FEATURE_UNIFIED_CACHE,
  1775. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1776. .dcache_bsize = 32,
  1777. .cpu_setup = __setup_cpu_e200,
  1778. .machine_check = machine_check_e200,
  1779. .platform = "ppc5554",
  1780. }
  1781. #endif /* CONFIG_E200 */
  1782. #ifdef CONFIG_E500
  1783. { /* e500 */
  1784. .pvr_mask = 0xffff0000,
  1785. .pvr_value = 0x80200000,
  1786. .cpu_name = "e500",
  1787. .cpu_features = CPU_FTRS_E500,
  1788. .cpu_user_features = COMMON_USER_BOOKE |
  1789. PPC_FEATURE_HAS_SPE_COMP |
  1790. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  1791. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1792. .icache_bsize = 32,
  1793. .dcache_bsize = 32,
  1794. .num_pmcs = 4,
  1795. .oprofile_cpu_type = "ppc/e500",
  1796. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1797. .cpu_setup = __setup_cpu_e500v1,
  1798. .machine_check = machine_check_e500,
  1799. .platform = "ppc8540",
  1800. },
  1801. { /* e500v2 */
  1802. .pvr_mask = 0xffff0000,
  1803. .pvr_value = 0x80210000,
  1804. .cpu_name = "e500v2",
  1805. .cpu_features = CPU_FTRS_E500_2,
  1806. .cpu_user_features = COMMON_USER_BOOKE |
  1807. PPC_FEATURE_HAS_SPE_COMP |
  1808. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  1809. PPC_FEATURE_HAS_EFP_DOUBLE_COMP,
  1810. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS,
  1811. .icache_bsize = 32,
  1812. .dcache_bsize = 32,
  1813. .num_pmcs = 4,
  1814. .oprofile_cpu_type = "ppc/e500",
  1815. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1816. .cpu_setup = __setup_cpu_e500v2,
  1817. .machine_check = machine_check_e500,
  1818. .platform = "ppc8548",
  1819. },
  1820. { /* e500mc */
  1821. .pvr_mask = 0xffff0000,
  1822. .pvr_value = 0x80230000,
  1823. .cpu_name = "e500mc",
  1824. .cpu_features = CPU_FTRS_E500MC,
  1825. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1826. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  1827. MMU_FTR_USE_TLBILX,
  1828. .icache_bsize = 64,
  1829. .dcache_bsize = 64,
  1830. .num_pmcs = 4,
  1831. .oprofile_cpu_type = "ppc/e500mc",
  1832. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1833. .cpu_setup = __setup_cpu_e500mc,
  1834. .machine_check = machine_check_e500mc,
  1835. .platform = "ppce500mc",
  1836. },
  1837. { /* default match */
  1838. .pvr_mask = 0x00000000,
  1839. .pvr_value = 0x00000000,
  1840. .cpu_name = "(generic E500 PPC)",
  1841. .cpu_features = CPU_FTRS_E500,
  1842. .cpu_user_features = COMMON_USER_BOOKE |
  1843. PPC_FEATURE_HAS_SPE_COMP |
  1844. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  1845. .mmu_features = MMU_FTR_TYPE_FSL_E,
  1846. .icache_bsize = 32,
  1847. .dcache_bsize = 32,
  1848. .machine_check = machine_check_e500,
  1849. .platform = "powerpc",
  1850. }
  1851. #endif /* CONFIG_E500 */
  1852. #endif /* CONFIG_PPC32 */
  1853. #ifdef CONFIG_PPC_BOOK3E_64
  1854. { /* This is a default entry to get going, to be replaced by
  1855. * a real one at some stage
  1856. */
  1857. #define CPU_FTRS_BASE_BOOK3E (CPU_FTR_USE_TB | \
  1858. CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_SMT | \
  1859. CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
  1860. .pvr_mask = 0x00000000,
  1861. .pvr_value = 0x00000000,
  1862. .cpu_name = "Book3E",
  1863. .cpu_features = CPU_FTRS_BASE_BOOK3E,
  1864. .cpu_user_features = COMMON_USER_PPC64,
  1865. .mmu_features = MMU_FTR_TYPE_3E | MMU_FTR_USE_TLBILX |
  1866. MMU_FTR_USE_TLBIVAX_BCAST |
  1867. MMU_FTR_LOCK_BCAST_INVAL,
  1868. .icache_bsize = 64,
  1869. .dcache_bsize = 64,
  1870. .num_pmcs = 0,
  1871. .machine_check = machine_check_generic,
  1872. .platform = "power6",
  1873. },
  1874. #endif
  1875. };
  1876. static struct cpu_spec the_cpu_spec;
  1877. static void __init setup_cpu_spec(unsigned long offset, struct cpu_spec *s)
  1878. {
  1879. struct cpu_spec *t = &the_cpu_spec;
  1880. struct cpu_spec old;
  1881. t = PTRRELOC(t);
  1882. old = *t;
  1883. /* Copy everything, then do fixups */
  1884. *t = *s;
  1885. /*
  1886. * If we are overriding a previous value derived from the real
  1887. * PVR with a new value obtained using a logical PVR value,
  1888. * don't modify the performance monitor fields.
  1889. */
  1890. if (old.num_pmcs && !s->num_pmcs) {
  1891. t->num_pmcs = old.num_pmcs;
  1892. t->pmc_type = old.pmc_type;
  1893. t->oprofile_type = old.oprofile_type;
  1894. t->oprofile_mmcra_sihv = old.oprofile_mmcra_sihv;
  1895. t->oprofile_mmcra_sipr = old.oprofile_mmcra_sipr;
  1896. t->oprofile_mmcra_clear = old.oprofile_mmcra_clear;
  1897. /*
  1898. * If we have passed through this logic once before and
  1899. * have pulled the default case because the real PVR was
  1900. * not found inside cpu_specs[], then we are possibly
  1901. * running in compatibility mode. In that case, let the
  1902. * oprofiler know which set of compatibility counters to
  1903. * pull from by making sure the oprofile_cpu_type string
  1904. * is set to that of compatibility mode. If the
  1905. * oprofile_cpu_type already has a value, then we are
  1906. * possibly overriding a real PVR with a logical one,
  1907. * and, in that case, keep the current value for
  1908. * oprofile_cpu_type.
  1909. */
  1910. if (old.oprofile_cpu_type != NULL) {
  1911. t->oprofile_cpu_type = old.oprofile_cpu_type;
  1912. t->oprofile_type = old.oprofile_type;
  1913. }
  1914. }
  1915. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  1916. /*
  1917. * Set the base platform string once; assumes
  1918. * we're called with real pvr first.
  1919. */
  1920. if (*PTRRELOC(&powerpc_base_platform) == NULL)
  1921. *PTRRELOC(&powerpc_base_platform) = t->platform;
  1922. #if defined(CONFIG_PPC64) || defined(CONFIG_BOOKE)
  1923. /* ppc64 and booke expect identify_cpu to also call setup_cpu for
  1924. * that processor. I will consolidate that at a later time, for now,
  1925. * just use #ifdef. We also don't need to PTRRELOC the function
  1926. * pointer on ppc64 and booke as we are running at 0 in real mode
  1927. * on ppc64 and reloc_offset is always 0 on booke.
  1928. */
  1929. if (s->cpu_setup) {
  1930. s->cpu_setup(offset, s);
  1931. }
  1932. #endif /* CONFIG_PPC64 || CONFIG_BOOKE */
  1933. }
  1934. struct cpu_spec * __init identify_cpu(unsigned long offset, unsigned int pvr)
  1935. {
  1936. struct cpu_spec *s = cpu_specs;
  1937. int i;
  1938. s = PTRRELOC(s);
  1939. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  1940. if ((pvr & s->pvr_mask) == s->pvr_value) {
  1941. setup_cpu_spec(offset, s);
  1942. return s;
  1943. }
  1944. }
  1945. BUG();
  1946. return NULL;
  1947. }