pm.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * Blackfin power management
  3. *
  4. * Copyright 2006-2009 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2
  7. * based on arm/mach-omap/pm.c
  8. * Copyright 2001, Cliff Brake <cbrake@accelent.com> and others
  9. */
  10. #include <linux/suspend.h>
  11. #include <linux/sched.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/slab.h>
  14. #include <linux/io.h>
  15. #include <linux/irq.h>
  16. #include <asm/cplb.h>
  17. #include <asm/gpio.h>
  18. #include <asm/dma.h>
  19. #include <asm/dpmc.h>
  20. void bfin_pm_suspend_standby_enter(void)
  21. {
  22. unsigned long flags;
  23. local_irq_save_hw(flags);
  24. bfin_pm_standby_setup();
  25. #ifdef CONFIG_PM_BFIN_SLEEP_DEEPER
  26. sleep_deeper(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]);
  27. #else
  28. sleep_mode(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]);
  29. #endif
  30. bfin_pm_standby_restore();
  31. #ifdef SIC_IWR0
  32. bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
  33. # ifdef SIC_IWR1
  34. /* BF52x system reset does not properly reset SIC_IWR1 which
  35. * will screw up the bootrom as it relies on MDMA0/1 waking it
  36. * up from IDLE instructions. See this report for more info:
  37. * http://blackfin.uclinux.org/gf/tracker/4323
  38. */
  39. if (ANOMALY_05000435)
  40. bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
  41. else
  42. bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
  43. # endif
  44. # ifdef SIC_IWR2
  45. bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
  46. # endif
  47. #else
  48. bfin_write_SIC_IWR(IWR_DISABLE_ALL);
  49. #endif
  50. local_irq_restore_hw(flags);
  51. }
  52. int bf53x_suspend_l1_mem(unsigned char *memptr)
  53. {
  54. dma_memcpy(memptr, (const void *) L1_CODE_START, L1_CODE_LENGTH);
  55. dma_memcpy(memptr + L1_CODE_LENGTH, (const void *) L1_DATA_A_START,
  56. L1_DATA_A_LENGTH);
  57. dma_memcpy(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH,
  58. (const void *) L1_DATA_B_START, L1_DATA_B_LENGTH);
  59. memcpy(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH +
  60. L1_DATA_B_LENGTH, (const void *) L1_SCRATCH_START,
  61. L1_SCRATCH_LENGTH);
  62. return 0;
  63. }
  64. int bf53x_resume_l1_mem(unsigned char *memptr)
  65. {
  66. dma_memcpy((void *) L1_CODE_START, memptr, L1_CODE_LENGTH);
  67. dma_memcpy((void *) L1_DATA_A_START, memptr + L1_CODE_LENGTH,
  68. L1_DATA_A_LENGTH);
  69. dma_memcpy((void *) L1_DATA_B_START, memptr + L1_CODE_LENGTH +
  70. L1_DATA_A_LENGTH, L1_DATA_B_LENGTH);
  71. memcpy((void *) L1_SCRATCH_START, memptr + L1_CODE_LENGTH +
  72. L1_DATA_A_LENGTH + L1_DATA_B_LENGTH, L1_SCRATCH_LENGTH);
  73. return 0;
  74. }
  75. #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
  76. static void flushinv_all_dcache(void)
  77. {
  78. u32 way, bank, subbank, set;
  79. u32 status, addr;
  80. u32 dmem_ctl = bfin_read_DMEM_CONTROL();
  81. for (bank = 0; bank < 2; ++bank) {
  82. if (!(dmem_ctl & (1 << (DMC1_P - bank))))
  83. continue;
  84. for (way = 0; way < 2; ++way)
  85. for (subbank = 0; subbank < 4; ++subbank)
  86. for (set = 0; set < 64; ++set) {
  87. bfin_write_DTEST_COMMAND(
  88. way << 26 |
  89. bank << 23 |
  90. subbank << 16 |
  91. set << 5
  92. );
  93. CSYNC();
  94. status = bfin_read_DTEST_DATA0();
  95. /* only worry about valid/dirty entries */
  96. if ((status & 0x3) != 0x3)
  97. continue;
  98. /* construct the address using the tag */
  99. addr = (status & 0xFFFFC800) | (subbank << 12) | (set << 5);
  100. /* flush it */
  101. __asm__ __volatile__("FLUSHINV[%0];" : : "a"(addr));
  102. }
  103. }
  104. }
  105. #endif
  106. int bfin_pm_suspend_mem_enter(void)
  107. {
  108. unsigned long flags;
  109. int wakeup, ret;
  110. unsigned char *memptr = kmalloc(L1_CODE_LENGTH + L1_DATA_A_LENGTH
  111. + L1_DATA_B_LENGTH + L1_SCRATCH_LENGTH,
  112. GFP_KERNEL);
  113. if (memptr == NULL) {
  114. panic("bf53x_suspend_l1_mem malloc failed");
  115. return -ENOMEM;
  116. }
  117. wakeup = bfin_read_VR_CTL() & ~FREQ;
  118. wakeup |= SCKELOW;
  119. #ifdef CONFIG_PM_BFIN_WAKE_PH6
  120. wakeup |= PHYWE;
  121. #endif
  122. #ifdef CONFIG_PM_BFIN_WAKE_GP
  123. wakeup |= GPWE;
  124. #endif
  125. local_irq_save_hw(flags);
  126. ret = blackfin_dma_suspend();
  127. if (ret) {
  128. local_irq_restore_hw(flags);
  129. kfree(memptr);
  130. return ret;
  131. }
  132. bfin_gpio_pm_hibernate_suspend();
  133. #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
  134. flushinv_all_dcache();
  135. #endif
  136. _disable_dcplb();
  137. _disable_icplb();
  138. bf53x_suspend_l1_mem(memptr);
  139. do_hibernate(wakeup | vr_wakeup); /* Goodbye */
  140. bf53x_resume_l1_mem(memptr);
  141. _enable_icplb();
  142. _enable_dcplb();
  143. bfin_gpio_pm_hibernate_restore();
  144. blackfin_dma_resume();
  145. local_irq_restore_hw(flags);
  146. kfree(memptr);
  147. return 0;
  148. }
  149. /*
  150. * bfin_pm_valid - Tell the PM core that we only support the standby sleep
  151. * state
  152. * @state: suspend state we're checking.
  153. *
  154. */
  155. static int bfin_pm_valid(suspend_state_t state)
  156. {
  157. return (state == PM_SUSPEND_STANDBY
  158. #if !(defined(BF533_FAMILY) || defined(CONFIG_BF561))
  159. /*
  160. * On BF533/2/1:
  161. * If we enter Hibernate the SCKE Pin is driven Low,
  162. * so that the SDRAM enters Self Refresh Mode.
  163. * However when the reset sequence that follows hibernate
  164. * state is executed, SCKE is driven High, taking the
  165. * SDRAM out of Self Refresh.
  166. *
  167. * If you reconfigure and access the SDRAM "very quickly",
  168. * you are likely to avoid errors, otherwise the SDRAM
  169. * start losing its contents.
  170. * An external HW workaround is possible using logic gates.
  171. */
  172. || state == PM_SUSPEND_MEM
  173. #endif
  174. );
  175. }
  176. /*
  177. * bfin_pm_enter - Actually enter a sleep state.
  178. * @state: State we're entering.
  179. *
  180. */
  181. static int bfin_pm_enter(suspend_state_t state)
  182. {
  183. switch (state) {
  184. case PM_SUSPEND_STANDBY:
  185. bfin_pm_suspend_standby_enter();
  186. break;
  187. case PM_SUSPEND_MEM:
  188. bfin_pm_suspend_mem_enter();
  189. break;
  190. default:
  191. return -EINVAL;
  192. }
  193. return 0;
  194. }
  195. struct platform_suspend_ops bfin_pm_ops = {
  196. .enter = bfin_pm_enter,
  197. .valid = bfin_pm_valid,
  198. };
  199. static int __init bfin_pm_init(void)
  200. {
  201. suspend_set_ops(&bfin_pm_ops);
  202. return 0;
  203. }
  204. __initcall(bfin_pm_init);