clock.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. /*
  2. * OMAP clock: data structure definitions, function prototypes, shared macros
  3. *
  4. * Copyright (C) 2004-2005, 2008-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ARCH_ARM_OMAP_CLOCK_H
  13. #define __ARCH_ARM_OMAP_CLOCK_H
  14. #include <linux/list.h>
  15. struct module;
  16. struct clk;
  17. struct clockdomain;
  18. struct clkops {
  19. int (*enable)(struct clk *);
  20. void (*disable)(struct clk *);
  21. void (*find_idlest)(struct clk *, void __iomem **,
  22. u8 *, u8 *);
  23. void (*find_companion)(struct clk *, void __iomem **,
  24. u8 *);
  25. };
  26. #ifdef CONFIG_ARCH_OMAP2PLUS
  27. struct clksel_rate {
  28. u32 val;
  29. u8 div;
  30. u8 flags;
  31. };
  32. struct clksel {
  33. struct clk *parent;
  34. const struct clksel_rate *rates;
  35. };
  36. /**
  37. * struct dpll_data - DPLL registers and integration data
  38. * @mult_div1_reg: register containing the DPLL M and N bitfields
  39. * @mult_mask: mask of the DPLL M bitfield in @mult_div1_reg
  40. * @div1_mask: mask of the DPLL N bitfield in @mult_div1_reg
  41. * @clk_bypass: struct clk pointer to the clock's bypass clock input
  42. * @clk_ref: struct clk pointer to the clock's reference clock input
  43. * @control_reg: register containing the DPLL mode bitfield
  44. * @enable_mask: mask of the DPLL mode bitfield in @control_reg
  45. * @rate_tolerance: maximum variance allowed from target rate (in Hz)
  46. * @last_rounded_rate: cache of the last rate result of omap2_dpll_round_rate()
  47. * @last_rounded_m: cache of the last M result of omap2_dpll_round_rate()
  48. * @max_multiplier: maximum valid non-bypass multiplier value (actual)
  49. * @last_rounded_n: cache of the last N result of omap2_dpll_round_rate()
  50. * @min_divider: minimum valid non-bypass divider value (actual)
  51. * @max_divider: maximum valid non-bypass divider value (actual)
  52. * @modes: possible values of @enable_mask
  53. * @autoidle_reg: register containing the DPLL autoidle mode bitfield
  54. * @idlest_reg: register containing the DPLL idle status bitfield
  55. * @autoidle_mask: mask of the DPLL autoidle mode bitfield in @autoidle_reg
  56. * @freqsel_mask: mask of the DPLL jitter correction bitfield in @control_reg
  57. * @idlest_mask: mask of the DPLL idle status bitfield in @idlest_reg
  58. * @auto_recal_bit: bitshift of the driftguard enable bit in @control_reg
  59. * @recal_en_bit: bitshift of the PRM_IRQENABLE_* bit for recalibration IRQs
  60. * @recal_st_bit: bitshift of the PRM_IRQSTATUS_* bit for recalibration IRQs
  61. * @flags: DPLL type/features (see below)
  62. *
  63. * Possible values for @flags:
  64. * DPLL_J_TYPE: "J-type DPLL" (only some 36xx, 4xxx DPLLs)
  65. * NO_DCO_SEL: don't program DCO (only for some J-type DPLLs)
  66. * @freqsel_mask is only used on the OMAP34xx family and AM35xx.
  67. *
  68. * XXX Some DPLLs have multiple bypass inputs, so it's not technically
  69. * correct to only have one @clk_bypass pointer.
  70. *
  71. * XXX @rate_tolerance should probably be deprecated - currently there
  72. * don't seem to be any usecases for DPLL rounding that is not exact.
  73. *
  74. * XXX The runtime-variable fields (@last_rounded_rate, @last_rounded_m,
  75. * @last_rounded_n) should be separated from the runtime-fixed fields
  76. * and placed into a differenct structure, so that the runtime-fixed data
  77. * can be placed into read-only space.
  78. */
  79. struct dpll_data {
  80. void __iomem *mult_div1_reg;
  81. u32 mult_mask;
  82. u32 div1_mask;
  83. struct clk *clk_bypass;
  84. struct clk *clk_ref;
  85. void __iomem *control_reg;
  86. u32 enable_mask;
  87. unsigned int rate_tolerance;
  88. unsigned long last_rounded_rate;
  89. u16 last_rounded_m;
  90. u16 max_multiplier;
  91. u8 last_rounded_n;
  92. u8 min_divider;
  93. u8 max_divider;
  94. u8 modes;
  95. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  96. void __iomem *autoidle_reg;
  97. void __iomem *idlest_reg;
  98. u32 autoidle_mask;
  99. u32 freqsel_mask;
  100. u32 idlest_mask;
  101. u8 auto_recal_bit;
  102. u8 recal_en_bit;
  103. u8 recal_st_bit;
  104. u8 flags;
  105. # endif
  106. };
  107. #endif
  108. struct clk {
  109. struct list_head node;
  110. const struct clkops *ops;
  111. const char *name;
  112. struct clk *parent;
  113. struct list_head children;
  114. struct list_head sibling; /* node for children */
  115. unsigned long rate;
  116. void __iomem *enable_reg;
  117. unsigned long (*recalc)(struct clk *);
  118. int (*set_rate)(struct clk *, unsigned long);
  119. long (*round_rate)(struct clk *, unsigned long);
  120. void (*init)(struct clk *);
  121. __u8 enable_bit;
  122. __s8 usecount;
  123. u8 fixed_div;
  124. u8 flags;
  125. #ifdef CONFIG_ARCH_OMAP2PLUS
  126. void __iomem *clksel_reg;
  127. u32 clksel_mask;
  128. const struct clksel *clksel;
  129. struct dpll_data *dpll_data;
  130. const char *clkdm_name;
  131. struct clockdomain *clkdm;
  132. #else
  133. __u8 rate_offset;
  134. __u8 src_offset;
  135. #endif
  136. #if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
  137. struct dentry *dent; /* For visible tree hierarchy */
  138. #endif
  139. };
  140. struct cpufreq_frequency_table;
  141. struct clk_functions {
  142. int (*clk_enable)(struct clk *clk);
  143. void (*clk_disable)(struct clk *clk);
  144. long (*clk_round_rate)(struct clk *clk, unsigned long rate);
  145. int (*clk_set_rate)(struct clk *clk, unsigned long rate);
  146. int (*clk_set_parent)(struct clk *clk, struct clk *parent);
  147. void (*clk_allow_idle)(struct clk *clk);
  148. void (*clk_deny_idle)(struct clk *clk);
  149. void (*clk_disable_unused)(struct clk *clk);
  150. #ifdef CONFIG_CPU_FREQ
  151. void (*clk_init_cpufreq_table)(struct cpufreq_frequency_table **);
  152. void (*clk_exit_cpufreq_table)(struct cpufreq_frequency_table **);
  153. #endif
  154. };
  155. extern int mpurate;
  156. extern int clk_init(struct clk_functions *custom_clocks);
  157. extern void clk_preinit(struct clk *clk);
  158. extern int clk_register(struct clk *clk);
  159. extern void clk_reparent(struct clk *child, struct clk *parent);
  160. extern void clk_unregister(struct clk *clk);
  161. extern void propagate_rate(struct clk *clk);
  162. extern void recalculate_root_clocks(void);
  163. extern unsigned long followparent_recalc(struct clk *clk);
  164. extern void clk_enable_init_clocks(void);
  165. unsigned long omap_fixed_divisor_recalc(struct clk *clk);
  166. #ifdef CONFIG_CPU_FREQ
  167. extern void clk_init_cpufreq_table(struct cpufreq_frequency_table **table);
  168. extern void clk_exit_cpufreq_table(struct cpufreq_frequency_table **table);
  169. #endif
  170. extern struct clk *omap_clk_get_by_name(const char *name);
  171. extern const struct clkops clkops_null;
  172. extern struct clk dummy_ck;
  173. /* Clock flags */
  174. #define ENABLE_REG_32BIT (1 << 0) /* Use 32-bit access */
  175. #define CLOCK_IDLE_CONTROL (1 << 1)
  176. #define CLOCK_NO_IDLE_PARENT (1 << 2)
  177. #define ENABLE_ON_INIT (1 << 3) /* Enable upon framework init */
  178. #define INVERT_ENABLE (1 << 4) /* 0 enables, 1 disables */
  179. /* Clksel_rate flags */
  180. #define RATE_IN_242X (1 << 0)
  181. #define RATE_IN_243X (1 << 1)
  182. #define RATE_IN_3XXX (1 << 2) /* rates common to all OMAP3 */
  183. #define RATE_IN_3430ES2 (1 << 3) /* 3430ES2 rates only */
  184. #define RATE_IN_36XX (1 << 4)
  185. #define RATE_IN_4430 (1 << 5)
  186. #define RATE_IN_24XX (RATE_IN_242X | RATE_IN_243X)
  187. #define RATE_IN_3430ES2PLUS (RATE_IN_3430ES2 | RATE_IN_36XX)
  188. #endif