gpio.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. #include <plat/powerdomain.h>
  29. /*
  30. * OMAP1510 GPIO registers
  31. */
  32. #define OMAP1510_GPIO_BASE 0xfffce000
  33. #define OMAP1510_GPIO_DATA_INPUT 0x00
  34. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  35. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  36. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  37. #define OMAP1510_GPIO_INT_MASK 0x10
  38. #define OMAP1510_GPIO_INT_STATUS 0x14
  39. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  40. #define OMAP1510_IH_GPIO_BASE 64
  41. /*
  42. * OMAP1610 specific GPIO registers
  43. */
  44. #define OMAP1610_GPIO1_BASE 0xfffbe400
  45. #define OMAP1610_GPIO2_BASE 0xfffbec00
  46. #define OMAP1610_GPIO3_BASE 0xfffbb400
  47. #define OMAP1610_GPIO4_BASE 0xfffbbc00
  48. #define OMAP1610_GPIO_REVISION 0x0000
  49. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  50. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  51. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  52. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  53. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  54. #define OMAP1610_GPIO_DATAIN 0x002c
  55. #define OMAP1610_GPIO_DATAOUT 0x0030
  56. #define OMAP1610_GPIO_DIRECTION 0x0034
  57. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  58. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  59. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  60. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  61. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  62. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  63. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  64. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  65. /*
  66. * OMAP7XX specific GPIO registers
  67. */
  68. #define OMAP7XX_GPIO1_BASE 0xfffbc000
  69. #define OMAP7XX_GPIO2_BASE 0xfffbc800
  70. #define OMAP7XX_GPIO3_BASE 0xfffbd000
  71. #define OMAP7XX_GPIO4_BASE 0xfffbd800
  72. #define OMAP7XX_GPIO5_BASE 0xfffbe000
  73. #define OMAP7XX_GPIO6_BASE 0xfffbe800
  74. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  75. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  76. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  77. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  78. #define OMAP7XX_GPIO_INT_MASK 0x10
  79. #define OMAP7XX_GPIO_INT_STATUS 0x14
  80. #define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
  81. /*
  82. * omap24xx specific GPIO registers
  83. */
  84. #define OMAP242X_GPIO1_BASE 0x48018000
  85. #define OMAP242X_GPIO2_BASE 0x4801a000
  86. #define OMAP242X_GPIO3_BASE 0x4801c000
  87. #define OMAP242X_GPIO4_BASE 0x4801e000
  88. #define OMAP243X_GPIO1_BASE 0x4900C000
  89. #define OMAP243X_GPIO2_BASE 0x4900E000
  90. #define OMAP243X_GPIO3_BASE 0x49010000
  91. #define OMAP243X_GPIO4_BASE 0x49012000
  92. #define OMAP243X_GPIO5_BASE 0x480B6000
  93. #define OMAP24XX_GPIO_REVISION 0x0000
  94. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  95. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  96. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  97. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  98. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  99. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  100. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  101. #define OMAP24XX_GPIO_CTRL 0x0030
  102. #define OMAP24XX_GPIO_OE 0x0034
  103. #define OMAP24XX_GPIO_DATAIN 0x0038
  104. #define OMAP24XX_GPIO_DATAOUT 0x003c
  105. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  106. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  107. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  108. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  109. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  110. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  111. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  112. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  113. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  114. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  115. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  116. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  117. #define OMAP4_GPIO_REVISION 0x0000
  118. #define OMAP4_GPIO_SYSCONFIG 0x0010
  119. #define OMAP4_GPIO_EOI 0x0020
  120. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  121. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  122. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  123. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  124. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  125. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  126. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  127. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  128. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  129. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  130. #define OMAP4_GPIO_SYSSTATUS 0x0114
  131. #define OMAP4_GPIO_IRQENABLE1 0x011c
  132. #define OMAP4_GPIO_WAKE_EN 0x0120
  133. #define OMAP4_GPIO_IRQSTATUS2 0x0128
  134. #define OMAP4_GPIO_IRQENABLE2 0x012c
  135. #define OMAP4_GPIO_CTRL 0x0130
  136. #define OMAP4_GPIO_OE 0x0134
  137. #define OMAP4_GPIO_DATAIN 0x0138
  138. #define OMAP4_GPIO_DATAOUT 0x013c
  139. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  140. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  141. #define OMAP4_GPIO_RISINGDETECT 0x0148
  142. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  143. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  144. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  145. #define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
  146. #define OMAP4_GPIO_SETIRQENABLE1 0x0164
  147. #define OMAP4_GPIO_CLEARWKUENA 0x0180
  148. #define OMAP4_GPIO_SETWKUENA 0x0184
  149. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  150. #define OMAP4_GPIO_SETDATAOUT 0x0194
  151. /*
  152. * omap34xx specific GPIO registers
  153. */
  154. #define OMAP34XX_GPIO1_BASE 0x48310000
  155. #define OMAP34XX_GPIO2_BASE 0x49050000
  156. #define OMAP34XX_GPIO3_BASE 0x49052000
  157. #define OMAP34XX_GPIO4_BASE 0x49054000
  158. #define OMAP34XX_GPIO5_BASE 0x49056000
  159. #define OMAP34XX_GPIO6_BASE 0x49058000
  160. /*
  161. * OMAP44XX specific GPIO registers
  162. */
  163. #define OMAP44XX_GPIO1_BASE 0x4a310000
  164. #define OMAP44XX_GPIO2_BASE 0x48055000
  165. #define OMAP44XX_GPIO3_BASE 0x48057000
  166. #define OMAP44XX_GPIO4_BASE 0x48059000
  167. #define OMAP44XX_GPIO5_BASE 0x4805B000
  168. #define OMAP44XX_GPIO6_BASE 0x4805D000
  169. struct gpio_bank {
  170. unsigned long pbase;
  171. void __iomem *base;
  172. u16 irq;
  173. u16 virtual_irq_start;
  174. int method;
  175. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  176. u32 suspend_wakeup;
  177. u32 saved_wakeup;
  178. #endif
  179. #ifdef CONFIG_ARCH_OMAP2PLUS
  180. u32 non_wakeup_gpios;
  181. u32 enabled_non_wakeup_gpios;
  182. u32 saved_datain;
  183. u32 saved_fallingdetect;
  184. u32 saved_risingdetect;
  185. #endif
  186. u32 level_mask;
  187. u32 toggle_mask;
  188. spinlock_t lock;
  189. struct gpio_chip chip;
  190. struct clk *dbck;
  191. u32 mod_usage;
  192. u32 dbck_enable_mask;
  193. };
  194. #define METHOD_MPUIO 0
  195. #define METHOD_GPIO_1510 1
  196. #define METHOD_GPIO_1610 2
  197. #define METHOD_GPIO_7XX 3
  198. #define METHOD_GPIO_24XX 5
  199. #define METHOD_GPIO_44XX 6
  200. #ifdef CONFIG_ARCH_OMAP16XX
  201. static struct gpio_bank gpio_bank_1610[5] = {
  202. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  203. METHOD_MPUIO },
  204. { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  205. METHOD_GPIO_1610 },
  206. { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
  207. METHOD_GPIO_1610 },
  208. { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
  209. METHOD_GPIO_1610 },
  210. { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
  211. METHOD_GPIO_1610 },
  212. };
  213. #endif
  214. #ifdef CONFIG_ARCH_OMAP15XX
  215. static struct gpio_bank gpio_bank_1510[2] = {
  216. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  217. METHOD_MPUIO },
  218. { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  219. METHOD_GPIO_1510 }
  220. };
  221. #endif
  222. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  223. static struct gpio_bank gpio_bank_7xx[7] = {
  224. { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
  225. METHOD_MPUIO },
  226. { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
  227. METHOD_GPIO_7XX },
  228. { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  229. METHOD_GPIO_7XX },
  230. { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  231. METHOD_GPIO_7XX },
  232. { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  233. METHOD_GPIO_7XX },
  234. { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  235. METHOD_GPIO_7XX },
  236. { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  237. METHOD_GPIO_7XX },
  238. };
  239. #endif
  240. #ifdef CONFIG_ARCH_OMAP2
  241. static struct gpio_bank gpio_bank_242x[4] = {
  242. { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  243. METHOD_GPIO_24XX },
  244. { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  245. METHOD_GPIO_24XX },
  246. { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  247. METHOD_GPIO_24XX },
  248. { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  249. METHOD_GPIO_24XX },
  250. };
  251. static struct gpio_bank gpio_bank_243x[5] = {
  252. { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  253. METHOD_GPIO_24XX },
  254. { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  255. METHOD_GPIO_24XX },
  256. { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  257. METHOD_GPIO_24XX },
  258. { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  259. METHOD_GPIO_24XX },
  260. { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  261. METHOD_GPIO_24XX },
  262. };
  263. #endif
  264. #ifdef CONFIG_ARCH_OMAP3
  265. static struct gpio_bank gpio_bank_34xx[6] = {
  266. { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
  267. METHOD_GPIO_24XX },
  268. { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  269. METHOD_GPIO_24XX },
  270. { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  271. METHOD_GPIO_24XX },
  272. { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  273. METHOD_GPIO_24XX },
  274. { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  275. METHOD_GPIO_24XX },
  276. { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  277. METHOD_GPIO_24XX },
  278. };
  279. struct omap3_gpio_regs {
  280. u32 sysconfig;
  281. u32 irqenable1;
  282. u32 irqenable2;
  283. u32 wake_en;
  284. u32 ctrl;
  285. u32 oe;
  286. u32 leveldetect0;
  287. u32 leveldetect1;
  288. u32 risingdetect;
  289. u32 fallingdetect;
  290. u32 dataout;
  291. };
  292. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  293. #endif
  294. #ifdef CONFIG_ARCH_OMAP4
  295. static struct gpio_bank gpio_bank_44xx[6] = {
  296. { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
  297. METHOD_GPIO_44XX },
  298. { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
  299. METHOD_GPIO_44XX },
  300. { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
  301. METHOD_GPIO_44XX },
  302. { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
  303. METHOD_GPIO_44XX },
  304. { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
  305. METHOD_GPIO_44XX },
  306. { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
  307. METHOD_GPIO_44XX },
  308. };
  309. #endif
  310. static struct gpio_bank *gpio_bank;
  311. static int gpio_bank_count;
  312. static inline struct gpio_bank *get_gpio_bank(int gpio)
  313. {
  314. if (cpu_is_omap15xx()) {
  315. if (OMAP_GPIO_IS_MPUIO(gpio))
  316. return &gpio_bank[0];
  317. return &gpio_bank[1];
  318. }
  319. if (cpu_is_omap16xx()) {
  320. if (OMAP_GPIO_IS_MPUIO(gpio))
  321. return &gpio_bank[0];
  322. return &gpio_bank[1 + (gpio >> 4)];
  323. }
  324. if (cpu_is_omap7xx()) {
  325. if (OMAP_GPIO_IS_MPUIO(gpio))
  326. return &gpio_bank[0];
  327. return &gpio_bank[1 + (gpio >> 5)];
  328. }
  329. if (cpu_is_omap24xx())
  330. return &gpio_bank[gpio >> 5];
  331. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  332. return &gpio_bank[gpio >> 5];
  333. BUG();
  334. return NULL;
  335. }
  336. static inline int get_gpio_index(int gpio)
  337. {
  338. if (cpu_is_omap7xx())
  339. return gpio & 0x1f;
  340. if (cpu_is_omap24xx())
  341. return gpio & 0x1f;
  342. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  343. return gpio & 0x1f;
  344. return gpio & 0x0f;
  345. }
  346. static inline int gpio_valid(int gpio)
  347. {
  348. if (gpio < 0)
  349. return -1;
  350. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  351. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  352. return -1;
  353. return 0;
  354. }
  355. if (cpu_is_omap15xx() && gpio < 16)
  356. return 0;
  357. if ((cpu_is_omap16xx()) && gpio < 64)
  358. return 0;
  359. if (cpu_is_omap7xx() && gpio < 192)
  360. return 0;
  361. if (cpu_is_omap24xx() && gpio < 128)
  362. return 0;
  363. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  364. return 0;
  365. return -1;
  366. }
  367. static int check_gpio(int gpio)
  368. {
  369. if (unlikely(gpio_valid(gpio) < 0)) {
  370. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  371. dump_stack();
  372. return -1;
  373. }
  374. return 0;
  375. }
  376. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  377. {
  378. void __iomem *reg = bank->base;
  379. u32 l;
  380. switch (bank->method) {
  381. #ifdef CONFIG_ARCH_OMAP1
  382. case METHOD_MPUIO:
  383. reg += OMAP_MPUIO_IO_CNTL;
  384. break;
  385. #endif
  386. #ifdef CONFIG_ARCH_OMAP15XX
  387. case METHOD_GPIO_1510:
  388. reg += OMAP1510_GPIO_DIR_CONTROL;
  389. break;
  390. #endif
  391. #ifdef CONFIG_ARCH_OMAP16XX
  392. case METHOD_GPIO_1610:
  393. reg += OMAP1610_GPIO_DIRECTION;
  394. break;
  395. #endif
  396. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  397. case METHOD_GPIO_7XX:
  398. reg += OMAP7XX_GPIO_DIR_CONTROL;
  399. break;
  400. #endif
  401. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  402. case METHOD_GPIO_24XX:
  403. reg += OMAP24XX_GPIO_OE;
  404. break;
  405. #endif
  406. #if defined(CONFIG_ARCH_OMAP4)
  407. case METHOD_GPIO_44XX:
  408. reg += OMAP4_GPIO_OE;
  409. break;
  410. #endif
  411. default:
  412. WARN_ON(1);
  413. return;
  414. }
  415. l = __raw_readl(reg);
  416. if (is_input)
  417. l |= 1 << gpio;
  418. else
  419. l &= ~(1 << gpio);
  420. __raw_writel(l, reg);
  421. }
  422. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  423. {
  424. void __iomem *reg = bank->base;
  425. u32 l = 0;
  426. switch (bank->method) {
  427. #ifdef CONFIG_ARCH_OMAP1
  428. case METHOD_MPUIO:
  429. reg += OMAP_MPUIO_OUTPUT;
  430. l = __raw_readl(reg);
  431. if (enable)
  432. l |= 1 << gpio;
  433. else
  434. l &= ~(1 << gpio);
  435. break;
  436. #endif
  437. #ifdef CONFIG_ARCH_OMAP15XX
  438. case METHOD_GPIO_1510:
  439. reg += OMAP1510_GPIO_DATA_OUTPUT;
  440. l = __raw_readl(reg);
  441. if (enable)
  442. l |= 1 << gpio;
  443. else
  444. l &= ~(1 << gpio);
  445. break;
  446. #endif
  447. #ifdef CONFIG_ARCH_OMAP16XX
  448. case METHOD_GPIO_1610:
  449. if (enable)
  450. reg += OMAP1610_GPIO_SET_DATAOUT;
  451. else
  452. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  453. l = 1 << gpio;
  454. break;
  455. #endif
  456. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  457. case METHOD_GPIO_7XX:
  458. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  459. l = __raw_readl(reg);
  460. if (enable)
  461. l |= 1 << gpio;
  462. else
  463. l &= ~(1 << gpio);
  464. break;
  465. #endif
  466. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  467. case METHOD_GPIO_24XX:
  468. if (enable)
  469. reg += OMAP24XX_GPIO_SETDATAOUT;
  470. else
  471. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  472. l = 1 << gpio;
  473. break;
  474. #endif
  475. #ifdef CONFIG_ARCH_OMAP4
  476. case METHOD_GPIO_44XX:
  477. if (enable)
  478. reg += OMAP4_GPIO_SETDATAOUT;
  479. else
  480. reg += OMAP4_GPIO_CLEARDATAOUT;
  481. l = 1 << gpio;
  482. break;
  483. #endif
  484. default:
  485. WARN_ON(1);
  486. return;
  487. }
  488. __raw_writel(l, reg);
  489. }
  490. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  491. {
  492. void __iomem *reg;
  493. if (check_gpio(gpio) < 0)
  494. return -EINVAL;
  495. reg = bank->base;
  496. switch (bank->method) {
  497. #ifdef CONFIG_ARCH_OMAP1
  498. case METHOD_MPUIO:
  499. reg += OMAP_MPUIO_INPUT_LATCH;
  500. break;
  501. #endif
  502. #ifdef CONFIG_ARCH_OMAP15XX
  503. case METHOD_GPIO_1510:
  504. reg += OMAP1510_GPIO_DATA_INPUT;
  505. break;
  506. #endif
  507. #ifdef CONFIG_ARCH_OMAP16XX
  508. case METHOD_GPIO_1610:
  509. reg += OMAP1610_GPIO_DATAIN;
  510. break;
  511. #endif
  512. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  513. case METHOD_GPIO_7XX:
  514. reg += OMAP7XX_GPIO_DATA_INPUT;
  515. break;
  516. #endif
  517. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  518. case METHOD_GPIO_24XX:
  519. reg += OMAP24XX_GPIO_DATAIN;
  520. break;
  521. #endif
  522. #ifdef CONFIG_ARCH_OMAP4
  523. case METHOD_GPIO_44XX:
  524. reg += OMAP4_GPIO_DATAIN;
  525. break;
  526. #endif
  527. default:
  528. return -EINVAL;
  529. }
  530. return (__raw_readl(reg)
  531. & (1 << get_gpio_index(gpio))) != 0;
  532. }
  533. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  534. {
  535. void __iomem *reg;
  536. if (check_gpio(gpio) < 0)
  537. return -EINVAL;
  538. reg = bank->base;
  539. switch (bank->method) {
  540. #ifdef CONFIG_ARCH_OMAP1
  541. case METHOD_MPUIO:
  542. reg += OMAP_MPUIO_OUTPUT;
  543. break;
  544. #endif
  545. #ifdef CONFIG_ARCH_OMAP15XX
  546. case METHOD_GPIO_1510:
  547. reg += OMAP1510_GPIO_DATA_OUTPUT;
  548. break;
  549. #endif
  550. #ifdef CONFIG_ARCH_OMAP16XX
  551. case METHOD_GPIO_1610:
  552. reg += OMAP1610_GPIO_DATAOUT;
  553. break;
  554. #endif
  555. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  556. case METHOD_GPIO_7XX:
  557. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  558. break;
  559. #endif
  560. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  561. case METHOD_GPIO_24XX:
  562. reg += OMAP24XX_GPIO_DATAOUT;
  563. break;
  564. #endif
  565. #ifdef CONFIG_ARCH_OMAP4
  566. case METHOD_GPIO_44XX:
  567. reg += OMAP4_GPIO_DATAOUT;
  568. break;
  569. #endif
  570. default:
  571. return -EINVAL;
  572. }
  573. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  574. }
  575. #define MOD_REG_BIT(reg, bit_mask, set) \
  576. do { \
  577. int l = __raw_readl(base + reg); \
  578. if (set) l |= bit_mask; \
  579. else l &= ~bit_mask; \
  580. __raw_writel(l, base + reg); \
  581. } while(0)
  582. /**
  583. * _set_gpio_debounce - low level gpio debounce time
  584. * @bank: the gpio bank we're acting upon
  585. * @gpio: the gpio number on this @gpio
  586. * @debounce: debounce time to use
  587. *
  588. * OMAP's debounce time is in 31us steps so we need
  589. * to convert and round up to the closest unit.
  590. */
  591. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  592. unsigned debounce)
  593. {
  594. void __iomem *reg = bank->base;
  595. u32 val;
  596. u32 l;
  597. if (debounce < 32)
  598. debounce = 0x01;
  599. else if (debounce > 7936)
  600. debounce = 0xff;
  601. else
  602. debounce = (debounce / 0x1f) - 1;
  603. l = 1 << get_gpio_index(gpio);
  604. if (cpu_is_omap44xx())
  605. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  606. else
  607. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  608. __raw_writel(debounce, reg);
  609. reg = bank->base;
  610. if (cpu_is_omap44xx())
  611. reg += OMAP4_GPIO_DEBOUNCENABLE;
  612. else
  613. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  614. val = __raw_readl(reg);
  615. if (debounce) {
  616. val |= l;
  617. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  618. clk_enable(bank->dbck);
  619. } else {
  620. val &= ~l;
  621. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  622. clk_disable(bank->dbck);
  623. }
  624. bank->dbck_enable_mask = val;
  625. __raw_writel(val, reg);
  626. }
  627. #ifdef CONFIG_ARCH_OMAP2PLUS
  628. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  629. int trigger)
  630. {
  631. void __iomem *base = bank->base;
  632. u32 gpio_bit = 1 << gpio;
  633. u32 val;
  634. if (cpu_is_omap44xx()) {
  635. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  636. trigger & IRQ_TYPE_LEVEL_LOW);
  637. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  638. trigger & IRQ_TYPE_LEVEL_HIGH);
  639. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  640. trigger & IRQ_TYPE_EDGE_RISING);
  641. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  642. trigger & IRQ_TYPE_EDGE_FALLING);
  643. } else {
  644. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  645. trigger & IRQ_TYPE_LEVEL_LOW);
  646. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  647. trigger & IRQ_TYPE_LEVEL_HIGH);
  648. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  649. trigger & IRQ_TYPE_EDGE_RISING);
  650. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  651. trigger & IRQ_TYPE_EDGE_FALLING);
  652. }
  653. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  654. if (cpu_is_omap44xx()) {
  655. if (trigger != 0)
  656. __raw_writel(1 << gpio, bank->base+
  657. OMAP4_GPIO_IRQWAKEN0);
  658. else {
  659. val = __raw_readl(bank->base +
  660. OMAP4_GPIO_IRQWAKEN0);
  661. __raw_writel(val & (~(1 << gpio)), bank->base +
  662. OMAP4_GPIO_IRQWAKEN0);
  663. }
  664. } else {
  665. /*
  666. * GPIO wakeup request can only be generated on edge
  667. * transitions
  668. */
  669. if (trigger & IRQ_TYPE_EDGE_BOTH)
  670. __raw_writel(1 << gpio, bank->base
  671. + OMAP24XX_GPIO_SETWKUENA);
  672. else
  673. __raw_writel(1 << gpio, bank->base
  674. + OMAP24XX_GPIO_CLEARWKUENA);
  675. }
  676. }
  677. /* This part needs to be executed always for OMAP34xx */
  678. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  679. /*
  680. * Log the edge gpio and manually trigger the IRQ
  681. * after resume if the input level changes
  682. * to avoid irq lost during PER RET/OFF mode
  683. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  684. */
  685. if (trigger & IRQ_TYPE_EDGE_BOTH)
  686. bank->enabled_non_wakeup_gpios |= gpio_bit;
  687. else
  688. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  689. }
  690. if (cpu_is_omap44xx()) {
  691. bank->level_mask =
  692. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  693. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  694. } else {
  695. bank->level_mask =
  696. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  697. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  698. }
  699. }
  700. #endif
  701. #ifdef CONFIG_ARCH_OMAP1
  702. /*
  703. * This only applies to chips that can't do both rising and falling edge
  704. * detection at once. For all other chips, this function is a noop.
  705. */
  706. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  707. {
  708. void __iomem *reg = bank->base;
  709. u32 l = 0;
  710. switch (bank->method) {
  711. case METHOD_MPUIO:
  712. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  713. break;
  714. #ifdef CONFIG_ARCH_OMAP15XX
  715. case METHOD_GPIO_1510:
  716. reg += OMAP1510_GPIO_INT_CONTROL;
  717. break;
  718. #endif
  719. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  720. case METHOD_GPIO_7XX:
  721. reg += OMAP7XX_GPIO_INT_CONTROL;
  722. break;
  723. #endif
  724. default:
  725. return;
  726. }
  727. l = __raw_readl(reg);
  728. if ((l >> gpio) & 1)
  729. l &= ~(1 << gpio);
  730. else
  731. l |= 1 << gpio;
  732. __raw_writel(l, reg);
  733. }
  734. #endif
  735. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  736. {
  737. void __iomem *reg = bank->base;
  738. u32 l = 0;
  739. switch (bank->method) {
  740. #ifdef CONFIG_ARCH_OMAP1
  741. case METHOD_MPUIO:
  742. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  743. l = __raw_readl(reg);
  744. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  745. bank->toggle_mask |= 1 << gpio;
  746. if (trigger & IRQ_TYPE_EDGE_RISING)
  747. l |= 1 << gpio;
  748. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  749. l &= ~(1 << gpio);
  750. else
  751. goto bad;
  752. break;
  753. #endif
  754. #ifdef CONFIG_ARCH_OMAP15XX
  755. case METHOD_GPIO_1510:
  756. reg += OMAP1510_GPIO_INT_CONTROL;
  757. l = __raw_readl(reg);
  758. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  759. bank->toggle_mask |= 1 << gpio;
  760. if (trigger & IRQ_TYPE_EDGE_RISING)
  761. l |= 1 << gpio;
  762. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  763. l &= ~(1 << gpio);
  764. else
  765. goto bad;
  766. break;
  767. #endif
  768. #ifdef CONFIG_ARCH_OMAP16XX
  769. case METHOD_GPIO_1610:
  770. if (gpio & 0x08)
  771. reg += OMAP1610_GPIO_EDGE_CTRL2;
  772. else
  773. reg += OMAP1610_GPIO_EDGE_CTRL1;
  774. gpio &= 0x07;
  775. l = __raw_readl(reg);
  776. l &= ~(3 << (gpio << 1));
  777. if (trigger & IRQ_TYPE_EDGE_RISING)
  778. l |= 2 << (gpio << 1);
  779. if (trigger & IRQ_TYPE_EDGE_FALLING)
  780. l |= 1 << (gpio << 1);
  781. if (trigger)
  782. /* Enable wake-up during idle for dynamic tick */
  783. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  784. else
  785. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  786. break;
  787. #endif
  788. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  789. case METHOD_GPIO_7XX:
  790. reg += OMAP7XX_GPIO_INT_CONTROL;
  791. l = __raw_readl(reg);
  792. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  793. bank->toggle_mask |= 1 << gpio;
  794. if (trigger & IRQ_TYPE_EDGE_RISING)
  795. l |= 1 << gpio;
  796. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  797. l &= ~(1 << gpio);
  798. else
  799. goto bad;
  800. break;
  801. #endif
  802. #ifdef CONFIG_ARCH_OMAP2PLUS
  803. case METHOD_GPIO_24XX:
  804. case METHOD_GPIO_44XX:
  805. set_24xx_gpio_triggering(bank, gpio, trigger);
  806. break;
  807. #endif
  808. default:
  809. goto bad;
  810. }
  811. __raw_writel(l, reg);
  812. return 0;
  813. bad:
  814. return -EINVAL;
  815. }
  816. static int gpio_irq_type(unsigned irq, unsigned type)
  817. {
  818. struct gpio_bank *bank;
  819. unsigned gpio;
  820. int retval;
  821. unsigned long flags;
  822. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  823. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  824. else
  825. gpio = irq - IH_GPIO_BASE;
  826. if (check_gpio(gpio) < 0)
  827. return -EINVAL;
  828. if (type & ~IRQ_TYPE_SENSE_MASK)
  829. return -EINVAL;
  830. /* OMAP1 allows only only edge triggering */
  831. if (!cpu_class_is_omap2()
  832. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  833. return -EINVAL;
  834. bank = get_irq_chip_data(irq);
  835. spin_lock_irqsave(&bank->lock, flags);
  836. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  837. if (retval == 0) {
  838. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  839. irq_desc[irq].status |= type;
  840. }
  841. spin_unlock_irqrestore(&bank->lock, flags);
  842. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  843. __set_irq_handler_unlocked(irq, handle_level_irq);
  844. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  845. __set_irq_handler_unlocked(irq, handle_edge_irq);
  846. return retval;
  847. }
  848. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  849. {
  850. void __iomem *reg = bank->base;
  851. switch (bank->method) {
  852. #ifdef CONFIG_ARCH_OMAP1
  853. case METHOD_MPUIO:
  854. /* MPUIO irqstatus is reset by reading the status register,
  855. * so do nothing here */
  856. return;
  857. #endif
  858. #ifdef CONFIG_ARCH_OMAP15XX
  859. case METHOD_GPIO_1510:
  860. reg += OMAP1510_GPIO_INT_STATUS;
  861. break;
  862. #endif
  863. #ifdef CONFIG_ARCH_OMAP16XX
  864. case METHOD_GPIO_1610:
  865. reg += OMAP1610_GPIO_IRQSTATUS1;
  866. break;
  867. #endif
  868. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  869. case METHOD_GPIO_7XX:
  870. reg += OMAP7XX_GPIO_INT_STATUS;
  871. break;
  872. #endif
  873. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  874. case METHOD_GPIO_24XX:
  875. reg += OMAP24XX_GPIO_IRQSTATUS1;
  876. break;
  877. #endif
  878. #if defined(CONFIG_ARCH_OMAP4)
  879. case METHOD_GPIO_44XX:
  880. reg += OMAP4_GPIO_IRQSTATUS0;
  881. break;
  882. #endif
  883. default:
  884. WARN_ON(1);
  885. return;
  886. }
  887. __raw_writel(gpio_mask, reg);
  888. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  889. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  890. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  891. else if (cpu_is_omap44xx())
  892. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  893. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  894. __raw_writel(gpio_mask, reg);
  895. /* Flush posted write for the irq status to avoid spurious interrupts */
  896. __raw_readl(reg);
  897. }
  898. }
  899. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  900. {
  901. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  902. }
  903. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  904. {
  905. void __iomem *reg = bank->base;
  906. int inv = 0;
  907. u32 l;
  908. u32 mask;
  909. switch (bank->method) {
  910. #ifdef CONFIG_ARCH_OMAP1
  911. case METHOD_MPUIO:
  912. reg += OMAP_MPUIO_GPIO_MASKIT;
  913. mask = 0xffff;
  914. inv = 1;
  915. break;
  916. #endif
  917. #ifdef CONFIG_ARCH_OMAP15XX
  918. case METHOD_GPIO_1510:
  919. reg += OMAP1510_GPIO_INT_MASK;
  920. mask = 0xffff;
  921. inv = 1;
  922. break;
  923. #endif
  924. #ifdef CONFIG_ARCH_OMAP16XX
  925. case METHOD_GPIO_1610:
  926. reg += OMAP1610_GPIO_IRQENABLE1;
  927. mask = 0xffff;
  928. break;
  929. #endif
  930. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  931. case METHOD_GPIO_7XX:
  932. reg += OMAP7XX_GPIO_INT_MASK;
  933. mask = 0xffffffff;
  934. inv = 1;
  935. break;
  936. #endif
  937. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  938. case METHOD_GPIO_24XX:
  939. reg += OMAP24XX_GPIO_IRQENABLE1;
  940. mask = 0xffffffff;
  941. break;
  942. #endif
  943. #if defined(CONFIG_ARCH_OMAP4)
  944. case METHOD_GPIO_44XX:
  945. reg += OMAP4_GPIO_IRQSTATUSSET0;
  946. mask = 0xffffffff;
  947. break;
  948. #endif
  949. default:
  950. WARN_ON(1);
  951. return 0;
  952. }
  953. l = __raw_readl(reg);
  954. if (inv)
  955. l = ~l;
  956. l &= mask;
  957. return l;
  958. }
  959. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  960. {
  961. void __iomem *reg = bank->base;
  962. u32 l;
  963. switch (bank->method) {
  964. #ifdef CONFIG_ARCH_OMAP1
  965. case METHOD_MPUIO:
  966. reg += OMAP_MPUIO_GPIO_MASKIT;
  967. l = __raw_readl(reg);
  968. if (enable)
  969. l &= ~(gpio_mask);
  970. else
  971. l |= gpio_mask;
  972. break;
  973. #endif
  974. #ifdef CONFIG_ARCH_OMAP15XX
  975. case METHOD_GPIO_1510:
  976. reg += OMAP1510_GPIO_INT_MASK;
  977. l = __raw_readl(reg);
  978. if (enable)
  979. l &= ~(gpio_mask);
  980. else
  981. l |= gpio_mask;
  982. break;
  983. #endif
  984. #ifdef CONFIG_ARCH_OMAP16XX
  985. case METHOD_GPIO_1610:
  986. if (enable)
  987. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  988. else
  989. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  990. l = gpio_mask;
  991. break;
  992. #endif
  993. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  994. case METHOD_GPIO_7XX:
  995. reg += OMAP7XX_GPIO_INT_MASK;
  996. l = __raw_readl(reg);
  997. if (enable)
  998. l &= ~(gpio_mask);
  999. else
  1000. l |= gpio_mask;
  1001. break;
  1002. #endif
  1003. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1004. case METHOD_GPIO_24XX:
  1005. if (enable)
  1006. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  1007. else
  1008. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  1009. l = gpio_mask;
  1010. break;
  1011. #endif
  1012. #ifdef CONFIG_ARCH_OMAP4
  1013. case METHOD_GPIO_44XX:
  1014. if (enable)
  1015. reg += OMAP4_GPIO_IRQSTATUSSET0;
  1016. else
  1017. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  1018. l = gpio_mask;
  1019. break;
  1020. #endif
  1021. default:
  1022. WARN_ON(1);
  1023. return;
  1024. }
  1025. __raw_writel(l, reg);
  1026. }
  1027. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  1028. {
  1029. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  1030. }
  1031. /*
  1032. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  1033. * 1510 does not seem to have a wake-up register. If JTAG is connected
  1034. * to the target, system will wake up always on GPIO events. While
  1035. * system is running all registered GPIO interrupts need to have wake-up
  1036. * enabled. When system is suspended, only selected GPIO interrupts need
  1037. * to have wake-up enabled.
  1038. */
  1039. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  1040. {
  1041. unsigned long uninitialized_var(flags);
  1042. switch (bank->method) {
  1043. #ifdef CONFIG_ARCH_OMAP16XX
  1044. case METHOD_MPUIO:
  1045. case METHOD_GPIO_1610:
  1046. spin_lock_irqsave(&bank->lock, flags);
  1047. if (enable)
  1048. bank->suspend_wakeup |= (1 << gpio);
  1049. else
  1050. bank->suspend_wakeup &= ~(1 << gpio);
  1051. spin_unlock_irqrestore(&bank->lock, flags);
  1052. return 0;
  1053. #endif
  1054. #ifdef CONFIG_ARCH_OMAP2PLUS
  1055. case METHOD_GPIO_24XX:
  1056. case METHOD_GPIO_44XX:
  1057. if (bank->non_wakeup_gpios & (1 << gpio)) {
  1058. printk(KERN_ERR "Unable to modify wakeup on "
  1059. "non-wakeup GPIO%d\n",
  1060. (bank - gpio_bank) * 32 + gpio);
  1061. return -EINVAL;
  1062. }
  1063. spin_lock_irqsave(&bank->lock, flags);
  1064. if (enable)
  1065. bank->suspend_wakeup |= (1 << gpio);
  1066. else
  1067. bank->suspend_wakeup &= ~(1 << gpio);
  1068. spin_unlock_irqrestore(&bank->lock, flags);
  1069. return 0;
  1070. #endif
  1071. default:
  1072. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  1073. bank->method);
  1074. return -EINVAL;
  1075. }
  1076. }
  1077. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  1078. {
  1079. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  1080. _set_gpio_irqenable(bank, gpio, 0);
  1081. _clear_gpio_irqstatus(bank, gpio);
  1082. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1083. }
  1084. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  1085. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  1086. {
  1087. unsigned int gpio = irq - IH_GPIO_BASE;
  1088. struct gpio_bank *bank;
  1089. int retval;
  1090. if (check_gpio(gpio) < 0)
  1091. return -ENODEV;
  1092. bank = get_irq_chip_data(irq);
  1093. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  1094. return retval;
  1095. }
  1096. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  1097. {
  1098. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1099. unsigned long flags;
  1100. spin_lock_irqsave(&bank->lock, flags);
  1101. /* Set trigger to none. You need to enable the desired trigger with
  1102. * request_irq() or set_irq_type().
  1103. */
  1104. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1105. #ifdef CONFIG_ARCH_OMAP15XX
  1106. if (bank->method == METHOD_GPIO_1510) {
  1107. void __iomem *reg;
  1108. /* Claim the pin for MPU */
  1109. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1110. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1111. }
  1112. #endif
  1113. if (!cpu_class_is_omap1()) {
  1114. if (!bank->mod_usage) {
  1115. void __iomem *reg = bank->base;
  1116. u32 ctrl;
  1117. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1118. reg += OMAP24XX_GPIO_CTRL;
  1119. else if (cpu_is_omap44xx())
  1120. reg += OMAP4_GPIO_CTRL;
  1121. ctrl = __raw_readl(reg);
  1122. /* Module is enabled, clocks are not gated */
  1123. ctrl &= 0xFFFFFFFE;
  1124. __raw_writel(ctrl, reg);
  1125. }
  1126. bank->mod_usage |= 1 << offset;
  1127. }
  1128. spin_unlock_irqrestore(&bank->lock, flags);
  1129. return 0;
  1130. }
  1131. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1132. {
  1133. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1134. unsigned long flags;
  1135. spin_lock_irqsave(&bank->lock, flags);
  1136. #ifdef CONFIG_ARCH_OMAP16XX
  1137. if (bank->method == METHOD_GPIO_1610) {
  1138. /* Disable wake-up during idle for dynamic tick */
  1139. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1140. __raw_writel(1 << offset, reg);
  1141. }
  1142. #endif
  1143. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1144. if (bank->method == METHOD_GPIO_24XX) {
  1145. /* Disable wake-up during idle for dynamic tick */
  1146. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1147. __raw_writel(1 << offset, reg);
  1148. }
  1149. #endif
  1150. #ifdef CONFIG_ARCH_OMAP4
  1151. if (bank->method == METHOD_GPIO_44XX) {
  1152. /* Disable wake-up during idle for dynamic tick */
  1153. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1154. __raw_writel(1 << offset, reg);
  1155. }
  1156. #endif
  1157. if (!cpu_class_is_omap1()) {
  1158. bank->mod_usage &= ~(1 << offset);
  1159. if (!bank->mod_usage) {
  1160. void __iomem *reg = bank->base;
  1161. u32 ctrl;
  1162. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1163. reg += OMAP24XX_GPIO_CTRL;
  1164. else if (cpu_is_omap44xx())
  1165. reg += OMAP4_GPIO_CTRL;
  1166. ctrl = __raw_readl(reg);
  1167. /* Module is disabled, clocks are gated */
  1168. ctrl |= 1;
  1169. __raw_writel(ctrl, reg);
  1170. }
  1171. }
  1172. _reset_gpio(bank, bank->chip.base + offset);
  1173. spin_unlock_irqrestore(&bank->lock, flags);
  1174. }
  1175. /*
  1176. * We need to unmask the GPIO bank interrupt as soon as possible to
  1177. * avoid missing GPIO interrupts for other lines in the bank.
  1178. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1179. * in the bank to avoid missing nested interrupts for a GPIO line.
  1180. * If we wait to unmask individual GPIO lines in the bank after the
  1181. * line's interrupt handler has been run, we may miss some nested
  1182. * interrupts.
  1183. */
  1184. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1185. {
  1186. void __iomem *isr_reg = NULL;
  1187. u32 isr;
  1188. unsigned int gpio_irq, gpio_index;
  1189. struct gpio_bank *bank;
  1190. u32 retrigger = 0;
  1191. int unmasked = 0;
  1192. desc->chip->ack(irq);
  1193. bank = get_irq_data(irq);
  1194. #ifdef CONFIG_ARCH_OMAP1
  1195. if (bank->method == METHOD_MPUIO)
  1196. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1197. #endif
  1198. #ifdef CONFIG_ARCH_OMAP15XX
  1199. if (bank->method == METHOD_GPIO_1510)
  1200. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1201. #endif
  1202. #if defined(CONFIG_ARCH_OMAP16XX)
  1203. if (bank->method == METHOD_GPIO_1610)
  1204. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1205. #endif
  1206. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1207. if (bank->method == METHOD_GPIO_7XX)
  1208. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  1209. #endif
  1210. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1211. if (bank->method == METHOD_GPIO_24XX)
  1212. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1213. #endif
  1214. #if defined(CONFIG_ARCH_OMAP4)
  1215. if (bank->method == METHOD_GPIO_44XX)
  1216. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1217. #endif
  1218. while(1) {
  1219. u32 isr_saved, level_mask = 0;
  1220. u32 enabled;
  1221. enabled = _get_gpio_irqbank_mask(bank);
  1222. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1223. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1224. isr &= 0x0000ffff;
  1225. if (cpu_class_is_omap2()) {
  1226. level_mask = bank->level_mask & enabled;
  1227. }
  1228. /* clear edge sensitive interrupts before handler(s) are
  1229. called so that we don't miss any interrupt occurred while
  1230. executing them */
  1231. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1232. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1233. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1234. /* if there is only edge sensitive GPIO pin interrupts
  1235. configured, we could unmask GPIO bank interrupt immediately */
  1236. if (!level_mask && !unmasked) {
  1237. unmasked = 1;
  1238. desc->chip->unmask(irq);
  1239. }
  1240. isr |= retrigger;
  1241. retrigger = 0;
  1242. if (!isr)
  1243. break;
  1244. gpio_irq = bank->virtual_irq_start;
  1245. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1246. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1247. if (!(isr & 1))
  1248. continue;
  1249. #ifdef CONFIG_ARCH_OMAP1
  1250. /*
  1251. * Some chips can't respond to both rising and falling
  1252. * at the same time. If this irq was requested with
  1253. * both flags, we need to flip the ICR data for the IRQ
  1254. * to respond to the IRQ for the opposite direction.
  1255. * This will be indicated in the bank toggle_mask.
  1256. */
  1257. if (bank->toggle_mask & (1 << gpio_index))
  1258. _toggle_gpio_edge_triggering(bank, gpio_index);
  1259. #endif
  1260. generic_handle_irq(gpio_irq);
  1261. }
  1262. }
  1263. /* if bank has any level sensitive GPIO pin interrupt
  1264. configured, we must unmask the bank interrupt only after
  1265. handler(s) are executed in order to avoid spurious bank
  1266. interrupt */
  1267. if (!unmasked)
  1268. desc->chip->unmask(irq);
  1269. }
  1270. static void gpio_irq_shutdown(unsigned int irq)
  1271. {
  1272. unsigned int gpio = irq - IH_GPIO_BASE;
  1273. struct gpio_bank *bank = get_irq_chip_data(irq);
  1274. _reset_gpio(bank, gpio);
  1275. }
  1276. static void gpio_ack_irq(unsigned int irq)
  1277. {
  1278. unsigned int gpio = irq - IH_GPIO_BASE;
  1279. struct gpio_bank *bank = get_irq_chip_data(irq);
  1280. _clear_gpio_irqstatus(bank, gpio);
  1281. }
  1282. static void gpio_mask_irq(unsigned int irq)
  1283. {
  1284. unsigned int gpio = irq - IH_GPIO_BASE;
  1285. struct gpio_bank *bank = get_irq_chip_data(irq);
  1286. _set_gpio_irqenable(bank, gpio, 0);
  1287. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1288. }
  1289. static void gpio_unmask_irq(unsigned int irq)
  1290. {
  1291. unsigned int gpio = irq - IH_GPIO_BASE;
  1292. struct gpio_bank *bank = get_irq_chip_data(irq);
  1293. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1294. struct irq_desc *desc = irq_to_desc(irq);
  1295. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1296. if (trigger)
  1297. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1298. /* For level-triggered GPIOs, the clearing must be done after
  1299. * the HW source is cleared, thus after the handler has run */
  1300. if (bank->level_mask & irq_mask) {
  1301. _set_gpio_irqenable(bank, gpio, 0);
  1302. _clear_gpio_irqstatus(bank, gpio);
  1303. }
  1304. _set_gpio_irqenable(bank, gpio, 1);
  1305. }
  1306. static struct irq_chip gpio_irq_chip = {
  1307. .name = "GPIO",
  1308. .shutdown = gpio_irq_shutdown,
  1309. .ack = gpio_ack_irq,
  1310. .mask = gpio_mask_irq,
  1311. .unmask = gpio_unmask_irq,
  1312. .set_type = gpio_irq_type,
  1313. .set_wake = gpio_wake_enable,
  1314. };
  1315. /*---------------------------------------------------------------------*/
  1316. #ifdef CONFIG_ARCH_OMAP1
  1317. /* MPUIO uses the always-on 32k clock */
  1318. static void mpuio_ack_irq(unsigned int irq)
  1319. {
  1320. /* The ISR is reset automatically, so do nothing here. */
  1321. }
  1322. static void mpuio_mask_irq(unsigned int irq)
  1323. {
  1324. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1325. struct gpio_bank *bank = get_irq_chip_data(irq);
  1326. _set_gpio_irqenable(bank, gpio, 0);
  1327. }
  1328. static void mpuio_unmask_irq(unsigned int irq)
  1329. {
  1330. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1331. struct gpio_bank *bank = get_irq_chip_data(irq);
  1332. _set_gpio_irqenable(bank, gpio, 1);
  1333. }
  1334. static struct irq_chip mpuio_irq_chip = {
  1335. .name = "MPUIO",
  1336. .ack = mpuio_ack_irq,
  1337. .mask = mpuio_mask_irq,
  1338. .unmask = mpuio_unmask_irq,
  1339. .set_type = gpio_irq_type,
  1340. #ifdef CONFIG_ARCH_OMAP16XX
  1341. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1342. .set_wake = gpio_wake_enable,
  1343. #endif
  1344. };
  1345. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1346. #ifdef CONFIG_ARCH_OMAP16XX
  1347. #include <linux/platform_device.h>
  1348. static int omap_mpuio_suspend_noirq(struct device *dev)
  1349. {
  1350. struct platform_device *pdev = to_platform_device(dev);
  1351. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1352. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1353. unsigned long flags;
  1354. spin_lock_irqsave(&bank->lock, flags);
  1355. bank->saved_wakeup = __raw_readl(mask_reg);
  1356. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1357. spin_unlock_irqrestore(&bank->lock, flags);
  1358. return 0;
  1359. }
  1360. static int omap_mpuio_resume_noirq(struct device *dev)
  1361. {
  1362. struct platform_device *pdev = to_platform_device(dev);
  1363. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1364. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1365. unsigned long flags;
  1366. spin_lock_irqsave(&bank->lock, flags);
  1367. __raw_writel(bank->saved_wakeup, mask_reg);
  1368. spin_unlock_irqrestore(&bank->lock, flags);
  1369. return 0;
  1370. }
  1371. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1372. .suspend_noirq = omap_mpuio_suspend_noirq,
  1373. .resume_noirq = omap_mpuio_resume_noirq,
  1374. };
  1375. /* use platform_driver for this, now that there's no longer any
  1376. * point to sys_device (other than not disturbing old code).
  1377. */
  1378. static struct platform_driver omap_mpuio_driver = {
  1379. .driver = {
  1380. .name = "mpuio",
  1381. .pm = &omap_mpuio_dev_pm_ops,
  1382. },
  1383. };
  1384. static struct platform_device omap_mpuio_device = {
  1385. .name = "mpuio",
  1386. .id = -1,
  1387. .dev = {
  1388. .driver = &omap_mpuio_driver.driver,
  1389. }
  1390. /* could list the /proc/iomem resources */
  1391. };
  1392. static inline void mpuio_init(void)
  1393. {
  1394. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1395. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1396. (void) platform_device_register(&omap_mpuio_device);
  1397. }
  1398. #else
  1399. static inline void mpuio_init(void) {}
  1400. #endif /* 16xx */
  1401. #else
  1402. extern struct irq_chip mpuio_irq_chip;
  1403. #define bank_is_mpuio(bank) 0
  1404. static inline void mpuio_init(void) {}
  1405. #endif
  1406. /*---------------------------------------------------------------------*/
  1407. /* REVISIT these are stupid implementations! replace by ones that
  1408. * don't switch on METHOD_* and which mostly avoid spinlocks
  1409. */
  1410. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1411. {
  1412. struct gpio_bank *bank;
  1413. unsigned long flags;
  1414. bank = container_of(chip, struct gpio_bank, chip);
  1415. spin_lock_irqsave(&bank->lock, flags);
  1416. _set_gpio_direction(bank, offset, 1);
  1417. spin_unlock_irqrestore(&bank->lock, flags);
  1418. return 0;
  1419. }
  1420. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1421. {
  1422. void __iomem *reg = bank->base;
  1423. switch (bank->method) {
  1424. case METHOD_MPUIO:
  1425. reg += OMAP_MPUIO_IO_CNTL;
  1426. break;
  1427. case METHOD_GPIO_1510:
  1428. reg += OMAP1510_GPIO_DIR_CONTROL;
  1429. break;
  1430. case METHOD_GPIO_1610:
  1431. reg += OMAP1610_GPIO_DIRECTION;
  1432. break;
  1433. case METHOD_GPIO_7XX:
  1434. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1435. break;
  1436. case METHOD_GPIO_24XX:
  1437. reg += OMAP24XX_GPIO_OE;
  1438. break;
  1439. case METHOD_GPIO_44XX:
  1440. reg += OMAP4_GPIO_OE;
  1441. break;
  1442. default:
  1443. WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
  1444. return -EINVAL;
  1445. }
  1446. return __raw_readl(reg) & mask;
  1447. }
  1448. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1449. {
  1450. struct gpio_bank *bank;
  1451. void __iomem *reg;
  1452. int gpio;
  1453. u32 mask;
  1454. gpio = chip->base + offset;
  1455. bank = get_gpio_bank(gpio);
  1456. reg = bank->base;
  1457. mask = 1 << get_gpio_index(gpio);
  1458. if (gpio_is_input(bank, mask))
  1459. return _get_gpio_datain(bank, gpio);
  1460. else
  1461. return _get_gpio_dataout(bank, gpio);
  1462. }
  1463. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1464. {
  1465. struct gpio_bank *bank;
  1466. unsigned long flags;
  1467. bank = container_of(chip, struct gpio_bank, chip);
  1468. spin_lock_irqsave(&bank->lock, flags);
  1469. _set_gpio_dataout(bank, offset, value);
  1470. _set_gpio_direction(bank, offset, 0);
  1471. spin_unlock_irqrestore(&bank->lock, flags);
  1472. return 0;
  1473. }
  1474. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  1475. unsigned debounce)
  1476. {
  1477. struct gpio_bank *bank;
  1478. unsigned long flags;
  1479. bank = container_of(chip, struct gpio_bank, chip);
  1480. spin_lock_irqsave(&bank->lock, flags);
  1481. _set_gpio_debounce(bank, offset, debounce);
  1482. spin_unlock_irqrestore(&bank->lock, flags);
  1483. return 0;
  1484. }
  1485. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1486. {
  1487. struct gpio_bank *bank;
  1488. unsigned long flags;
  1489. bank = container_of(chip, struct gpio_bank, chip);
  1490. spin_lock_irqsave(&bank->lock, flags);
  1491. _set_gpio_dataout(bank, offset, value);
  1492. spin_unlock_irqrestore(&bank->lock, flags);
  1493. }
  1494. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1495. {
  1496. struct gpio_bank *bank;
  1497. bank = container_of(chip, struct gpio_bank, chip);
  1498. return bank->virtual_irq_start + offset;
  1499. }
  1500. /*---------------------------------------------------------------------*/
  1501. static int initialized;
  1502. #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
  1503. static struct clk * gpio_ick;
  1504. #endif
  1505. #if defined(CONFIG_ARCH_OMAP2)
  1506. static struct clk * gpio_fck;
  1507. #endif
  1508. #if defined(CONFIG_ARCH_OMAP2430)
  1509. static struct clk * gpio5_ick;
  1510. static struct clk * gpio5_fck;
  1511. #endif
  1512. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1513. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1514. #endif
  1515. static void __init omap_gpio_show_rev(void)
  1516. {
  1517. u32 rev;
  1518. if (cpu_is_omap16xx())
  1519. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1520. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1521. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1522. else if (cpu_is_omap44xx())
  1523. rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
  1524. else
  1525. return;
  1526. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1527. (rev >> 4) & 0x0f, rev & 0x0f);
  1528. }
  1529. /* This lock class tells lockdep that GPIO irqs are in a different
  1530. * category than their parents, so it won't report false recursion.
  1531. */
  1532. static struct lock_class_key gpio_lock_class;
  1533. static int __init _omap_gpio_init(void)
  1534. {
  1535. int i;
  1536. int gpio = 0;
  1537. struct gpio_bank *bank;
  1538. int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
  1539. char clk_name[11];
  1540. initialized = 1;
  1541. #if defined(CONFIG_ARCH_OMAP1)
  1542. if (cpu_is_omap15xx()) {
  1543. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1544. if (IS_ERR(gpio_ick))
  1545. printk("Could not get arm_gpio_ck\n");
  1546. else
  1547. clk_enable(gpio_ick);
  1548. }
  1549. #endif
  1550. #if defined(CONFIG_ARCH_OMAP2)
  1551. if (cpu_class_is_omap2()) {
  1552. gpio_ick = clk_get(NULL, "gpios_ick");
  1553. if (IS_ERR(gpio_ick))
  1554. printk("Could not get gpios_ick\n");
  1555. else
  1556. clk_enable(gpio_ick);
  1557. gpio_fck = clk_get(NULL, "gpios_fck");
  1558. if (IS_ERR(gpio_fck))
  1559. printk("Could not get gpios_fck\n");
  1560. else
  1561. clk_enable(gpio_fck);
  1562. /*
  1563. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1564. */
  1565. #if defined(CONFIG_ARCH_OMAP2430)
  1566. if (cpu_is_omap2430()) {
  1567. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1568. if (IS_ERR(gpio5_ick))
  1569. printk("Could not get gpio5_ick\n");
  1570. else
  1571. clk_enable(gpio5_ick);
  1572. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1573. if (IS_ERR(gpio5_fck))
  1574. printk("Could not get gpio5_fck\n");
  1575. else
  1576. clk_enable(gpio5_fck);
  1577. }
  1578. #endif
  1579. }
  1580. #endif
  1581. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1582. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1583. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1584. sprintf(clk_name, "gpio%d_ick", i + 1);
  1585. gpio_iclks[i] = clk_get(NULL, clk_name);
  1586. if (IS_ERR(gpio_iclks[i]))
  1587. printk(KERN_ERR "Could not get %s\n", clk_name);
  1588. else
  1589. clk_enable(gpio_iclks[i]);
  1590. }
  1591. }
  1592. #endif
  1593. #ifdef CONFIG_ARCH_OMAP15XX
  1594. if (cpu_is_omap15xx()) {
  1595. gpio_bank_count = 2;
  1596. gpio_bank = gpio_bank_1510;
  1597. bank_size = SZ_2K;
  1598. }
  1599. #endif
  1600. #if defined(CONFIG_ARCH_OMAP16XX)
  1601. if (cpu_is_omap16xx()) {
  1602. gpio_bank_count = 5;
  1603. gpio_bank = gpio_bank_1610;
  1604. bank_size = SZ_2K;
  1605. }
  1606. #endif
  1607. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1608. if (cpu_is_omap7xx()) {
  1609. gpio_bank_count = 7;
  1610. gpio_bank = gpio_bank_7xx;
  1611. bank_size = SZ_2K;
  1612. }
  1613. #endif
  1614. #ifdef CONFIG_ARCH_OMAP2
  1615. if (cpu_is_omap242x()) {
  1616. gpio_bank_count = 4;
  1617. gpio_bank = gpio_bank_242x;
  1618. }
  1619. if (cpu_is_omap243x()) {
  1620. gpio_bank_count = 5;
  1621. gpio_bank = gpio_bank_243x;
  1622. }
  1623. #endif
  1624. #ifdef CONFIG_ARCH_OMAP3
  1625. if (cpu_is_omap34xx()) {
  1626. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1627. gpio_bank = gpio_bank_34xx;
  1628. }
  1629. #endif
  1630. #ifdef CONFIG_ARCH_OMAP4
  1631. if (cpu_is_omap44xx()) {
  1632. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1633. gpio_bank = gpio_bank_44xx;
  1634. }
  1635. #endif
  1636. for (i = 0; i < gpio_bank_count; i++) {
  1637. int j, gpio_count = 16;
  1638. bank = &gpio_bank[i];
  1639. spin_lock_init(&bank->lock);
  1640. /* Static mapping, never released */
  1641. bank->base = ioremap(bank->pbase, bank_size);
  1642. if (!bank->base) {
  1643. printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
  1644. continue;
  1645. }
  1646. if (bank_is_mpuio(bank))
  1647. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1648. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1649. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1650. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1651. }
  1652. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1653. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1654. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1655. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1656. }
  1657. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1658. __raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
  1659. __raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
  1660. gpio_count = 32; /* 7xx has 32-bit GPIOs */
  1661. }
  1662. #ifdef CONFIG_ARCH_OMAP2PLUS
  1663. if ((bank->method == METHOD_GPIO_24XX) ||
  1664. (bank->method == METHOD_GPIO_44XX)) {
  1665. static const u32 non_wakeup_gpios[] = {
  1666. 0xe203ffc0, 0x08700040
  1667. };
  1668. if (cpu_is_omap44xx()) {
  1669. __raw_writel(0xffffffff, bank->base +
  1670. OMAP4_GPIO_IRQSTATUSCLR0);
  1671. __raw_writew(0x0015, bank->base +
  1672. OMAP4_GPIO_SYSCONFIG);
  1673. __raw_writel(0x00000000, bank->base +
  1674. OMAP4_GPIO_DEBOUNCENABLE);
  1675. /*
  1676. * Initialize interface clock ungated,
  1677. * module enabled
  1678. */
  1679. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1680. } else {
  1681. __raw_writel(0x00000000, bank->base +
  1682. OMAP24XX_GPIO_IRQENABLE1);
  1683. __raw_writel(0xffffffff, bank->base +
  1684. OMAP24XX_GPIO_IRQSTATUS1);
  1685. __raw_writew(0x0015, bank->base +
  1686. OMAP24XX_GPIO_SYSCONFIG);
  1687. __raw_writel(0x00000000, bank->base +
  1688. OMAP24XX_GPIO_DEBOUNCE_EN);
  1689. /*
  1690. * Initialize interface clock ungated,
  1691. * module enabled
  1692. */
  1693. __raw_writel(0, bank->base +
  1694. OMAP24XX_GPIO_CTRL);
  1695. }
  1696. if (cpu_is_omap24xx() &&
  1697. i < ARRAY_SIZE(non_wakeup_gpios))
  1698. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1699. gpio_count = 32;
  1700. }
  1701. #endif
  1702. bank->mod_usage = 0;
  1703. /* REVISIT eventually switch from OMAP-specific gpio structs
  1704. * over to the generic ones
  1705. */
  1706. bank->chip.request = omap_gpio_request;
  1707. bank->chip.free = omap_gpio_free;
  1708. bank->chip.direction_input = gpio_input;
  1709. bank->chip.get = gpio_get;
  1710. bank->chip.direction_output = gpio_output;
  1711. bank->chip.set_debounce = gpio_debounce;
  1712. bank->chip.set = gpio_set;
  1713. bank->chip.to_irq = gpio_2irq;
  1714. if (bank_is_mpuio(bank)) {
  1715. bank->chip.label = "mpuio";
  1716. #ifdef CONFIG_ARCH_OMAP16XX
  1717. bank->chip.dev = &omap_mpuio_device.dev;
  1718. #endif
  1719. bank->chip.base = OMAP_MPUIO(0);
  1720. } else {
  1721. bank->chip.label = "gpio";
  1722. bank->chip.base = gpio;
  1723. gpio += gpio_count;
  1724. }
  1725. bank->chip.ngpio = gpio_count;
  1726. gpiochip_add(&bank->chip);
  1727. for (j = bank->virtual_irq_start;
  1728. j < bank->virtual_irq_start + gpio_count; j++) {
  1729. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1730. set_irq_chip_data(j, bank);
  1731. if (bank_is_mpuio(bank))
  1732. set_irq_chip(j, &mpuio_irq_chip);
  1733. else
  1734. set_irq_chip(j, &gpio_irq_chip);
  1735. set_irq_handler(j, handle_simple_irq);
  1736. set_irq_flags(j, IRQF_VALID);
  1737. }
  1738. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1739. set_irq_data(bank->irq, bank);
  1740. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1741. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1742. bank->dbck = clk_get(NULL, clk_name);
  1743. if (IS_ERR(bank->dbck))
  1744. printk(KERN_ERR "Could not get %s\n", clk_name);
  1745. }
  1746. }
  1747. /* Enable system clock for GPIO module.
  1748. * The CAM_CLK_CTRL *is* really the right place. */
  1749. if (cpu_is_omap16xx())
  1750. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1751. /* Enable autoidle for the OCP interface */
  1752. if (cpu_is_omap24xx())
  1753. omap_writel(1 << 0, 0x48019010);
  1754. if (cpu_is_omap34xx())
  1755. omap_writel(1 << 0, 0x48306814);
  1756. omap_gpio_show_rev();
  1757. return 0;
  1758. }
  1759. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1760. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1761. {
  1762. int i;
  1763. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1764. return 0;
  1765. for (i = 0; i < gpio_bank_count; i++) {
  1766. struct gpio_bank *bank = &gpio_bank[i];
  1767. void __iomem *wake_status;
  1768. void __iomem *wake_clear;
  1769. void __iomem *wake_set;
  1770. unsigned long flags;
  1771. switch (bank->method) {
  1772. #ifdef CONFIG_ARCH_OMAP16XX
  1773. case METHOD_GPIO_1610:
  1774. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1775. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1776. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1777. break;
  1778. #endif
  1779. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1780. case METHOD_GPIO_24XX:
  1781. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1782. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1783. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1784. break;
  1785. #endif
  1786. #ifdef CONFIG_ARCH_OMAP4
  1787. case METHOD_GPIO_44XX:
  1788. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1789. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1790. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1791. break;
  1792. #endif
  1793. default:
  1794. continue;
  1795. }
  1796. spin_lock_irqsave(&bank->lock, flags);
  1797. bank->saved_wakeup = __raw_readl(wake_status);
  1798. __raw_writel(0xffffffff, wake_clear);
  1799. __raw_writel(bank->suspend_wakeup, wake_set);
  1800. spin_unlock_irqrestore(&bank->lock, flags);
  1801. }
  1802. return 0;
  1803. }
  1804. static int omap_gpio_resume(struct sys_device *dev)
  1805. {
  1806. int i;
  1807. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1808. return 0;
  1809. for (i = 0; i < gpio_bank_count; i++) {
  1810. struct gpio_bank *bank = &gpio_bank[i];
  1811. void __iomem *wake_clear;
  1812. void __iomem *wake_set;
  1813. unsigned long flags;
  1814. switch (bank->method) {
  1815. #ifdef CONFIG_ARCH_OMAP16XX
  1816. case METHOD_GPIO_1610:
  1817. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1818. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1819. break;
  1820. #endif
  1821. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1822. case METHOD_GPIO_24XX:
  1823. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1824. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1825. break;
  1826. #endif
  1827. #ifdef CONFIG_ARCH_OMAP4
  1828. case METHOD_GPIO_44XX:
  1829. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1830. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1831. break;
  1832. #endif
  1833. default:
  1834. continue;
  1835. }
  1836. spin_lock_irqsave(&bank->lock, flags);
  1837. __raw_writel(0xffffffff, wake_clear);
  1838. __raw_writel(bank->saved_wakeup, wake_set);
  1839. spin_unlock_irqrestore(&bank->lock, flags);
  1840. }
  1841. return 0;
  1842. }
  1843. static struct sysdev_class omap_gpio_sysclass = {
  1844. .name = "gpio",
  1845. .suspend = omap_gpio_suspend,
  1846. .resume = omap_gpio_resume,
  1847. };
  1848. static struct sys_device omap_gpio_device = {
  1849. .id = 0,
  1850. .cls = &omap_gpio_sysclass,
  1851. };
  1852. #endif
  1853. #ifdef CONFIG_ARCH_OMAP2PLUS
  1854. static int workaround_enabled;
  1855. void omap2_gpio_prepare_for_idle(int power_state)
  1856. {
  1857. int i, c = 0;
  1858. int min = 0;
  1859. if (cpu_is_omap34xx())
  1860. min = 1;
  1861. for (i = min; i < gpio_bank_count; i++) {
  1862. struct gpio_bank *bank = &gpio_bank[i];
  1863. u32 l1, l2;
  1864. if (bank->dbck_enable_mask)
  1865. clk_disable(bank->dbck);
  1866. if (power_state > PWRDM_POWER_OFF)
  1867. continue;
  1868. /* If going to OFF, remove triggering for all
  1869. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1870. * generated. See OMAP2420 Errata item 1.101. */
  1871. if (!(bank->enabled_non_wakeup_gpios))
  1872. continue;
  1873. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1874. bank->saved_datain = __raw_readl(bank->base +
  1875. OMAP24XX_GPIO_DATAIN);
  1876. l1 = __raw_readl(bank->base +
  1877. OMAP24XX_GPIO_FALLINGDETECT);
  1878. l2 = __raw_readl(bank->base +
  1879. OMAP24XX_GPIO_RISINGDETECT);
  1880. }
  1881. if (cpu_is_omap44xx()) {
  1882. bank->saved_datain = __raw_readl(bank->base +
  1883. OMAP4_GPIO_DATAIN);
  1884. l1 = __raw_readl(bank->base +
  1885. OMAP4_GPIO_FALLINGDETECT);
  1886. l2 = __raw_readl(bank->base +
  1887. OMAP4_GPIO_RISINGDETECT);
  1888. }
  1889. bank->saved_fallingdetect = l1;
  1890. bank->saved_risingdetect = l2;
  1891. l1 &= ~bank->enabled_non_wakeup_gpios;
  1892. l2 &= ~bank->enabled_non_wakeup_gpios;
  1893. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1894. __raw_writel(l1, bank->base +
  1895. OMAP24XX_GPIO_FALLINGDETECT);
  1896. __raw_writel(l2, bank->base +
  1897. OMAP24XX_GPIO_RISINGDETECT);
  1898. }
  1899. if (cpu_is_omap44xx()) {
  1900. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1901. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1902. }
  1903. c++;
  1904. }
  1905. if (!c) {
  1906. workaround_enabled = 0;
  1907. return;
  1908. }
  1909. workaround_enabled = 1;
  1910. }
  1911. void omap2_gpio_resume_after_idle(void)
  1912. {
  1913. int i;
  1914. int min = 0;
  1915. if (cpu_is_omap34xx())
  1916. min = 1;
  1917. for (i = min; i < gpio_bank_count; i++) {
  1918. struct gpio_bank *bank = &gpio_bank[i];
  1919. u32 l, gen, gen0, gen1;
  1920. if (bank->dbck_enable_mask)
  1921. clk_enable(bank->dbck);
  1922. if (!workaround_enabled)
  1923. continue;
  1924. if (!(bank->enabled_non_wakeup_gpios))
  1925. continue;
  1926. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1927. __raw_writel(bank->saved_fallingdetect,
  1928. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1929. __raw_writel(bank->saved_risingdetect,
  1930. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1931. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1932. }
  1933. if (cpu_is_omap44xx()) {
  1934. __raw_writel(bank->saved_fallingdetect,
  1935. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1936. __raw_writel(bank->saved_risingdetect,
  1937. bank->base + OMAP4_GPIO_RISINGDETECT);
  1938. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1939. }
  1940. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1941. * state. If so, generate an IRQ by software. This is
  1942. * horribly racy, but it's the best we can do to work around
  1943. * this silicon bug. */
  1944. l ^= bank->saved_datain;
  1945. l &= bank->enabled_non_wakeup_gpios;
  1946. /*
  1947. * No need to generate IRQs for the rising edge for gpio IRQs
  1948. * configured with falling edge only; and vice versa.
  1949. */
  1950. gen0 = l & bank->saved_fallingdetect;
  1951. gen0 &= bank->saved_datain;
  1952. gen1 = l & bank->saved_risingdetect;
  1953. gen1 &= ~(bank->saved_datain);
  1954. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1955. gen = l & (~(bank->saved_fallingdetect) &
  1956. ~(bank->saved_risingdetect));
  1957. /* Consider all GPIO IRQs needed to be updated */
  1958. gen |= gen0 | gen1;
  1959. if (gen) {
  1960. u32 old0, old1;
  1961. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1962. old0 = __raw_readl(bank->base +
  1963. OMAP24XX_GPIO_LEVELDETECT0);
  1964. old1 = __raw_readl(bank->base +
  1965. OMAP24XX_GPIO_LEVELDETECT1);
  1966. __raw_writel(old0 | gen, bank->base +
  1967. OMAP24XX_GPIO_LEVELDETECT0);
  1968. __raw_writel(old1 | gen, bank->base +
  1969. OMAP24XX_GPIO_LEVELDETECT1);
  1970. __raw_writel(old0, bank->base +
  1971. OMAP24XX_GPIO_LEVELDETECT0);
  1972. __raw_writel(old1, bank->base +
  1973. OMAP24XX_GPIO_LEVELDETECT1);
  1974. }
  1975. if (cpu_is_omap44xx()) {
  1976. old0 = __raw_readl(bank->base +
  1977. OMAP4_GPIO_LEVELDETECT0);
  1978. old1 = __raw_readl(bank->base +
  1979. OMAP4_GPIO_LEVELDETECT1);
  1980. __raw_writel(old0 | l, bank->base +
  1981. OMAP4_GPIO_LEVELDETECT0);
  1982. __raw_writel(old1 | l, bank->base +
  1983. OMAP4_GPIO_LEVELDETECT1);
  1984. __raw_writel(old0, bank->base +
  1985. OMAP4_GPIO_LEVELDETECT0);
  1986. __raw_writel(old1, bank->base +
  1987. OMAP4_GPIO_LEVELDETECT1);
  1988. }
  1989. }
  1990. }
  1991. }
  1992. #endif
  1993. #ifdef CONFIG_ARCH_OMAP3
  1994. /* save the registers of bank 2-6 */
  1995. void omap_gpio_save_context(void)
  1996. {
  1997. int i;
  1998. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1999. for (i = 1; i < gpio_bank_count; i++) {
  2000. struct gpio_bank *bank = &gpio_bank[i];
  2001. gpio_context[i].sysconfig =
  2002. __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
  2003. gpio_context[i].irqenable1 =
  2004. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  2005. gpio_context[i].irqenable2 =
  2006. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2007. gpio_context[i].wake_en =
  2008. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  2009. gpio_context[i].ctrl =
  2010. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  2011. gpio_context[i].oe =
  2012. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  2013. gpio_context[i].leveldetect0 =
  2014. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2015. gpio_context[i].leveldetect1 =
  2016. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2017. gpio_context[i].risingdetect =
  2018. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2019. gpio_context[i].fallingdetect =
  2020. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2021. gpio_context[i].dataout =
  2022. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  2023. }
  2024. }
  2025. /* restore the required registers of bank 2-6 */
  2026. void omap_gpio_restore_context(void)
  2027. {
  2028. int i;
  2029. for (i = 1; i < gpio_bank_count; i++) {
  2030. struct gpio_bank *bank = &gpio_bank[i];
  2031. __raw_writel(gpio_context[i].sysconfig,
  2032. bank->base + OMAP24XX_GPIO_SYSCONFIG);
  2033. __raw_writel(gpio_context[i].irqenable1,
  2034. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  2035. __raw_writel(gpio_context[i].irqenable2,
  2036. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2037. __raw_writel(gpio_context[i].wake_en,
  2038. bank->base + OMAP24XX_GPIO_WAKE_EN);
  2039. __raw_writel(gpio_context[i].ctrl,
  2040. bank->base + OMAP24XX_GPIO_CTRL);
  2041. __raw_writel(gpio_context[i].oe,
  2042. bank->base + OMAP24XX_GPIO_OE);
  2043. __raw_writel(gpio_context[i].leveldetect0,
  2044. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2045. __raw_writel(gpio_context[i].leveldetect1,
  2046. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2047. __raw_writel(gpio_context[i].risingdetect,
  2048. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2049. __raw_writel(gpio_context[i].fallingdetect,
  2050. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2051. __raw_writel(gpio_context[i].dataout,
  2052. bank->base + OMAP24XX_GPIO_DATAOUT);
  2053. }
  2054. }
  2055. #endif
  2056. /*
  2057. * This may get called early from board specific init
  2058. * for boards that have interrupts routed via FPGA.
  2059. */
  2060. int __init omap_gpio_init(void)
  2061. {
  2062. if (!initialized)
  2063. return _omap_gpio_init();
  2064. else
  2065. return 0;
  2066. }
  2067. static int __init omap_gpio_sysinit(void)
  2068. {
  2069. int ret = 0;
  2070. if (!initialized)
  2071. ret = _omap_gpio_init();
  2072. mpuio_init();
  2073. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  2074. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  2075. if (ret == 0) {
  2076. ret = sysdev_class_register(&omap_gpio_sysclass);
  2077. if (ret == 0)
  2078. ret = sysdev_register(&omap_gpio_device);
  2079. }
  2080. }
  2081. #endif
  2082. return ret;
  2083. }
  2084. arch_initcall(omap_gpio_sysinit);