pxa27x.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa27x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Nov 05, 2002
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA27x aka Bulverde.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/suspend.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/sysdev.h>
  20. #include <mach/hardware.h>
  21. #include <asm/irq.h>
  22. #include <mach/irqs.h>
  23. #include <mach/gpio.h>
  24. #include <mach/pxa27x.h>
  25. #include <mach/reset.h>
  26. #include <mach/ohci.h>
  27. #include <mach/pm.h>
  28. #include <mach/dma.h>
  29. #include <plat/i2c.h>
  30. #include "generic.h"
  31. #include "devices.h"
  32. #include "clock.h"
  33. void pxa27x_clear_otgph(void)
  34. {
  35. if (cpu_is_pxa27x() && (PSSR & PSSR_OTGPH))
  36. PSSR |= PSSR_OTGPH;
  37. }
  38. EXPORT_SYMBOL(pxa27x_clear_otgph);
  39. static unsigned long ac97_reset_config[] = {
  40. GPIO113_GPIO,
  41. GPIO113_AC97_nRESET,
  42. GPIO95_GPIO,
  43. GPIO95_AC97_nRESET,
  44. };
  45. void pxa27x_assert_ac97reset(int reset_gpio, int on)
  46. {
  47. if (reset_gpio == 113)
  48. pxa2xx_mfp_config(on ? &ac97_reset_config[0] :
  49. &ac97_reset_config[1], 1);
  50. if (reset_gpio == 95)
  51. pxa2xx_mfp_config(on ? &ac97_reset_config[2] :
  52. &ac97_reset_config[3], 1);
  53. }
  54. EXPORT_SYMBOL_GPL(pxa27x_assert_ac97reset);
  55. /* Crystal clock: 13MHz */
  56. #define BASE_CLK 13000000
  57. /*
  58. * Get the clock frequency as reflected by CCSR and the turbo flag.
  59. * We assume these values have been applied via a fcs.
  60. * If info is not 0 we also display the current settings.
  61. */
  62. unsigned int pxa27x_get_clk_frequency_khz(int info)
  63. {
  64. unsigned long ccsr, clkcfg;
  65. unsigned int l, L, m, M, n2, N, S;
  66. int cccr_a, t, ht, b;
  67. ccsr = CCSR;
  68. cccr_a = CCCR & (1 << 25);
  69. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  70. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  71. t = clkcfg & (1 << 0);
  72. ht = clkcfg & (1 << 2);
  73. b = clkcfg & (1 << 3);
  74. l = ccsr & 0x1f;
  75. n2 = (ccsr>>7) & 0xf;
  76. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  77. L = l * BASE_CLK;
  78. N = (L * n2) / 2;
  79. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  80. S = (b) ? L : (L/2);
  81. if (info) {
  82. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  83. L / 1000000, (L % 1000000) / 10000, l );
  84. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  85. N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
  86. (t) ? "" : "in" );
  87. printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
  88. M / 1000000, (M % 1000000) / 10000, m );
  89. printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
  90. S / 1000000, (S % 1000000) / 10000 );
  91. }
  92. return (t) ? (N/1000) : (L/1000);
  93. }
  94. /*
  95. * Return the current mem clock frequency in units of 10kHz as
  96. * reflected by CCCR[A], B, and L
  97. */
  98. unsigned int pxa27x_get_memclk_frequency_10khz(void)
  99. {
  100. unsigned long ccsr, clkcfg;
  101. unsigned int l, L, m, M;
  102. int cccr_a, b;
  103. ccsr = CCSR;
  104. cccr_a = CCCR & (1 << 25);
  105. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  106. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  107. b = clkcfg & (1 << 3);
  108. l = ccsr & 0x1f;
  109. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  110. L = l * BASE_CLK;
  111. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  112. return (M / 10000);
  113. }
  114. /*
  115. * Return the current LCD clock frequency in units of 10kHz as
  116. */
  117. static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
  118. {
  119. unsigned long ccsr;
  120. unsigned int l, L, k, K;
  121. ccsr = CCSR;
  122. l = ccsr & 0x1f;
  123. k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
  124. L = l * BASE_CLK;
  125. K = L / k;
  126. return (K / 10000);
  127. }
  128. static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
  129. {
  130. return pxa27x_get_lcdclk_frequency_10khz() * 10000;
  131. }
  132. static const struct clkops clk_pxa27x_lcd_ops = {
  133. .enable = clk_cken_enable,
  134. .disable = clk_cken_disable,
  135. .getrate = clk_pxa27x_lcd_getrate,
  136. };
  137. static DEFINE_CK(pxa27x_lcd, LCD, &clk_pxa27x_lcd_ops);
  138. static DEFINE_CK(pxa27x_camera, CAMERA, &clk_pxa27x_lcd_ops);
  139. static DEFINE_CKEN(pxa27x_ffuart, FFUART, 14857000, 1);
  140. static DEFINE_CKEN(pxa27x_btuart, BTUART, 14857000, 1);
  141. static DEFINE_CKEN(pxa27x_stuart, STUART, 14857000, 1);
  142. static DEFINE_CKEN(pxa27x_i2s, I2S, 14682000, 0);
  143. static DEFINE_CKEN(pxa27x_i2c, I2C, 32842000, 0);
  144. static DEFINE_CKEN(pxa27x_usb, USB, 48000000, 5);
  145. static DEFINE_CKEN(pxa27x_mmc, MMC, 19500000, 0);
  146. static DEFINE_CKEN(pxa27x_ficp, FICP, 48000000, 0);
  147. static DEFINE_CKEN(pxa27x_usbhost, USBHOST, 48000000, 0);
  148. static DEFINE_CKEN(pxa27x_pwri2c, PWRI2C, 13000000, 0);
  149. static DEFINE_CKEN(pxa27x_keypad, KEYPAD, 32768, 0);
  150. static DEFINE_CKEN(pxa27x_ssp1, SSP1, 13000000, 0);
  151. static DEFINE_CKEN(pxa27x_ssp2, SSP2, 13000000, 0);
  152. static DEFINE_CKEN(pxa27x_ssp3, SSP3, 13000000, 0);
  153. static DEFINE_CKEN(pxa27x_pwm0, PWM0, 13000000, 0);
  154. static DEFINE_CKEN(pxa27x_pwm1, PWM1, 13000000, 0);
  155. static DEFINE_CKEN(pxa27x_ac97, AC97, 24576000, 0);
  156. static DEFINE_CKEN(pxa27x_ac97conf, AC97CONF, 24576000, 0);
  157. static DEFINE_CKEN(pxa27x_msl, MSL, 48000000, 0);
  158. static DEFINE_CKEN(pxa27x_usim, USIM, 48000000, 0);
  159. static DEFINE_CKEN(pxa27x_memstk, MEMSTK, 19500000, 0);
  160. static DEFINE_CKEN(pxa27x_im, IM, 0, 0);
  161. static DEFINE_CKEN(pxa27x_memc, MEMC, 0, 0);
  162. static struct clk_lookup pxa27x_clkregs[] = {
  163. INIT_CLKREG(&clk_pxa27x_lcd, "pxa2xx-fb", NULL),
  164. INIT_CLKREG(&clk_pxa27x_camera, "pxa27x-camera.0", NULL),
  165. INIT_CLKREG(&clk_pxa27x_ffuart, "pxa2xx-uart.0", NULL),
  166. INIT_CLKREG(&clk_pxa27x_btuart, "pxa2xx-uart.1", NULL),
  167. INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-uart.2", NULL),
  168. INIT_CLKREG(&clk_pxa27x_i2s, "pxa2xx-i2s", NULL),
  169. INIT_CLKREG(&clk_pxa27x_i2c, "pxa2xx-i2c.0", NULL),
  170. INIT_CLKREG(&clk_pxa27x_usb, "pxa27x-udc", NULL),
  171. INIT_CLKREG(&clk_pxa27x_mmc, "pxa2xx-mci.0", NULL),
  172. INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-ir", "UARTCLK"),
  173. INIT_CLKREG(&clk_pxa27x_ficp, "pxa2xx-ir", "FICPCLK"),
  174. INIT_CLKREG(&clk_pxa27x_usbhost, "pxa27x-ohci", NULL),
  175. INIT_CLKREG(&clk_pxa27x_pwri2c, "pxa2xx-i2c.1", NULL),
  176. INIT_CLKREG(&clk_pxa27x_keypad, "pxa27x-keypad", NULL),
  177. INIT_CLKREG(&clk_pxa27x_ssp1, "pxa27x-ssp.0", NULL),
  178. INIT_CLKREG(&clk_pxa27x_ssp2, "pxa27x-ssp.1", NULL),
  179. INIT_CLKREG(&clk_pxa27x_ssp3, "pxa27x-ssp.2", NULL),
  180. INIT_CLKREG(&clk_pxa27x_pwm0, "pxa27x-pwm.0", NULL),
  181. INIT_CLKREG(&clk_pxa27x_pwm1, "pxa27x-pwm.1", NULL),
  182. INIT_CLKREG(&clk_pxa27x_ac97, NULL, "AC97CLK"),
  183. INIT_CLKREG(&clk_pxa27x_ac97conf, NULL, "AC97CONFCLK"),
  184. INIT_CLKREG(&clk_pxa27x_msl, NULL, "MSLCLK"),
  185. INIT_CLKREG(&clk_pxa27x_usim, NULL, "USIMCLK"),
  186. INIT_CLKREG(&clk_pxa27x_memstk, NULL, "MSTKCLK"),
  187. INIT_CLKREG(&clk_pxa27x_im, NULL, "IMCLK"),
  188. INIT_CLKREG(&clk_pxa27x_memc, NULL, "MEMCLK"),
  189. };
  190. #ifdef CONFIG_PM
  191. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  192. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  193. /*
  194. * allow platforms to override default PWRMODE setting used for PM_SUSPEND_MEM
  195. */
  196. static unsigned int pwrmode = PWRMODE_SLEEP;
  197. int __init pxa27x_set_pwrmode(unsigned int mode)
  198. {
  199. switch (mode) {
  200. case PWRMODE_SLEEP:
  201. case PWRMODE_DEEPSLEEP:
  202. pwrmode = mode;
  203. return 0;
  204. }
  205. return -EINVAL;
  206. }
  207. /*
  208. * List of global PXA peripheral registers to preserve.
  209. * More ones like CP and general purpose register values are preserved
  210. * with the stack pointer in sleep.S.
  211. */
  212. enum {
  213. SLEEP_SAVE_PSTR,
  214. SLEEP_SAVE_CKEN,
  215. SLEEP_SAVE_MDREFR,
  216. SLEEP_SAVE_PCFR,
  217. SLEEP_SAVE_COUNT
  218. };
  219. void pxa27x_cpu_pm_save(unsigned long *sleep_save)
  220. {
  221. SAVE(MDREFR);
  222. SAVE(PCFR);
  223. SAVE(CKEN);
  224. SAVE(PSTR);
  225. }
  226. void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
  227. {
  228. RESTORE(MDREFR);
  229. RESTORE(PCFR);
  230. PSSR = PSSR_RDH | PSSR_PH;
  231. RESTORE(CKEN);
  232. RESTORE(PSTR);
  233. }
  234. void pxa27x_cpu_pm_enter(suspend_state_t state)
  235. {
  236. extern void pxa_cpu_standby(void);
  237. /* ensure voltage-change sequencer not initiated, which hangs */
  238. PCFR &= ~PCFR_FVC;
  239. /* Clear edge-detect status register. */
  240. PEDR = 0xDF12FE1B;
  241. /* Clear reset status */
  242. RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
  243. switch (state) {
  244. case PM_SUSPEND_STANDBY:
  245. pxa_cpu_standby();
  246. break;
  247. case PM_SUSPEND_MEM:
  248. pxa27x_cpu_suspend(pwrmode);
  249. break;
  250. }
  251. }
  252. static int pxa27x_cpu_pm_valid(suspend_state_t state)
  253. {
  254. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  255. }
  256. static int pxa27x_cpu_pm_prepare(void)
  257. {
  258. /* set resume return address */
  259. PSPR = virt_to_phys(pxa_cpu_resume);
  260. return 0;
  261. }
  262. static void pxa27x_cpu_pm_finish(void)
  263. {
  264. /* ensure not to come back here if it wasn't intended */
  265. PSPR = 0;
  266. }
  267. static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
  268. .save_count = SLEEP_SAVE_COUNT,
  269. .save = pxa27x_cpu_pm_save,
  270. .restore = pxa27x_cpu_pm_restore,
  271. .valid = pxa27x_cpu_pm_valid,
  272. .enter = pxa27x_cpu_pm_enter,
  273. .prepare = pxa27x_cpu_pm_prepare,
  274. .finish = pxa27x_cpu_pm_finish,
  275. };
  276. static void __init pxa27x_init_pm(void)
  277. {
  278. pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
  279. }
  280. #else
  281. static inline void pxa27x_init_pm(void) {}
  282. #endif
  283. /* PXA27x: Various gpios can issue wakeup events. This logic only
  284. * handles the simple cases, not the WEMUX2 and WEMUX3 options
  285. */
  286. static int pxa27x_set_wake(unsigned int irq, unsigned int on)
  287. {
  288. int gpio = IRQ_TO_GPIO(irq);
  289. uint32_t mask;
  290. if (gpio >= 0 && gpio < 128)
  291. return gpio_set_wake(gpio, on);
  292. if (irq == IRQ_KEYPAD)
  293. return keypad_set_wake(on);
  294. switch (irq) {
  295. case IRQ_RTCAlrm:
  296. mask = PWER_RTC;
  297. break;
  298. case IRQ_USB:
  299. mask = 1u << 26;
  300. break;
  301. default:
  302. return -EINVAL;
  303. }
  304. if (on)
  305. PWER |= mask;
  306. else
  307. PWER &=~mask;
  308. return 0;
  309. }
  310. void __init pxa27x_init_irq(void)
  311. {
  312. pxa_init_irq(34, pxa27x_set_wake);
  313. pxa_init_gpio(IRQ_GPIO_2_x, 2, 120, pxa27x_set_wake);
  314. }
  315. /*
  316. * device registration specific to PXA27x.
  317. */
  318. void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info)
  319. {
  320. local_irq_disable();
  321. PCFR |= PCFR_PI2CEN;
  322. local_irq_enable();
  323. pxa_register_device(&pxa27x_device_i2c_power, info);
  324. }
  325. static struct platform_device *devices[] __initdata = {
  326. &pxa27x_device_udc,
  327. &pxa_device_i2s,
  328. &sa1100_device_rtc,
  329. &pxa_device_rtc,
  330. &pxa27x_device_ssp1,
  331. &pxa27x_device_ssp2,
  332. &pxa27x_device_ssp3,
  333. &pxa27x_device_pwm0,
  334. &pxa27x_device_pwm1,
  335. };
  336. static struct sys_device pxa27x_sysdev[] = {
  337. {
  338. .cls = &pxa_irq_sysclass,
  339. }, {
  340. .cls = &pxa2xx_mfp_sysclass,
  341. }, {
  342. .cls = &pxa_gpio_sysclass,
  343. },
  344. };
  345. static int __init pxa27x_init(void)
  346. {
  347. int i, ret = 0;
  348. if (cpu_is_pxa27x()) {
  349. reset_status = RCSR;
  350. clkdev_add_table(pxa27x_clkregs, ARRAY_SIZE(pxa27x_clkregs));
  351. if ((ret = pxa_init_dma(IRQ_DMA, 32)))
  352. return ret;
  353. pxa27x_init_pm();
  354. for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) {
  355. ret = sysdev_register(&pxa27x_sysdev[i]);
  356. if (ret)
  357. pr_err("failed to register sysdev[%d]\n", i);
  358. }
  359. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  360. }
  361. return ret;
  362. }
  363. postcore_initcall(pxa27x_init);