clock.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607
  1. /*
  2. * linux/arch/arm/mach-omap1/clock.c
  3. *
  4. * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. *
  7. * Modified to use omap shared clock framework by
  8. * Tony Lindgren <tony@atomide.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/list.h>
  17. #include <linux/errno.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <asm/mach-types.h>
  22. #include <asm/clkdev.h>
  23. #include <plat/cpu.h>
  24. #include <plat/usb.h>
  25. #include <plat/clock.h>
  26. #include <plat/sram.h>
  27. #include <plat/clkdev_omap.h>
  28. #include "clock.h"
  29. #include "opp.h"
  30. __u32 arm_idlect1_mask;
  31. struct clk *api_ck_p, *ck_dpll1_p, *ck_ref_p;
  32. /*-------------------------------------------------------------------------
  33. * Omap1 specific clock functions
  34. *-------------------------------------------------------------------------*/
  35. unsigned long omap1_uart_recalc(struct clk *clk)
  36. {
  37. unsigned int val = __raw_readl(clk->enable_reg);
  38. return val & clk->enable_bit ? 48000000 : 12000000;
  39. }
  40. unsigned long omap1_sossi_recalc(struct clk *clk)
  41. {
  42. u32 div = omap_readl(MOD_CONF_CTRL_1);
  43. div = (div >> 17) & 0x7;
  44. div++;
  45. return clk->parent->rate / div;
  46. }
  47. static void omap1_clk_allow_idle(struct clk *clk)
  48. {
  49. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  50. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  51. return;
  52. if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
  53. arm_idlect1_mask |= 1 << iclk->idlect_shift;
  54. }
  55. static void omap1_clk_deny_idle(struct clk *clk)
  56. {
  57. struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
  58. if (!(clk->flags & CLOCK_IDLE_CONTROL))
  59. return;
  60. if (iclk->no_idle_count++ == 0)
  61. arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
  62. }
  63. static __u16 verify_ckctl_value(__u16 newval)
  64. {
  65. /* This function checks for following limitations set
  66. * by the hardware (all conditions must be true):
  67. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  68. * ARM_CK >= TC_CK
  69. * DSP_CK >= TC_CK
  70. * DSPMMU_CK >= TC_CK
  71. *
  72. * In addition following rules are enforced:
  73. * LCD_CK <= TC_CK
  74. * ARMPER_CK <= TC_CK
  75. *
  76. * However, maximum frequencies are not checked for!
  77. */
  78. __u8 per_exp;
  79. __u8 lcd_exp;
  80. __u8 arm_exp;
  81. __u8 dsp_exp;
  82. __u8 tc_exp;
  83. __u8 dspmmu_exp;
  84. per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
  85. lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
  86. arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
  87. dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
  88. tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
  89. dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
  90. if (dspmmu_exp < dsp_exp)
  91. dspmmu_exp = dsp_exp;
  92. if (dspmmu_exp > dsp_exp+1)
  93. dspmmu_exp = dsp_exp+1;
  94. if (tc_exp < arm_exp)
  95. tc_exp = arm_exp;
  96. if (tc_exp < dspmmu_exp)
  97. tc_exp = dspmmu_exp;
  98. if (tc_exp > lcd_exp)
  99. lcd_exp = tc_exp;
  100. if (tc_exp > per_exp)
  101. per_exp = tc_exp;
  102. newval &= 0xf000;
  103. newval |= per_exp << CKCTL_PERDIV_OFFSET;
  104. newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
  105. newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
  106. newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
  107. newval |= tc_exp << CKCTL_TCDIV_OFFSET;
  108. newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
  109. return newval;
  110. }
  111. static int calc_dsor_exp(struct clk *clk, unsigned long rate)
  112. {
  113. /* Note: If target frequency is too low, this function will return 4,
  114. * which is invalid value. Caller must check for this value and act
  115. * accordingly.
  116. *
  117. * Note: This function does not check for following limitations set
  118. * by the hardware (all conditions must be true):
  119. * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
  120. * ARM_CK >= TC_CK
  121. * DSP_CK >= TC_CK
  122. * DSPMMU_CK >= TC_CK
  123. */
  124. unsigned long realrate;
  125. struct clk * parent;
  126. unsigned dsor_exp;
  127. parent = clk->parent;
  128. if (unlikely(parent == NULL))
  129. return -EIO;
  130. realrate = parent->rate;
  131. for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
  132. if (realrate <= rate)
  133. break;
  134. realrate /= 2;
  135. }
  136. return dsor_exp;
  137. }
  138. unsigned long omap1_ckctl_recalc(struct clk *clk)
  139. {
  140. /* Calculate divisor encoded as 2-bit exponent */
  141. int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
  142. return clk->parent->rate / dsor;
  143. }
  144. unsigned long omap1_ckctl_recalc_dsp_domain(struct clk *clk)
  145. {
  146. int dsor;
  147. /* Calculate divisor encoded as 2-bit exponent
  148. *
  149. * The clock control bits are in DSP domain,
  150. * so api_ck is needed for access.
  151. * Note that DSP_CKCTL virt addr = phys addr, so
  152. * we must use __raw_readw() instead of omap_readw().
  153. */
  154. omap1_clk_enable(api_ck_p);
  155. dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
  156. omap1_clk_disable(api_ck_p);
  157. return clk->parent->rate / dsor;
  158. }
  159. /* MPU virtual clock functions */
  160. int omap1_select_table_rate(struct clk *clk, unsigned long rate)
  161. {
  162. /* Find the highest supported frequency <= rate and switch to it */
  163. struct mpu_rate * ptr;
  164. unsigned long dpll1_rate, ref_rate;
  165. dpll1_rate = ck_dpll1_p->rate;
  166. ref_rate = ck_ref_p->rate;
  167. for (ptr = omap1_rate_table; ptr->rate; ptr++) {
  168. if (ptr->xtal != ref_rate)
  169. continue;
  170. /* DPLL1 cannot be reprogrammed without risking system crash */
  171. if (likely(dpll1_rate != 0) && ptr->pll_rate != dpll1_rate)
  172. continue;
  173. /* Can check only after xtal frequency check */
  174. if (ptr->rate <= rate)
  175. break;
  176. }
  177. if (!ptr->rate)
  178. return -EINVAL;
  179. /*
  180. * In most cases we should not need to reprogram DPLL.
  181. * Reprogramming the DPLL is tricky, it must be done from SRAM.
  182. * (on 730, bit 13 must always be 1)
  183. */
  184. if (cpu_is_omap7xx())
  185. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
  186. else
  187. omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
  188. /* XXX Do we need to recalculate the tree below DPLL1 at this point? */
  189. ck_dpll1_p->rate = ptr->pll_rate;
  190. return 0;
  191. }
  192. int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
  193. {
  194. int dsor_exp;
  195. u16 regval;
  196. dsor_exp = calc_dsor_exp(clk, rate);
  197. if (dsor_exp > 3)
  198. dsor_exp = -EINVAL;
  199. if (dsor_exp < 0)
  200. return dsor_exp;
  201. regval = __raw_readw(DSP_CKCTL);
  202. regval &= ~(3 << clk->rate_offset);
  203. regval |= dsor_exp << clk->rate_offset;
  204. __raw_writew(regval, DSP_CKCTL);
  205. clk->rate = clk->parent->rate / (1 << dsor_exp);
  206. return 0;
  207. }
  208. long omap1_clk_round_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  209. {
  210. int dsor_exp = calc_dsor_exp(clk, rate);
  211. if (dsor_exp < 0)
  212. return dsor_exp;
  213. if (dsor_exp > 3)
  214. dsor_exp = 3;
  215. return clk->parent->rate / (1 << dsor_exp);
  216. }
  217. int omap1_clk_set_rate_ckctl_arm(struct clk *clk, unsigned long rate)
  218. {
  219. int dsor_exp;
  220. u16 regval;
  221. dsor_exp = calc_dsor_exp(clk, rate);
  222. if (dsor_exp > 3)
  223. dsor_exp = -EINVAL;
  224. if (dsor_exp < 0)
  225. return dsor_exp;
  226. regval = omap_readw(ARM_CKCTL);
  227. regval &= ~(3 << clk->rate_offset);
  228. regval |= dsor_exp << clk->rate_offset;
  229. regval = verify_ckctl_value(regval);
  230. omap_writew(regval, ARM_CKCTL);
  231. clk->rate = clk->parent->rate / (1 << dsor_exp);
  232. return 0;
  233. }
  234. long omap1_round_to_table_rate(struct clk *clk, unsigned long rate)
  235. {
  236. /* Find the highest supported frequency <= rate */
  237. struct mpu_rate * ptr;
  238. long highest_rate;
  239. unsigned long ref_rate;
  240. ref_rate = ck_ref_p->rate;
  241. highest_rate = -EINVAL;
  242. for (ptr = omap1_rate_table; ptr->rate; ptr++) {
  243. if (ptr->xtal != ref_rate)
  244. continue;
  245. highest_rate = ptr->rate;
  246. /* Can check only after xtal frequency check */
  247. if (ptr->rate <= rate)
  248. break;
  249. }
  250. return highest_rate;
  251. }
  252. static unsigned calc_ext_dsor(unsigned long rate)
  253. {
  254. unsigned dsor;
  255. /* MCLK and BCLK divisor selection is not linear:
  256. * freq = 96MHz / dsor
  257. *
  258. * RATIO_SEL range: dsor <-> RATIO_SEL
  259. * 0..6: (RATIO_SEL+2) <-> (dsor-2)
  260. * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
  261. * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
  262. * can not be used.
  263. */
  264. for (dsor = 2; dsor < 96; ++dsor) {
  265. if ((dsor & 1) && dsor > 8)
  266. continue;
  267. if (rate >= 96000000 / dsor)
  268. break;
  269. }
  270. return dsor;
  271. }
  272. /* XXX Only needed on 1510 */
  273. int omap1_set_uart_rate(struct clk *clk, unsigned long rate)
  274. {
  275. unsigned int val;
  276. val = __raw_readl(clk->enable_reg);
  277. if (rate == 12000000)
  278. val &= ~(1 << clk->enable_bit);
  279. else if (rate == 48000000)
  280. val |= (1 << clk->enable_bit);
  281. else
  282. return -EINVAL;
  283. __raw_writel(val, clk->enable_reg);
  284. clk->rate = rate;
  285. return 0;
  286. }
  287. /* External clock (MCLK & BCLK) functions */
  288. int omap1_set_ext_clk_rate(struct clk *clk, unsigned long rate)
  289. {
  290. unsigned dsor;
  291. __u16 ratio_bits;
  292. dsor = calc_ext_dsor(rate);
  293. clk->rate = 96000000 / dsor;
  294. if (dsor > 8)
  295. ratio_bits = ((dsor - 8) / 2 + 6) << 2;
  296. else
  297. ratio_bits = (dsor - 2) << 2;
  298. ratio_bits |= __raw_readw(clk->enable_reg) & ~0xfd;
  299. __raw_writew(ratio_bits, clk->enable_reg);
  300. return 0;
  301. }
  302. int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
  303. {
  304. u32 l;
  305. int div;
  306. unsigned long p_rate;
  307. p_rate = clk->parent->rate;
  308. /* Round towards slower frequency */
  309. div = (p_rate + rate - 1) / rate;
  310. div--;
  311. if (div < 0 || div > 7)
  312. return -EINVAL;
  313. l = omap_readl(MOD_CONF_CTRL_1);
  314. l &= ~(7 << 17);
  315. l |= div << 17;
  316. omap_writel(l, MOD_CONF_CTRL_1);
  317. clk->rate = p_rate / (div + 1);
  318. return 0;
  319. }
  320. long omap1_round_ext_clk_rate(struct clk *clk, unsigned long rate)
  321. {
  322. return 96000000 / calc_ext_dsor(rate);
  323. }
  324. void omap1_init_ext_clk(struct clk *clk)
  325. {
  326. unsigned dsor;
  327. __u16 ratio_bits;
  328. /* Determine current rate and ensure clock is based on 96MHz APLL */
  329. ratio_bits = __raw_readw(clk->enable_reg) & ~1;
  330. __raw_writew(ratio_bits, clk->enable_reg);
  331. ratio_bits = (ratio_bits & 0xfc) >> 2;
  332. if (ratio_bits > 6)
  333. dsor = (ratio_bits - 6) * 2 + 8;
  334. else
  335. dsor = ratio_bits + 2;
  336. clk-> rate = 96000000 / dsor;
  337. }
  338. int omap1_clk_enable(struct clk *clk)
  339. {
  340. int ret = 0;
  341. if (clk->usecount++ == 0) {
  342. if (clk->parent) {
  343. ret = omap1_clk_enable(clk->parent);
  344. if (ret)
  345. goto err;
  346. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  347. omap1_clk_deny_idle(clk->parent);
  348. }
  349. ret = clk->ops->enable(clk);
  350. if (ret) {
  351. if (clk->parent)
  352. omap1_clk_disable(clk->parent);
  353. goto err;
  354. }
  355. }
  356. return ret;
  357. err:
  358. clk->usecount--;
  359. return ret;
  360. }
  361. void omap1_clk_disable(struct clk *clk)
  362. {
  363. if (clk->usecount > 0 && !(--clk->usecount)) {
  364. clk->ops->disable(clk);
  365. if (likely(clk->parent)) {
  366. omap1_clk_disable(clk->parent);
  367. if (clk->flags & CLOCK_NO_IDLE_PARENT)
  368. omap1_clk_allow_idle(clk->parent);
  369. }
  370. }
  371. }
  372. static int omap1_clk_enable_generic(struct clk *clk)
  373. {
  374. __u16 regval16;
  375. __u32 regval32;
  376. if (unlikely(clk->enable_reg == NULL)) {
  377. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  378. clk->name);
  379. return -EINVAL;
  380. }
  381. if (clk->flags & ENABLE_REG_32BIT) {
  382. regval32 = __raw_readl(clk->enable_reg);
  383. regval32 |= (1 << clk->enable_bit);
  384. __raw_writel(regval32, clk->enable_reg);
  385. } else {
  386. regval16 = __raw_readw(clk->enable_reg);
  387. regval16 |= (1 << clk->enable_bit);
  388. __raw_writew(regval16, clk->enable_reg);
  389. }
  390. return 0;
  391. }
  392. static void omap1_clk_disable_generic(struct clk *clk)
  393. {
  394. __u16 regval16;
  395. __u32 regval32;
  396. if (clk->enable_reg == NULL)
  397. return;
  398. if (clk->flags & ENABLE_REG_32BIT) {
  399. regval32 = __raw_readl(clk->enable_reg);
  400. regval32 &= ~(1 << clk->enable_bit);
  401. __raw_writel(regval32, clk->enable_reg);
  402. } else {
  403. regval16 = __raw_readw(clk->enable_reg);
  404. regval16 &= ~(1 << clk->enable_bit);
  405. __raw_writew(regval16, clk->enable_reg);
  406. }
  407. }
  408. const struct clkops clkops_generic = {
  409. .enable = omap1_clk_enable_generic,
  410. .disable = omap1_clk_disable_generic,
  411. };
  412. static int omap1_clk_enable_dsp_domain(struct clk *clk)
  413. {
  414. int retval;
  415. retval = omap1_clk_enable(api_ck_p);
  416. if (!retval) {
  417. retval = omap1_clk_enable_generic(clk);
  418. omap1_clk_disable(api_ck_p);
  419. }
  420. return retval;
  421. }
  422. static void omap1_clk_disable_dsp_domain(struct clk *clk)
  423. {
  424. if (omap1_clk_enable(api_ck_p) == 0) {
  425. omap1_clk_disable_generic(clk);
  426. omap1_clk_disable(api_ck_p);
  427. }
  428. }
  429. const struct clkops clkops_dspck = {
  430. .enable = omap1_clk_enable_dsp_domain,
  431. .disable = omap1_clk_disable_dsp_domain,
  432. };
  433. static int omap1_clk_enable_uart_functional(struct clk *clk)
  434. {
  435. int ret;
  436. struct uart_clk *uclk;
  437. ret = omap1_clk_enable_generic(clk);
  438. if (ret == 0) {
  439. /* Set smart idle acknowledgement mode */
  440. uclk = (struct uart_clk *)clk;
  441. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
  442. uclk->sysc_addr);
  443. }
  444. return ret;
  445. }
  446. static void omap1_clk_disable_uart_functional(struct clk *clk)
  447. {
  448. struct uart_clk *uclk;
  449. /* Set force idle acknowledgement mode */
  450. uclk = (struct uart_clk *)clk;
  451. omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
  452. omap1_clk_disable_generic(clk);
  453. }
  454. const struct clkops clkops_uart = {
  455. .enable = omap1_clk_enable_uart_functional,
  456. .disable = omap1_clk_disable_uart_functional,
  457. };
  458. long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
  459. {
  460. if (clk->round_rate != NULL)
  461. return clk->round_rate(clk, rate);
  462. return clk->rate;
  463. }
  464. int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
  465. {
  466. int ret = -EINVAL;
  467. if (clk->set_rate)
  468. ret = clk->set_rate(clk, rate);
  469. return ret;
  470. }
  471. /*-------------------------------------------------------------------------
  472. * Omap1 clock reset and init functions
  473. *-------------------------------------------------------------------------*/
  474. #ifdef CONFIG_OMAP_RESET_CLOCKS
  475. void omap1_clk_disable_unused(struct clk *clk)
  476. {
  477. __u32 regval32;
  478. /* Clocks in the DSP domain need api_ck. Just assume bootloader
  479. * has not enabled any DSP clocks */
  480. if (clk->enable_reg == DSP_IDLECT2) {
  481. printk(KERN_INFO "Skipping reset check for DSP domain "
  482. "clock \"%s\"\n", clk->name);
  483. return;
  484. }
  485. /* Is the clock already disabled? */
  486. if (clk->flags & ENABLE_REG_32BIT)
  487. regval32 = __raw_readl(clk->enable_reg);
  488. else
  489. regval32 = __raw_readw(clk->enable_reg);
  490. if ((regval32 & (1 << clk->enable_bit)) == 0)
  491. return;
  492. printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
  493. clk->ops->disable(clk);
  494. printk(" done\n");
  495. }
  496. #endif