board-fsample.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * linux/arch/arm/mach-omap1/board-fsample.c
  3. *
  4. * Modified from board-perseus2.c
  5. *
  6. * Original OMAP730 support by Jean Pihet <j-pihet@ti.com>
  7. * Updated for 2.6 by Kevin Hilman <kjh@hilman.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/delay.h>
  17. #include <linux/mtd/mtd.h>
  18. #include <linux/mtd/nand.h>
  19. #include <linux/mtd/partitions.h>
  20. #include <linux/mtd/physmap.h>
  21. #include <linux/input.h>
  22. #include <linux/smc91x.h>
  23. #include <mach/hardware.h>
  24. #include <asm/mach-types.h>
  25. #include <asm/mach/arch.h>
  26. #include <asm/mach/map.h>
  27. #include <plat/tc.h>
  28. #include <mach/gpio.h>
  29. #include <plat/mux.h>
  30. #include <plat/flash.h>
  31. #include <plat/fpga.h>
  32. #include <plat/keypad.h>
  33. #include <plat/common.h>
  34. #include <plat/board.h>
  35. /* fsample is pretty close to p2-sample */
  36. #define fsample_cpld_read(reg) __raw_readb(reg)
  37. #define fsample_cpld_write(val, reg) __raw_writeb(val, reg)
  38. #define FSAMPLE_CPLD_BASE 0xE8100000
  39. #define FSAMPLE_CPLD_SIZE SZ_4K
  40. #define FSAMPLE_CPLD_START 0x05080000
  41. #define FSAMPLE_CPLD_REG_A (FSAMPLE_CPLD_BASE + 0x00)
  42. #define FSAMPLE_CPLD_SWITCH (FSAMPLE_CPLD_BASE + 0x02)
  43. #define FSAMPLE_CPLD_UART (FSAMPLE_CPLD_BASE + 0x02)
  44. #define FSAMPLE_CPLD_REG_B (FSAMPLE_CPLD_BASE + 0x04)
  45. #define FSAMPLE_CPLD_VERSION (FSAMPLE_CPLD_BASE + 0x06)
  46. #define FSAMPLE_CPLD_SET_CLR (FSAMPLE_CPLD_BASE + 0x06)
  47. #define FSAMPLE_CPLD_BIT_BT_RESET 0
  48. #define FSAMPLE_CPLD_BIT_LCD_RESET 1
  49. #define FSAMPLE_CPLD_BIT_CAM_PWDN 2
  50. #define FSAMPLE_CPLD_BIT_CHARGER_ENABLE 3
  51. #define FSAMPLE_CPLD_BIT_SD_MMC_EN 4
  52. #define FSAMPLE_CPLD_BIT_aGPS_PWREN 5
  53. #define FSAMPLE_CPLD_BIT_BACKLIGHT 6
  54. #define FSAMPLE_CPLD_BIT_aGPS_EN_RESET 7
  55. #define FSAMPLE_CPLD_BIT_aGPS_SLEEPx_N 8
  56. #define FSAMPLE_CPLD_BIT_OTG_RESET 9
  57. #define fsample_cpld_set(bit) \
  58. fsample_cpld_write((((bit) & 15) << 4) | 0x0f, FSAMPLE_CPLD_SET_CLR)
  59. #define fsample_cpld_clear(bit) \
  60. fsample_cpld_write(0xf0 | ((bit) & 15), FSAMPLE_CPLD_SET_CLR)
  61. static int fsample_keymap[] = {
  62. KEY(0,0,KEY_UP),
  63. KEY(0,1,KEY_RIGHT),
  64. KEY(0,2,KEY_LEFT),
  65. KEY(0,3,KEY_DOWN),
  66. KEY(0,4,KEY_ENTER),
  67. KEY(1,0,KEY_F10),
  68. KEY(1,1,KEY_SEND),
  69. KEY(1,2,KEY_END),
  70. KEY(1,3,KEY_VOLUMEDOWN),
  71. KEY(1,4,KEY_VOLUMEUP),
  72. KEY(1,5,KEY_RECORD),
  73. KEY(2,0,KEY_F9),
  74. KEY(2,1,KEY_3),
  75. KEY(2,2,KEY_6),
  76. KEY(2,3,KEY_9),
  77. KEY(2,4,KEY_KPDOT),
  78. KEY(3,0,KEY_BACK),
  79. KEY(3,1,KEY_2),
  80. KEY(3,2,KEY_5),
  81. KEY(3,3,KEY_8),
  82. KEY(3,4,KEY_0),
  83. KEY(3,5,KEY_KPSLASH),
  84. KEY(4,0,KEY_HOME),
  85. KEY(4,1,KEY_1),
  86. KEY(4,2,KEY_4),
  87. KEY(4,3,KEY_7),
  88. KEY(4,4,KEY_KPASTERISK),
  89. KEY(4,5,KEY_POWER),
  90. 0
  91. };
  92. static struct smc91x_platdata smc91x_info = {
  93. .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
  94. .leda = RPC_LED_100_10,
  95. .ledb = RPC_LED_TX_RX,
  96. };
  97. static struct resource smc91x_resources[] = {
  98. [0] = {
  99. .start = H2P2_DBG_FPGA_ETHR_START, /* Physical */
  100. .end = H2P2_DBG_FPGA_ETHR_START + 0xf,
  101. .flags = IORESOURCE_MEM,
  102. },
  103. [1] = {
  104. .start = INT_7XX_MPU_EXT_NIRQ,
  105. .end = 0,
  106. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE,
  107. },
  108. };
  109. static struct mtd_partition nor_partitions[] = {
  110. /* bootloader (U-Boot, etc) in first sector */
  111. {
  112. .name = "bootloader",
  113. .offset = 0,
  114. .size = SZ_128K,
  115. .mask_flags = MTD_WRITEABLE, /* force read-only */
  116. },
  117. /* bootloader params in the next sector */
  118. {
  119. .name = "params",
  120. .offset = MTDPART_OFS_APPEND,
  121. .size = SZ_128K,
  122. .mask_flags = 0,
  123. },
  124. /* kernel */
  125. {
  126. .name = "kernel",
  127. .offset = MTDPART_OFS_APPEND,
  128. .size = SZ_2M,
  129. .mask_flags = 0
  130. },
  131. /* rest of flash is a file system */
  132. {
  133. .name = "rootfs",
  134. .offset = MTDPART_OFS_APPEND,
  135. .size = MTDPART_SIZ_FULL,
  136. .mask_flags = 0
  137. },
  138. };
  139. static struct physmap_flash_data nor_data = {
  140. .width = 2,
  141. .set_vpp = omap1_set_vpp,
  142. .parts = nor_partitions,
  143. .nr_parts = ARRAY_SIZE(nor_partitions),
  144. };
  145. static struct resource nor_resource = {
  146. .start = OMAP_CS0_PHYS,
  147. .end = OMAP_CS0_PHYS + SZ_32M - 1,
  148. .flags = IORESOURCE_MEM,
  149. };
  150. static struct platform_device nor_device = {
  151. .name = "physmap-flash",
  152. .id = 0,
  153. .dev = {
  154. .platform_data = &nor_data,
  155. },
  156. .num_resources = 1,
  157. .resource = &nor_resource,
  158. };
  159. static void nand_cmd_ctl(struct mtd_info *mtd, int cmd, unsigned int ctrl)
  160. {
  161. struct nand_chip *this = mtd->priv;
  162. unsigned long mask;
  163. if (cmd == NAND_CMD_NONE)
  164. return;
  165. mask = (ctrl & NAND_CLE) ? 0x02 : 0;
  166. if (ctrl & NAND_ALE)
  167. mask |= 0x04;
  168. writeb(cmd, (unsigned long)this->IO_ADDR_W | mask);
  169. }
  170. #define FSAMPLE_NAND_RB_GPIO_PIN 62
  171. static int nand_dev_ready(struct mtd_info *mtd)
  172. {
  173. return gpio_get_value(FSAMPLE_NAND_RB_GPIO_PIN);
  174. }
  175. static const char *part_probes[] = { "cmdlinepart", NULL };
  176. static struct platform_nand_data nand_data = {
  177. .chip = {
  178. .nr_chips = 1,
  179. .chip_offset = 0,
  180. .options = NAND_SAMSUNG_LP_OPTIONS,
  181. .part_probe_types = part_probes,
  182. },
  183. .ctrl = {
  184. .cmd_ctrl = nand_cmd_ctl,
  185. .dev_ready = nand_dev_ready,
  186. },
  187. };
  188. static struct resource nand_resource = {
  189. .start = OMAP_CS3_PHYS,
  190. .end = OMAP_CS3_PHYS + SZ_4K - 1,
  191. .flags = IORESOURCE_MEM,
  192. };
  193. static struct platform_device nand_device = {
  194. .name = "gen_nand",
  195. .id = 0,
  196. .dev = {
  197. .platform_data = &nand_data,
  198. },
  199. .num_resources = 1,
  200. .resource = &nand_resource,
  201. };
  202. static struct platform_device smc91x_device = {
  203. .name = "smc91x",
  204. .id = 0,
  205. .dev = {
  206. .platform_data = &smc91x_info,
  207. },
  208. .num_resources = ARRAY_SIZE(smc91x_resources),
  209. .resource = smc91x_resources,
  210. };
  211. static struct resource kp_resources[] = {
  212. [0] = {
  213. .start = INT_7XX_MPUIO_KEYPAD,
  214. .end = INT_7XX_MPUIO_KEYPAD,
  215. .flags = IORESOURCE_IRQ,
  216. },
  217. };
  218. static struct omap_kp_platform_data kp_data = {
  219. .rows = 8,
  220. .cols = 8,
  221. .keymap = fsample_keymap,
  222. .keymapsize = ARRAY_SIZE(fsample_keymap),
  223. .delay = 4,
  224. };
  225. static struct platform_device kp_device = {
  226. .name = "omap-keypad",
  227. .id = -1,
  228. .dev = {
  229. .platform_data = &kp_data,
  230. },
  231. .num_resources = ARRAY_SIZE(kp_resources),
  232. .resource = kp_resources,
  233. };
  234. static struct platform_device lcd_device = {
  235. .name = "lcd_p2",
  236. .id = -1,
  237. };
  238. static struct platform_device *devices[] __initdata = {
  239. &nor_device,
  240. &nand_device,
  241. &smc91x_device,
  242. &kp_device,
  243. &lcd_device,
  244. };
  245. static struct omap_lcd_config fsample_lcd_config __initdata = {
  246. .ctrl_name = "internal",
  247. };
  248. static struct omap_board_config_kernel fsample_config[] = {
  249. { OMAP_TAG_LCD, &fsample_lcd_config },
  250. };
  251. static void __init omap_fsample_init(void)
  252. {
  253. if (gpio_request(FSAMPLE_NAND_RB_GPIO_PIN, "NAND ready") < 0)
  254. BUG();
  255. gpio_direction_input(FSAMPLE_NAND_RB_GPIO_PIN);
  256. omap_cfg_reg(L3_1610_FLASH_CS2B_OE);
  257. omap_cfg_reg(M8_1610_FLASH_CS2B_WE);
  258. platform_add_devices(devices, ARRAY_SIZE(devices));
  259. omap_board_config = fsample_config;
  260. omap_board_config_size = ARRAY_SIZE(fsample_config);
  261. omap_serial_init();
  262. omap_register_i2c_bus(1, 100, NULL, 0);
  263. }
  264. static void __init fsample_init_smc91x(void)
  265. {
  266. fpga_write(1, H2P2_DBG_FPGA_LAN_RESET);
  267. mdelay(50);
  268. fpga_write(fpga_read(H2P2_DBG_FPGA_LAN_RESET) & ~1,
  269. H2P2_DBG_FPGA_LAN_RESET);
  270. mdelay(50);
  271. }
  272. static void __init omap_fsample_init_irq(void)
  273. {
  274. omap1_init_common_hw();
  275. omap_init_irq();
  276. omap_gpio_init();
  277. fsample_init_smc91x();
  278. }
  279. /* Only FPGA needs to be mapped here. All others are done with ioremap */
  280. static struct map_desc omap_fsample_io_desc[] __initdata = {
  281. {
  282. .virtual = H2P2_DBG_FPGA_BASE,
  283. .pfn = __phys_to_pfn(H2P2_DBG_FPGA_START),
  284. .length = H2P2_DBG_FPGA_SIZE,
  285. .type = MT_DEVICE
  286. },
  287. {
  288. .virtual = FSAMPLE_CPLD_BASE,
  289. .pfn = __phys_to_pfn(FSAMPLE_CPLD_START),
  290. .length = FSAMPLE_CPLD_SIZE,
  291. .type = MT_DEVICE
  292. }
  293. };
  294. static void __init omap_fsample_map_io(void)
  295. {
  296. omap1_map_common_io();
  297. iotable_init(omap_fsample_io_desc,
  298. ARRAY_SIZE(omap_fsample_io_desc));
  299. /* Early, board-dependent init */
  300. /*
  301. * Hold GSM Reset until needed
  302. */
  303. omap_writew(omap_readw(OMAP7XX_DSP_M_CTL) & ~1, OMAP7XX_DSP_M_CTL);
  304. /*
  305. * UARTs -> done automagically by 8250 driver
  306. */
  307. /*
  308. * CSx timings, GPIO Mux ... setup
  309. */
  310. /* Flash: CS0 timings setup */
  311. omap_writel(0x0000fff3, OMAP7XX_FLASH_CFG_0);
  312. omap_writel(0x00000088, OMAP7XX_FLASH_ACFG_0);
  313. /*
  314. * Ethernet support through the debug board
  315. * CS1 timings setup
  316. */
  317. omap_writel(0x0000fff3, OMAP7XX_FLASH_CFG_1);
  318. omap_writel(0x00000000, OMAP7XX_FLASH_ACFG_1);
  319. /*
  320. * Configure MPU_EXT_NIRQ IO in IO_CONF9 register,
  321. * It is used as the Ethernet controller interrupt
  322. */
  323. omap_writel(omap_readl(OMAP7XX_IO_CONF_9) & 0x1FFFFFFF, OMAP7XX_IO_CONF_9);
  324. }
  325. MACHINE_START(OMAP_FSAMPLE, "OMAP730 F-Sample")
  326. /* Maintainer: Brian Swetland <swetland@google.com> */
  327. .phys_io = 0xfff00000,
  328. .io_pg_offst = ((0xfef00000) >> 18) & 0xfffc,
  329. .boot_params = 0x10000100,
  330. .map_io = omap_fsample_map_io,
  331. .reserve = omap_reserve,
  332. .init_irq = omap_fsample_init_irq,
  333. .init_machine = omap_fsample_init,
  334. .timer = &omap_timer,
  335. MACHINE_END