clock.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. /*
  2. * arch/arm/mach-ep93xx/clock.c
  3. * Clock control for Cirrus EP93xx chips.
  4. *
  5. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or (at
  10. * your option) any later version.
  11. */
  12. #define pr_fmt(fmt) "ep93xx " KBUILD_MODNAME ": " fmt
  13. #include <linux/kernel.h>
  14. #include <linux/clk.h>
  15. #include <linux/err.h>
  16. #include <linux/module.h>
  17. #include <linux/string.h>
  18. #include <linux/io.h>
  19. #include <linux/spinlock.h>
  20. #include <mach/hardware.h>
  21. #include <asm/clkdev.h>
  22. #include <asm/div64.h>
  23. struct clk {
  24. struct clk *parent;
  25. unsigned long rate;
  26. int users;
  27. int sw_locked;
  28. void __iomem *enable_reg;
  29. u32 enable_mask;
  30. unsigned long (*get_rate)(struct clk *clk);
  31. int (*set_rate)(struct clk *clk, unsigned long rate);
  32. };
  33. static unsigned long get_uart_rate(struct clk *clk);
  34. static int set_keytchclk_rate(struct clk *clk, unsigned long rate);
  35. static int set_div_rate(struct clk *clk, unsigned long rate);
  36. static struct clk clk_xtali = {
  37. .rate = EP93XX_EXT_CLK_RATE,
  38. };
  39. static struct clk clk_uart1 = {
  40. .parent = &clk_xtali,
  41. .sw_locked = 1,
  42. .enable_reg = EP93XX_SYSCON_DEVCFG,
  43. .enable_mask = EP93XX_SYSCON_DEVCFG_U1EN,
  44. .get_rate = get_uart_rate,
  45. };
  46. static struct clk clk_uart2 = {
  47. .parent = &clk_xtali,
  48. .sw_locked = 1,
  49. .enable_reg = EP93XX_SYSCON_DEVCFG,
  50. .enable_mask = EP93XX_SYSCON_DEVCFG_U2EN,
  51. .get_rate = get_uart_rate,
  52. };
  53. static struct clk clk_uart3 = {
  54. .parent = &clk_xtali,
  55. .sw_locked = 1,
  56. .enable_reg = EP93XX_SYSCON_DEVCFG,
  57. .enable_mask = EP93XX_SYSCON_DEVCFG_U3EN,
  58. .get_rate = get_uart_rate,
  59. };
  60. static struct clk clk_pll1 = {
  61. .parent = &clk_xtali,
  62. };
  63. static struct clk clk_f = {
  64. .parent = &clk_pll1,
  65. };
  66. static struct clk clk_h = {
  67. .parent = &clk_pll1,
  68. };
  69. static struct clk clk_p = {
  70. .parent = &clk_pll1,
  71. };
  72. static struct clk clk_pll2 = {
  73. .parent = &clk_xtali,
  74. };
  75. static struct clk clk_usb_host = {
  76. .parent = &clk_pll2,
  77. .enable_reg = EP93XX_SYSCON_PWRCNT,
  78. .enable_mask = EP93XX_SYSCON_PWRCNT_USH_EN,
  79. };
  80. static struct clk clk_keypad = {
  81. .parent = &clk_xtali,
  82. .sw_locked = 1,
  83. .enable_reg = EP93XX_SYSCON_KEYTCHCLKDIV,
  84. .enable_mask = EP93XX_SYSCON_KEYTCHCLKDIV_KEN,
  85. .set_rate = set_keytchclk_rate,
  86. };
  87. static struct clk clk_spi = {
  88. .parent = &clk_xtali,
  89. .rate = EP93XX_EXT_CLK_RATE,
  90. };
  91. static struct clk clk_pwm = {
  92. .parent = &clk_xtali,
  93. .rate = EP93XX_EXT_CLK_RATE,
  94. };
  95. static struct clk clk_video = {
  96. .sw_locked = 1,
  97. .enable_reg = EP93XX_SYSCON_VIDCLKDIV,
  98. .enable_mask = EP93XX_SYSCON_CLKDIV_ENABLE,
  99. .set_rate = set_div_rate,
  100. };
  101. /* DMA Clocks */
  102. static struct clk clk_m2p0 = {
  103. .parent = &clk_h,
  104. .enable_reg = EP93XX_SYSCON_PWRCNT,
  105. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P0,
  106. };
  107. static struct clk clk_m2p1 = {
  108. .parent = &clk_h,
  109. .enable_reg = EP93XX_SYSCON_PWRCNT,
  110. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P1,
  111. };
  112. static struct clk clk_m2p2 = {
  113. .parent = &clk_h,
  114. .enable_reg = EP93XX_SYSCON_PWRCNT,
  115. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P2,
  116. };
  117. static struct clk clk_m2p3 = {
  118. .parent = &clk_h,
  119. .enable_reg = EP93XX_SYSCON_PWRCNT,
  120. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P3,
  121. };
  122. static struct clk clk_m2p4 = {
  123. .parent = &clk_h,
  124. .enable_reg = EP93XX_SYSCON_PWRCNT,
  125. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P4,
  126. };
  127. static struct clk clk_m2p5 = {
  128. .parent = &clk_h,
  129. .enable_reg = EP93XX_SYSCON_PWRCNT,
  130. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P5,
  131. };
  132. static struct clk clk_m2p6 = {
  133. .parent = &clk_h,
  134. .enable_reg = EP93XX_SYSCON_PWRCNT,
  135. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P6,
  136. };
  137. static struct clk clk_m2p7 = {
  138. .parent = &clk_h,
  139. .enable_reg = EP93XX_SYSCON_PWRCNT,
  140. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P7,
  141. };
  142. static struct clk clk_m2p8 = {
  143. .parent = &clk_h,
  144. .enable_reg = EP93XX_SYSCON_PWRCNT,
  145. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P8,
  146. };
  147. static struct clk clk_m2p9 = {
  148. .parent = &clk_h,
  149. .enable_reg = EP93XX_SYSCON_PWRCNT,
  150. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P9,
  151. };
  152. static struct clk clk_m2m0 = {
  153. .parent = &clk_h,
  154. .enable_reg = EP93XX_SYSCON_PWRCNT,
  155. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M0,
  156. };
  157. static struct clk clk_m2m1 = {
  158. .parent = &clk_h,
  159. .enable_reg = EP93XX_SYSCON_PWRCNT,
  160. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M1,
  161. };
  162. #define INIT_CK(dev,con,ck) \
  163. { .dev_id = dev, .con_id = con, .clk = ck }
  164. static struct clk_lookup clocks[] = {
  165. INIT_CK(NULL, "xtali", &clk_xtali),
  166. INIT_CK("apb:uart1", NULL, &clk_uart1),
  167. INIT_CK("apb:uart2", NULL, &clk_uart2),
  168. INIT_CK("apb:uart3", NULL, &clk_uart3),
  169. INIT_CK(NULL, "pll1", &clk_pll1),
  170. INIT_CK(NULL, "fclk", &clk_f),
  171. INIT_CK(NULL, "hclk", &clk_h),
  172. INIT_CK(NULL, "apb_pclk", &clk_p),
  173. INIT_CK(NULL, "pll2", &clk_pll2),
  174. INIT_CK("ep93xx-ohci", NULL, &clk_usb_host),
  175. INIT_CK("ep93xx-keypad", NULL, &clk_keypad),
  176. INIT_CK("ep93xx-fb", NULL, &clk_video),
  177. INIT_CK("ep93xx-spi.0", NULL, &clk_spi),
  178. INIT_CK(NULL, "pwm_clk", &clk_pwm),
  179. INIT_CK(NULL, "m2p0", &clk_m2p0),
  180. INIT_CK(NULL, "m2p1", &clk_m2p1),
  181. INIT_CK(NULL, "m2p2", &clk_m2p2),
  182. INIT_CK(NULL, "m2p3", &clk_m2p3),
  183. INIT_CK(NULL, "m2p4", &clk_m2p4),
  184. INIT_CK(NULL, "m2p5", &clk_m2p5),
  185. INIT_CK(NULL, "m2p6", &clk_m2p6),
  186. INIT_CK(NULL, "m2p7", &clk_m2p7),
  187. INIT_CK(NULL, "m2p8", &clk_m2p8),
  188. INIT_CK(NULL, "m2p9", &clk_m2p9),
  189. INIT_CK(NULL, "m2m0", &clk_m2m0),
  190. INIT_CK(NULL, "m2m1", &clk_m2m1),
  191. };
  192. static DEFINE_SPINLOCK(clk_lock);
  193. static void __clk_enable(struct clk *clk)
  194. {
  195. if (!clk->users++) {
  196. if (clk->parent)
  197. __clk_enable(clk->parent);
  198. if (clk->enable_reg) {
  199. u32 v;
  200. v = __raw_readl(clk->enable_reg);
  201. v |= clk->enable_mask;
  202. if (clk->sw_locked)
  203. ep93xx_syscon_swlocked_write(v, clk->enable_reg);
  204. else
  205. __raw_writel(v, clk->enable_reg);
  206. }
  207. }
  208. }
  209. int clk_enable(struct clk *clk)
  210. {
  211. unsigned long flags;
  212. if (!clk)
  213. return -EINVAL;
  214. spin_lock_irqsave(&clk_lock, flags);
  215. __clk_enable(clk);
  216. spin_unlock_irqrestore(&clk_lock, flags);
  217. return 0;
  218. }
  219. EXPORT_SYMBOL(clk_enable);
  220. static void __clk_disable(struct clk *clk)
  221. {
  222. if (!--clk->users) {
  223. if (clk->enable_reg) {
  224. u32 v;
  225. v = __raw_readl(clk->enable_reg);
  226. v &= ~clk->enable_mask;
  227. if (clk->sw_locked)
  228. ep93xx_syscon_swlocked_write(v, clk->enable_reg);
  229. else
  230. __raw_writel(v, clk->enable_reg);
  231. }
  232. if (clk->parent)
  233. __clk_disable(clk->parent);
  234. }
  235. }
  236. void clk_disable(struct clk *clk)
  237. {
  238. unsigned long flags;
  239. if (!clk)
  240. return;
  241. spin_lock_irqsave(&clk_lock, flags);
  242. __clk_disable(clk);
  243. spin_unlock_irqrestore(&clk_lock, flags);
  244. }
  245. EXPORT_SYMBOL(clk_disable);
  246. static unsigned long get_uart_rate(struct clk *clk)
  247. {
  248. unsigned long rate = clk_get_rate(clk->parent);
  249. u32 value;
  250. value = __raw_readl(EP93XX_SYSCON_PWRCNT);
  251. if (value & EP93XX_SYSCON_PWRCNT_UARTBAUD)
  252. return rate;
  253. else
  254. return rate / 2;
  255. }
  256. unsigned long clk_get_rate(struct clk *clk)
  257. {
  258. if (clk->get_rate)
  259. return clk->get_rate(clk);
  260. return clk->rate;
  261. }
  262. EXPORT_SYMBOL(clk_get_rate);
  263. static int set_keytchclk_rate(struct clk *clk, unsigned long rate)
  264. {
  265. u32 val;
  266. u32 div_bit;
  267. val = __raw_readl(clk->enable_reg);
  268. /*
  269. * The Key Matrix and ADC clocks are configured using the same
  270. * System Controller register. The clock used will be either
  271. * 1/4 or 1/16 the external clock rate depending on the
  272. * EP93XX_SYSCON_KEYTCHCLKDIV_KDIV/EP93XX_SYSCON_KEYTCHCLKDIV_ADIV
  273. * bit being set or cleared.
  274. */
  275. div_bit = clk->enable_mask >> 15;
  276. if (rate == EP93XX_KEYTCHCLK_DIV4)
  277. val |= div_bit;
  278. else if (rate == EP93XX_KEYTCHCLK_DIV16)
  279. val &= ~div_bit;
  280. else
  281. return -EINVAL;
  282. ep93xx_syscon_swlocked_write(val, clk->enable_reg);
  283. clk->rate = rate;
  284. return 0;
  285. }
  286. static int calc_clk_div(struct clk *clk, unsigned long rate,
  287. int *psel, int *esel, int *pdiv, int *div)
  288. {
  289. struct clk *mclk;
  290. unsigned long max_rate, actual_rate, mclk_rate, rate_err = -1;
  291. int i, found = 0, __div = 0, __pdiv = 0;
  292. /* Don't exceed the maximum rate */
  293. max_rate = max(max(clk_pll1.rate / 4, clk_pll2.rate / 4),
  294. clk_xtali.rate / 4);
  295. rate = min(rate, max_rate);
  296. /*
  297. * Try the two pll's and the external clock
  298. * Because the valid predividers are 2, 2.5 and 3, we multiply
  299. * all the clocks by 2 to avoid floating point math.
  300. *
  301. * This is based on the algorithm in the ep93xx raster guide:
  302. * http://be-a-maverick.com/en/pubs/appNote/AN269REV1.pdf
  303. *
  304. */
  305. for (i = 0; i < 3; i++) {
  306. if (i == 0)
  307. mclk = &clk_xtali;
  308. else if (i == 1)
  309. mclk = &clk_pll1;
  310. else
  311. mclk = &clk_pll2;
  312. mclk_rate = mclk->rate * 2;
  313. /* Try each predivider value */
  314. for (__pdiv = 4; __pdiv <= 6; __pdiv++) {
  315. __div = mclk_rate / (rate * __pdiv);
  316. if (__div < 2 || __div > 127)
  317. continue;
  318. actual_rate = mclk_rate / (__pdiv * __div);
  319. if (!found || abs(actual_rate - rate) < rate_err) {
  320. *pdiv = __pdiv - 3;
  321. *div = __div;
  322. *psel = (i == 2);
  323. *esel = (i != 0);
  324. clk->parent = mclk;
  325. clk->rate = actual_rate;
  326. rate_err = abs(actual_rate - rate);
  327. found = 1;
  328. }
  329. }
  330. }
  331. if (!found)
  332. return -EINVAL;
  333. return 0;
  334. }
  335. static int set_div_rate(struct clk *clk, unsigned long rate)
  336. {
  337. int err, psel = 0, esel = 0, pdiv = 0, div = 0;
  338. u32 val;
  339. err = calc_clk_div(clk, rate, &psel, &esel, &pdiv, &div);
  340. if (err)
  341. return err;
  342. /* Clear the esel, psel, pdiv and div bits */
  343. val = __raw_readl(clk->enable_reg);
  344. val &= ~0x7fff;
  345. /* Set the new esel, psel, pdiv and div bits for the new clock rate */
  346. val |= (esel ? EP93XX_SYSCON_CLKDIV_ESEL : 0) |
  347. (psel ? EP93XX_SYSCON_CLKDIV_PSEL : 0) |
  348. (pdiv << EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) | div;
  349. ep93xx_syscon_swlocked_write(val, clk->enable_reg);
  350. return 0;
  351. }
  352. int clk_set_rate(struct clk *clk, unsigned long rate)
  353. {
  354. if (clk->set_rate)
  355. return clk->set_rate(clk, rate);
  356. return -EINVAL;
  357. }
  358. EXPORT_SYMBOL(clk_set_rate);
  359. static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
  360. static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
  361. static char pclk_divisors[] = { 1, 2, 4, 8 };
  362. /*
  363. * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
  364. */
  365. static unsigned long calc_pll_rate(u32 config_word)
  366. {
  367. unsigned long long rate;
  368. int i;
  369. rate = clk_xtali.rate;
  370. rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */
  371. rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */
  372. do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */
  373. for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */
  374. rate >>= 1;
  375. return (unsigned long)rate;
  376. }
  377. static void __init ep93xx_dma_clock_init(void)
  378. {
  379. clk_m2p0.rate = clk_h.rate;
  380. clk_m2p1.rate = clk_h.rate;
  381. clk_m2p2.rate = clk_h.rate;
  382. clk_m2p3.rate = clk_h.rate;
  383. clk_m2p4.rate = clk_h.rate;
  384. clk_m2p5.rate = clk_h.rate;
  385. clk_m2p6.rate = clk_h.rate;
  386. clk_m2p7.rate = clk_h.rate;
  387. clk_m2p8.rate = clk_h.rate;
  388. clk_m2p9.rate = clk_h.rate;
  389. clk_m2m0.rate = clk_h.rate;
  390. clk_m2m1.rate = clk_h.rate;
  391. }
  392. static int __init ep93xx_clock_init(void)
  393. {
  394. u32 value;
  395. /* Determine the bootloader configured pll1 rate */
  396. value = __raw_readl(EP93XX_SYSCON_CLKSET1);
  397. if (!(value & EP93XX_SYSCON_CLKSET1_NBYP1))
  398. clk_pll1.rate = clk_xtali.rate;
  399. else
  400. clk_pll1.rate = calc_pll_rate(value);
  401. /* Initialize the pll1 derived clocks */
  402. clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
  403. clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
  404. clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
  405. ep93xx_dma_clock_init();
  406. /* Determine the bootloader configured pll2 rate */
  407. value = __raw_readl(EP93XX_SYSCON_CLKSET2);
  408. if (!(value & EP93XX_SYSCON_CLKSET2_NBYP2))
  409. clk_pll2.rate = clk_xtali.rate;
  410. else if (value & EP93XX_SYSCON_CLKSET2_PLL2_EN)
  411. clk_pll2.rate = calc_pll_rate(value);
  412. else
  413. clk_pll2.rate = 0;
  414. /* Initialize the pll2 derived clocks */
  415. clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
  416. /*
  417. * EP93xx SSP clock rate was doubled in version E2. For more information
  418. * see:
  419. * http://www.cirrus.com/en/pubs/appNote/AN273REV4.pdf
  420. */
  421. if (ep93xx_chip_revision() < EP93XX_CHIP_REV_E2)
  422. clk_spi.rate /= 2;
  423. pr_info("PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
  424. clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
  425. pr_info("FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
  426. clk_f.rate / 1000000, clk_h.rate / 1000000,
  427. clk_p.rate / 1000000);
  428. clkdev_add_table(clocks, ARRAY_SIZE(clocks));
  429. return 0;
  430. }
  431. arch_initcall(ep93xx_clock_init);