dma.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554
  1. /*
  2. * EDMA3 support for DaVinci
  3. *
  4. * Copyright (C) 2006-2009 Texas Instruments.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/module.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/io.h>
  26. #include <linux/slab.h>
  27. #include <mach/edma.h>
  28. /* Offsets matching "struct edmacc_param" */
  29. #define PARM_OPT 0x00
  30. #define PARM_SRC 0x04
  31. #define PARM_A_B_CNT 0x08
  32. #define PARM_DST 0x0c
  33. #define PARM_SRC_DST_BIDX 0x10
  34. #define PARM_LINK_BCNTRLD 0x14
  35. #define PARM_SRC_DST_CIDX 0x18
  36. #define PARM_CCNT 0x1c
  37. #define PARM_SIZE 0x20
  38. /* Offsets for EDMA CC global channel registers and their shadows */
  39. #define SH_ER 0x00 /* 64 bits */
  40. #define SH_ECR 0x08 /* 64 bits */
  41. #define SH_ESR 0x10 /* 64 bits */
  42. #define SH_CER 0x18 /* 64 bits */
  43. #define SH_EER 0x20 /* 64 bits */
  44. #define SH_EECR 0x28 /* 64 bits */
  45. #define SH_EESR 0x30 /* 64 bits */
  46. #define SH_SER 0x38 /* 64 bits */
  47. #define SH_SECR 0x40 /* 64 bits */
  48. #define SH_IER 0x50 /* 64 bits */
  49. #define SH_IECR 0x58 /* 64 bits */
  50. #define SH_IESR 0x60 /* 64 bits */
  51. #define SH_IPR 0x68 /* 64 bits */
  52. #define SH_ICR 0x70 /* 64 bits */
  53. #define SH_IEVAL 0x78
  54. #define SH_QER 0x80
  55. #define SH_QEER 0x84
  56. #define SH_QEECR 0x88
  57. #define SH_QEESR 0x8c
  58. #define SH_QSER 0x90
  59. #define SH_QSECR 0x94
  60. #define SH_SIZE 0x200
  61. /* Offsets for EDMA CC global registers */
  62. #define EDMA_REV 0x0000
  63. #define EDMA_CCCFG 0x0004
  64. #define EDMA_QCHMAP 0x0200 /* 8 registers */
  65. #define EDMA_DMAQNUM 0x0240 /* 8 registers (4 on OMAP-L1xx) */
  66. #define EDMA_QDMAQNUM 0x0260
  67. #define EDMA_QUETCMAP 0x0280
  68. #define EDMA_QUEPRI 0x0284
  69. #define EDMA_EMR 0x0300 /* 64 bits */
  70. #define EDMA_EMCR 0x0308 /* 64 bits */
  71. #define EDMA_QEMR 0x0310
  72. #define EDMA_QEMCR 0x0314
  73. #define EDMA_CCERR 0x0318
  74. #define EDMA_CCERRCLR 0x031c
  75. #define EDMA_EEVAL 0x0320
  76. #define EDMA_DRAE 0x0340 /* 4 x 64 bits*/
  77. #define EDMA_QRAE 0x0380 /* 4 registers */
  78. #define EDMA_QUEEVTENTRY 0x0400 /* 2 x 16 registers */
  79. #define EDMA_QSTAT 0x0600 /* 2 registers */
  80. #define EDMA_QWMTHRA 0x0620
  81. #define EDMA_QWMTHRB 0x0624
  82. #define EDMA_CCSTAT 0x0640
  83. #define EDMA_M 0x1000 /* global channel registers */
  84. #define EDMA_ECR 0x1008
  85. #define EDMA_ECRH 0x100C
  86. #define EDMA_SHADOW0 0x2000 /* 4 regions shadowing global channels */
  87. #define EDMA_PARM 0x4000 /* 128 param entries */
  88. #define PARM_OFFSET(param_no) (EDMA_PARM + ((param_no) << 5))
  89. #define EDMA_DCHMAP 0x0100 /* 64 registers */
  90. #define CHMAP_EXIST BIT(24)
  91. #define EDMA_MAX_DMACH 64
  92. #define EDMA_MAX_PARAMENTRY 512
  93. #define EDMA_MAX_CC 2
  94. /*****************************************************************************/
  95. static void __iomem *edmacc_regs_base[EDMA_MAX_CC];
  96. static inline unsigned int edma_read(unsigned ctlr, int offset)
  97. {
  98. return (unsigned int)__raw_readl(edmacc_regs_base[ctlr] + offset);
  99. }
  100. static inline void edma_write(unsigned ctlr, int offset, int val)
  101. {
  102. __raw_writel(val, edmacc_regs_base[ctlr] + offset);
  103. }
  104. static inline void edma_modify(unsigned ctlr, int offset, unsigned and,
  105. unsigned or)
  106. {
  107. unsigned val = edma_read(ctlr, offset);
  108. val &= and;
  109. val |= or;
  110. edma_write(ctlr, offset, val);
  111. }
  112. static inline void edma_and(unsigned ctlr, int offset, unsigned and)
  113. {
  114. unsigned val = edma_read(ctlr, offset);
  115. val &= and;
  116. edma_write(ctlr, offset, val);
  117. }
  118. static inline void edma_or(unsigned ctlr, int offset, unsigned or)
  119. {
  120. unsigned val = edma_read(ctlr, offset);
  121. val |= or;
  122. edma_write(ctlr, offset, val);
  123. }
  124. static inline unsigned int edma_read_array(unsigned ctlr, int offset, int i)
  125. {
  126. return edma_read(ctlr, offset + (i << 2));
  127. }
  128. static inline void edma_write_array(unsigned ctlr, int offset, int i,
  129. unsigned val)
  130. {
  131. edma_write(ctlr, offset + (i << 2), val);
  132. }
  133. static inline void edma_modify_array(unsigned ctlr, int offset, int i,
  134. unsigned and, unsigned or)
  135. {
  136. edma_modify(ctlr, offset + (i << 2), and, or);
  137. }
  138. static inline void edma_or_array(unsigned ctlr, int offset, int i, unsigned or)
  139. {
  140. edma_or(ctlr, offset + (i << 2), or);
  141. }
  142. static inline void edma_or_array2(unsigned ctlr, int offset, int i, int j,
  143. unsigned or)
  144. {
  145. edma_or(ctlr, offset + ((i*2 + j) << 2), or);
  146. }
  147. static inline void edma_write_array2(unsigned ctlr, int offset, int i, int j,
  148. unsigned val)
  149. {
  150. edma_write(ctlr, offset + ((i*2 + j) << 2), val);
  151. }
  152. static inline unsigned int edma_shadow0_read(unsigned ctlr, int offset)
  153. {
  154. return edma_read(ctlr, EDMA_SHADOW0 + offset);
  155. }
  156. static inline unsigned int edma_shadow0_read_array(unsigned ctlr, int offset,
  157. int i)
  158. {
  159. return edma_read(ctlr, EDMA_SHADOW0 + offset + (i << 2));
  160. }
  161. static inline void edma_shadow0_write(unsigned ctlr, int offset, unsigned val)
  162. {
  163. edma_write(ctlr, EDMA_SHADOW0 + offset, val);
  164. }
  165. static inline void edma_shadow0_write_array(unsigned ctlr, int offset, int i,
  166. unsigned val)
  167. {
  168. edma_write(ctlr, EDMA_SHADOW0 + offset + (i << 2), val);
  169. }
  170. static inline unsigned int edma_parm_read(unsigned ctlr, int offset,
  171. int param_no)
  172. {
  173. return edma_read(ctlr, EDMA_PARM + offset + (param_no << 5));
  174. }
  175. static inline void edma_parm_write(unsigned ctlr, int offset, int param_no,
  176. unsigned val)
  177. {
  178. edma_write(ctlr, EDMA_PARM + offset + (param_no << 5), val);
  179. }
  180. static inline void edma_parm_modify(unsigned ctlr, int offset, int param_no,
  181. unsigned and, unsigned or)
  182. {
  183. edma_modify(ctlr, EDMA_PARM + offset + (param_no << 5), and, or);
  184. }
  185. static inline void edma_parm_and(unsigned ctlr, int offset, int param_no,
  186. unsigned and)
  187. {
  188. edma_and(ctlr, EDMA_PARM + offset + (param_no << 5), and);
  189. }
  190. static inline void edma_parm_or(unsigned ctlr, int offset, int param_no,
  191. unsigned or)
  192. {
  193. edma_or(ctlr, EDMA_PARM + offset + (param_no << 5), or);
  194. }
  195. /*****************************************************************************/
  196. /* actual number of DMA channels and slots on this silicon */
  197. struct edma {
  198. /* how many dma resources of each type */
  199. unsigned num_channels;
  200. unsigned num_region;
  201. unsigned num_slots;
  202. unsigned num_tc;
  203. unsigned num_cc;
  204. enum dma_event_q default_queue;
  205. /* list of channels with no even trigger; terminated by "-1" */
  206. const s8 *noevent;
  207. /* The edma_inuse bit for each PaRAM slot is clear unless the
  208. * channel is in use ... by ARM or DSP, for QDMA, or whatever.
  209. */
  210. DECLARE_BITMAP(edma_inuse, EDMA_MAX_PARAMENTRY);
  211. /* The edma_unused bit for each channel is clear unless
  212. * it is not being used on this platform. It uses a bit
  213. * of SOC-specific initialization code.
  214. */
  215. DECLARE_BITMAP(edma_unused, EDMA_MAX_DMACH);
  216. unsigned irq_res_start;
  217. unsigned irq_res_end;
  218. struct dma_interrupt_data {
  219. void (*callback)(unsigned channel, unsigned short ch_status,
  220. void *data);
  221. void *data;
  222. } intr_data[EDMA_MAX_DMACH];
  223. };
  224. static struct edma *edma_cc[EDMA_MAX_CC];
  225. static int arch_num_cc;
  226. /* dummy param set used to (re)initialize parameter RAM slots */
  227. static const struct edmacc_param dummy_paramset = {
  228. .link_bcntrld = 0xffff,
  229. .ccnt = 1,
  230. };
  231. /*****************************************************************************/
  232. static void map_dmach_queue(unsigned ctlr, unsigned ch_no,
  233. enum dma_event_q queue_no)
  234. {
  235. int bit = (ch_no & 0x7) * 4;
  236. /* default to low priority queue */
  237. if (queue_no == EVENTQ_DEFAULT)
  238. queue_no = edma_cc[ctlr]->default_queue;
  239. queue_no &= 7;
  240. edma_modify_array(ctlr, EDMA_DMAQNUM, (ch_no >> 3),
  241. ~(0x7 << bit), queue_no << bit);
  242. }
  243. static void __init map_queue_tc(unsigned ctlr, int queue_no, int tc_no)
  244. {
  245. int bit = queue_no * 4;
  246. edma_modify(ctlr, EDMA_QUETCMAP, ~(0x7 << bit), ((tc_no & 0x7) << bit));
  247. }
  248. static void __init assign_priority_to_queue(unsigned ctlr, int queue_no,
  249. int priority)
  250. {
  251. int bit = queue_no * 4;
  252. edma_modify(ctlr, EDMA_QUEPRI, ~(0x7 << bit),
  253. ((priority & 0x7) << bit));
  254. }
  255. /**
  256. * map_dmach_param - Maps channel number to param entry number
  257. *
  258. * This maps the dma channel number to param entry numberter. In
  259. * other words using the DMA channel mapping registers a param entry
  260. * can be mapped to any channel
  261. *
  262. * Callers are responsible for ensuring the channel mapping logic is
  263. * included in that particular EDMA variant (Eg : dm646x)
  264. *
  265. */
  266. static void __init map_dmach_param(unsigned ctlr)
  267. {
  268. int i;
  269. for (i = 0; i < EDMA_MAX_DMACH; i++)
  270. edma_write_array(ctlr, EDMA_DCHMAP , i , (i << 5));
  271. }
  272. static inline void
  273. setup_dma_interrupt(unsigned lch,
  274. void (*callback)(unsigned channel, u16 ch_status, void *data),
  275. void *data)
  276. {
  277. unsigned ctlr;
  278. ctlr = EDMA_CTLR(lch);
  279. lch = EDMA_CHAN_SLOT(lch);
  280. if (!callback)
  281. edma_shadow0_write_array(ctlr, SH_IECR, lch >> 5,
  282. BIT(lch & 0x1f));
  283. edma_cc[ctlr]->intr_data[lch].callback = callback;
  284. edma_cc[ctlr]->intr_data[lch].data = data;
  285. if (callback) {
  286. edma_shadow0_write_array(ctlr, SH_ICR, lch >> 5,
  287. BIT(lch & 0x1f));
  288. edma_shadow0_write_array(ctlr, SH_IESR, lch >> 5,
  289. BIT(lch & 0x1f));
  290. }
  291. }
  292. static int irq2ctlr(int irq)
  293. {
  294. if (irq >= edma_cc[0]->irq_res_start && irq <= edma_cc[0]->irq_res_end)
  295. return 0;
  296. else if (irq >= edma_cc[1]->irq_res_start &&
  297. irq <= edma_cc[1]->irq_res_end)
  298. return 1;
  299. return -1;
  300. }
  301. /******************************************************************************
  302. *
  303. * DMA interrupt handler
  304. *
  305. *****************************************************************************/
  306. static irqreturn_t dma_irq_handler(int irq, void *data)
  307. {
  308. int i;
  309. unsigned ctlr;
  310. unsigned int cnt = 0;
  311. ctlr = irq2ctlr(irq);
  312. dev_dbg(data, "dma_irq_handler\n");
  313. if ((edma_shadow0_read_array(ctlr, SH_IPR, 0) == 0) &&
  314. (edma_shadow0_read_array(ctlr, SH_IPR, 1) == 0))
  315. return IRQ_NONE;
  316. while (1) {
  317. int j;
  318. if (edma_shadow0_read_array(ctlr, SH_IPR, 0) &
  319. edma_shadow0_read_array(ctlr, SH_IER, 0))
  320. j = 0;
  321. else if (edma_shadow0_read_array(ctlr, SH_IPR, 1) &
  322. edma_shadow0_read_array(ctlr, SH_IER, 1))
  323. j = 1;
  324. else
  325. break;
  326. dev_dbg(data, "IPR%d %08x\n", j,
  327. edma_shadow0_read_array(ctlr, SH_IPR, j));
  328. for (i = 0; i < 32; i++) {
  329. int k = (j << 5) + i;
  330. if ((edma_shadow0_read_array(ctlr, SH_IPR, j) & BIT(i))
  331. && (edma_shadow0_read_array(ctlr,
  332. SH_IER, j) & BIT(i))) {
  333. /* Clear the corresponding IPR bits */
  334. edma_shadow0_write_array(ctlr, SH_ICR, j,
  335. BIT(i));
  336. if (edma_cc[ctlr]->intr_data[k].callback)
  337. edma_cc[ctlr]->intr_data[k].callback(
  338. k, DMA_COMPLETE,
  339. edma_cc[ctlr]->intr_data[k].
  340. data);
  341. }
  342. }
  343. cnt++;
  344. if (cnt > 10)
  345. break;
  346. }
  347. edma_shadow0_write(ctlr, SH_IEVAL, 1);
  348. return IRQ_HANDLED;
  349. }
  350. /******************************************************************************
  351. *
  352. * DMA error interrupt handler
  353. *
  354. *****************************************************************************/
  355. static irqreturn_t dma_ccerr_handler(int irq, void *data)
  356. {
  357. int i;
  358. unsigned ctlr;
  359. unsigned int cnt = 0;
  360. ctlr = irq2ctlr(irq);
  361. dev_dbg(data, "dma_ccerr_handler\n");
  362. if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
  363. (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
  364. (edma_read(ctlr, EDMA_QEMR) == 0) &&
  365. (edma_read(ctlr, EDMA_CCERR) == 0))
  366. return IRQ_NONE;
  367. while (1) {
  368. int j = -1;
  369. if (edma_read_array(ctlr, EDMA_EMR, 0))
  370. j = 0;
  371. else if (edma_read_array(ctlr, EDMA_EMR, 1))
  372. j = 1;
  373. if (j >= 0) {
  374. dev_dbg(data, "EMR%d %08x\n", j,
  375. edma_read_array(ctlr, EDMA_EMR, j));
  376. for (i = 0; i < 32; i++) {
  377. int k = (j << 5) + i;
  378. if (edma_read_array(ctlr, EDMA_EMR, j) &
  379. BIT(i)) {
  380. /* Clear the corresponding EMR bits */
  381. edma_write_array(ctlr, EDMA_EMCR, j,
  382. BIT(i));
  383. /* Clear any SER */
  384. edma_shadow0_write_array(ctlr, SH_SECR,
  385. j, BIT(i));
  386. if (edma_cc[ctlr]->intr_data[k].
  387. callback) {
  388. edma_cc[ctlr]->intr_data[k].
  389. callback(k,
  390. DMA_CC_ERROR,
  391. edma_cc[ctlr]->intr_data
  392. [k].data);
  393. }
  394. }
  395. }
  396. } else if (edma_read(ctlr, EDMA_QEMR)) {
  397. dev_dbg(data, "QEMR %02x\n",
  398. edma_read(ctlr, EDMA_QEMR));
  399. for (i = 0; i < 8; i++) {
  400. if (edma_read(ctlr, EDMA_QEMR) & BIT(i)) {
  401. /* Clear the corresponding IPR bits */
  402. edma_write(ctlr, EDMA_QEMCR, BIT(i));
  403. edma_shadow0_write(ctlr, SH_QSECR,
  404. BIT(i));
  405. /* NOTE: not reported!! */
  406. }
  407. }
  408. } else if (edma_read(ctlr, EDMA_CCERR)) {
  409. dev_dbg(data, "CCERR %08x\n",
  410. edma_read(ctlr, EDMA_CCERR));
  411. /* FIXME: CCERR.BIT(16) ignored! much better
  412. * to just write CCERRCLR with CCERR value...
  413. */
  414. for (i = 0; i < 8; i++) {
  415. if (edma_read(ctlr, EDMA_CCERR) & BIT(i)) {
  416. /* Clear the corresponding IPR bits */
  417. edma_write(ctlr, EDMA_CCERRCLR, BIT(i));
  418. /* NOTE: not reported!! */
  419. }
  420. }
  421. }
  422. if ((edma_read_array(ctlr, EDMA_EMR, 0) == 0) &&
  423. (edma_read_array(ctlr, EDMA_EMR, 1) == 0) &&
  424. (edma_read(ctlr, EDMA_QEMR) == 0) &&
  425. (edma_read(ctlr, EDMA_CCERR) == 0))
  426. break;
  427. cnt++;
  428. if (cnt > 10)
  429. break;
  430. }
  431. edma_write(ctlr, EDMA_EEVAL, 1);
  432. return IRQ_HANDLED;
  433. }
  434. /******************************************************************************
  435. *
  436. * Transfer controller error interrupt handlers
  437. *
  438. *****************************************************************************/
  439. #define tc_errs_handled false /* disabled as long as they're NOPs */
  440. static irqreturn_t dma_tc0err_handler(int irq, void *data)
  441. {
  442. dev_dbg(data, "dma_tc0err_handler\n");
  443. return IRQ_HANDLED;
  444. }
  445. static irqreturn_t dma_tc1err_handler(int irq, void *data)
  446. {
  447. dev_dbg(data, "dma_tc1err_handler\n");
  448. return IRQ_HANDLED;
  449. }
  450. static int reserve_contiguous_slots(int ctlr, unsigned int id,
  451. unsigned int num_slots,
  452. unsigned int start_slot)
  453. {
  454. int i, j;
  455. unsigned int count = num_slots;
  456. int stop_slot = start_slot;
  457. DECLARE_BITMAP(tmp_inuse, EDMA_MAX_PARAMENTRY);
  458. for (i = start_slot; i < edma_cc[ctlr]->num_slots; ++i) {
  459. j = EDMA_CHAN_SLOT(i);
  460. if (!test_and_set_bit(j, edma_cc[ctlr]->edma_inuse)) {
  461. /* Record our current beginning slot */
  462. if (count == num_slots)
  463. stop_slot = i;
  464. count--;
  465. set_bit(j, tmp_inuse);
  466. if (count == 0)
  467. break;
  468. } else {
  469. clear_bit(j, tmp_inuse);
  470. if (id == EDMA_CONT_PARAMS_FIXED_EXACT) {
  471. stop_slot = i;
  472. break;
  473. } else {
  474. count = num_slots;
  475. }
  476. }
  477. }
  478. /*
  479. * We have to clear any bits that we set
  480. * if we run out parameter RAM slots, i.e we do find a set
  481. * of contiguous parameter RAM slots but do not find the exact number
  482. * requested as we may reach the total number of parameter RAM slots
  483. */
  484. if (i == edma_cc[ctlr]->num_slots)
  485. stop_slot = i;
  486. for (j = start_slot; j < stop_slot; j++)
  487. if (test_bit(j, tmp_inuse))
  488. clear_bit(j, edma_cc[ctlr]->edma_inuse);
  489. if (count)
  490. return -EBUSY;
  491. for (j = i - num_slots + 1; j <= i; ++j)
  492. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(j),
  493. &dummy_paramset, PARM_SIZE);
  494. return EDMA_CTLR_CHAN(ctlr, i - num_slots + 1);
  495. }
  496. static int prepare_unused_channel_list(struct device *dev, void *data)
  497. {
  498. struct platform_device *pdev = to_platform_device(dev);
  499. int i, ctlr;
  500. for (i = 0; i < pdev->num_resources; i++) {
  501. if ((pdev->resource[i].flags & IORESOURCE_DMA) &&
  502. (int)pdev->resource[i].start >= 0) {
  503. ctlr = EDMA_CTLR(pdev->resource[i].start);
  504. clear_bit(EDMA_CHAN_SLOT(pdev->resource[i].start),
  505. edma_cc[ctlr]->edma_unused);
  506. }
  507. }
  508. return 0;
  509. }
  510. /*-----------------------------------------------------------------------*/
  511. static bool unused_chan_list_done;
  512. /* Resource alloc/free: dma channels, parameter RAM slots */
  513. /**
  514. * edma_alloc_channel - allocate DMA channel and paired parameter RAM
  515. * @channel: specific channel to allocate; negative for "any unmapped channel"
  516. * @callback: optional; to be issued on DMA completion or errors
  517. * @data: passed to callback
  518. * @eventq_no: an EVENTQ_* constant, used to choose which Transfer
  519. * Controller (TC) executes requests using this channel. Use
  520. * EVENTQ_DEFAULT unless you really need a high priority queue.
  521. *
  522. * This allocates a DMA channel and its associated parameter RAM slot.
  523. * The parameter RAM is initialized to hold a dummy transfer.
  524. *
  525. * Normal use is to pass a specific channel number as @channel, to make
  526. * use of hardware events mapped to that channel. When the channel will
  527. * be used only for software triggering or event chaining, channels not
  528. * mapped to hardware events (or mapped to unused events) are preferable.
  529. *
  530. * DMA transfers start from a channel using edma_start(), or by
  531. * chaining. When the transfer described in that channel's parameter RAM
  532. * slot completes, that slot's data may be reloaded through a link.
  533. *
  534. * DMA errors are only reported to the @callback associated with the
  535. * channel driving that transfer, but transfer completion callbacks can
  536. * be sent to another channel under control of the TCC field in
  537. * the option word of the transfer's parameter RAM set. Drivers must not
  538. * use DMA transfer completion callbacks for channels they did not allocate.
  539. * (The same applies to TCC codes used in transfer chaining.)
  540. *
  541. * Returns the number of the channel, else negative errno.
  542. */
  543. int edma_alloc_channel(int channel,
  544. void (*callback)(unsigned channel, u16 ch_status, void *data),
  545. void *data,
  546. enum dma_event_q eventq_no)
  547. {
  548. unsigned i, done = 0, ctlr = 0;
  549. int ret = 0;
  550. if (!unused_chan_list_done) {
  551. /*
  552. * Scan all the platform devices to find out the EDMA channels
  553. * used and clear them in the unused list, making the rest
  554. * available for ARM usage.
  555. */
  556. ret = bus_for_each_dev(&platform_bus_type, NULL, NULL,
  557. prepare_unused_channel_list);
  558. if (ret < 0)
  559. return ret;
  560. unused_chan_list_done = true;
  561. }
  562. if (channel >= 0) {
  563. ctlr = EDMA_CTLR(channel);
  564. channel = EDMA_CHAN_SLOT(channel);
  565. }
  566. if (channel < 0) {
  567. for (i = 0; i < arch_num_cc; i++) {
  568. channel = 0;
  569. for (;;) {
  570. channel = find_next_bit(edma_cc[i]->edma_unused,
  571. edma_cc[i]->num_channels,
  572. channel);
  573. if (channel == edma_cc[i]->num_channels)
  574. break;
  575. if (!test_and_set_bit(channel,
  576. edma_cc[i]->edma_inuse)) {
  577. done = 1;
  578. ctlr = i;
  579. break;
  580. }
  581. channel++;
  582. }
  583. if (done)
  584. break;
  585. }
  586. if (!done)
  587. return -ENOMEM;
  588. } else if (channel >= edma_cc[ctlr]->num_channels) {
  589. return -EINVAL;
  590. } else if (test_and_set_bit(channel, edma_cc[ctlr]->edma_inuse)) {
  591. return -EBUSY;
  592. }
  593. /* ensure access through shadow region 0 */
  594. edma_or_array2(ctlr, EDMA_DRAE, 0, channel >> 5, BIT(channel & 0x1f));
  595. /* ensure no events are pending */
  596. edma_stop(EDMA_CTLR_CHAN(ctlr, channel));
  597. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
  598. &dummy_paramset, PARM_SIZE);
  599. if (callback)
  600. setup_dma_interrupt(EDMA_CTLR_CHAN(ctlr, channel),
  601. callback, data);
  602. map_dmach_queue(ctlr, channel, eventq_no);
  603. return EDMA_CTLR_CHAN(ctlr, channel);
  604. }
  605. EXPORT_SYMBOL(edma_alloc_channel);
  606. /**
  607. * edma_free_channel - deallocate DMA channel
  608. * @channel: dma channel returned from edma_alloc_channel()
  609. *
  610. * This deallocates the DMA channel and associated parameter RAM slot
  611. * allocated by edma_alloc_channel().
  612. *
  613. * Callers are responsible for ensuring the channel is inactive, and
  614. * will not be reactivated by linking, chaining, or software calls to
  615. * edma_start().
  616. */
  617. void edma_free_channel(unsigned channel)
  618. {
  619. unsigned ctlr;
  620. ctlr = EDMA_CTLR(channel);
  621. channel = EDMA_CHAN_SLOT(channel);
  622. if (channel >= edma_cc[ctlr]->num_channels)
  623. return;
  624. setup_dma_interrupt(channel, NULL, NULL);
  625. /* REVISIT should probably take out of shadow region 0 */
  626. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(channel),
  627. &dummy_paramset, PARM_SIZE);
  628. clear_bit(channel, edma_cc[ctlr]->edma_inuse);
  629. }
  630. EXPORT_SYMBOL(edma_free_channel);
  631. /**
  632. * edma_alloc_slot - allocate DMA parameter RAM
  633. * @slot: specific slot to allocate; negative for "any unused slot"
  634. *
  635. * This allocates a parameter RAM slot, initializing it to hold a
  636. * dummy transfer. Slots allocated using this routine have not been
  637. * mapped to a hardware DMA channel, and will normally be used by
  638. * linking to them from a slot associated with a DMA channel.
  639. *
  640. * Normal use is to pass EDMA_SLOT_ANY as the @slot, but specific
  641. * slots may be allocated on behalf of DSP firmware.
  642. *
  643. * Returns the number of the slot, else negative errno.
  644. */
  645. int edma_alloc_slot(unsigned ctlr, int slot)
  646. {
  647. if (slot >= 0)
  648. slot = EDMA_CHAN_SLOT(slot);
  649. if (slot < 0) {
  650. slot = edma_cc[ctlr]->num_channels;
  651. for (;;) {
  652. slot = find_next_zero_bit(edma_cc[ctlr]->edma_inuse,
  653. edma_cc[ctlr]->num_slots, slot);
  654. if (slot == edma_cc[ctlr]->num_slots)
  655. return -ENOMEM;
  656. if (!test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse))
  657. break;
  658. }
  659. } else if (slot < edma_cc[ctlr]->num_channels ||
  660. slot >= edma_cc[ctlr]->num_slots) {
  661. return -EINVAL;
  662. } else if (test_and_set_bit(slot, edma_cc[ctlr]->edma_inuse)) {
  663. return -EBUSY;
  664. }
  665. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
  666. &dummy_paramset, PARM_SIZE);
  667. return EDMA_CTLR_CHAN(ctlr, slot);
  668. }
  669. EXPORT_SYMBOL(edma_alloc_slot);
  670. /**
  671. * edma_free_slot - deallocate DMA parameter RAM
  672. * @slot: parameter RAM slot returned from edma_alloc_slot()
  673. *
  674. * This deallocates the parameter RAM slot allocated by edma_alloc_slot().
  675. * Callers are responsible for ensuring the slot is inactive, and will
  676. * not be activated.
  677. */
  678. void edma_free_slot(unsigned slot)
  679. {
  680. unsigned ctlr;
  681. ctlr = EDMA_CTLR(slot);
  682. slot = EDMA_CHAN_SLOT(slot);
  683. if (slot < edma_cc[ctlr]->num_channels ||
  684. slot >= edma_cc[ctlr]->num_slots)
  685. return;
  686. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
  687. &dummy_paramset, PARM_SIZE);
  688. clear_bit(slot, edma_cc[ctlr]->edma_inuse);
  689. }
  690. EXPORT_SYMBOL(edma_free_slot);
  691. /**
  692. * edma_alloc_cont_slots- alloc contiguous parameter RAM slots
  693. * The API will return the starting point of a set of
  694. * contiguous parameter RAM slots that have been requested
  695. *
  696. * @id: can only be EDMA_CONT_PARAMS_ANY or EDMA_CONT_PARAMS_FIXED_EXACT
  697. * or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
  698. * @count: number of contiguous Paramter RAM slots
  699. * @slot - the start value of Parameter RAM slot that should be passed if id
  700. * is EDMA_CONT_PARAMS_FIXED_EXACT or EDMA_CONT_PARAMS_FIXED_NOT_EXACT
  701. *
  702. * If id is EDMA_CONT_PARAMS_ANY then the API starts looking for a set of
  703. * contiguous Parameter RAM slots from parameter RAM 64 in the case of
  704. * DaVinci SOCs and 32 in the case of DA8xx SOCs.
  705. *
  706. * If id is EDMA_CONT_PARAMS_FIXED_EXACT then the API starts looking for a
  707. * set of contiguous parameter RAM slots from the "slot" that is passed as an
  708. * argument to the API.
  709. *
  710. * If id is EDMA_CONT_PARAMS_FIXED_NOT_EXACT then the API initially tries
  711. * starts looking for a set of contiguous parameter RAMs from the "slot"
  712. * that is passed as an argument to the API. On failure the API will try to
  713. * find a set of contiguous Parameter RAM slots from the remaining Parameter
  714. * RAM slots
  715. */
  716. int edma_alloc_cont_slots(unsigned ctlr, unsigned int id, int slot, int count)
  717. {
  718. /*
  719. * The start slot requested should be greater than
  720. * the number of channels and lesser than the total number
  721. * of slots
  722. */
  723. if ((id != EDMA_CONT_PARAMS_ANY) &&
  724. (slot < edma_cc[ctlr]->num_channels ||
  725. slot >= edma_cc[ctlr]->num_slots))
  726. return -EINVAL;
  727. /*
  728. * The number of parameter RAM slots requested cannot be less than 1
  729. * and cannot be more than the number of slots minus the number of
  730. * channels
  731. */
  732. if (count < 1 || count >
  733. (edma_cc[ctlr]->num_slots - edma_cc[ctlr]->num_channels))
  734. return -EINVAL;
  735. switch (id) {
  736. case EDMA_CONT_PARAMS_ANY:
  737. return reserve_contiguous_slots(ctlr, id, count,
  738. edma_cc[ctlr]->num_channels);
  739. case EDMA_CONT_PARAMS_FIXED_EXACT:
  740. case EDMA_CONT_PARAMS_FIXED_NOT_EXACT:
  741. return reserve_contiguous_slots(ctlr, id, count, slot);
  742. default:
  743. return -EINVAL;
  744. }
  745. }
  746. EXPORT_SYMBOL(edma_alloc_cont_slots);
  747. /**
  748. * edma_free_cont_slots - deallocate DMA parameter RAM slots
  749. * @slot: first parameter RAM of a set of parameter RAM slots to be freed
  750. * @count: the number of contiguous parameter RAM slots to be freed
  751. *
  752. * This deallocates the parameter RAM slots allocated by
  753. * edma_alloc_cont_slots.
  754. * Callers/applications need to keep track of sets of contiguous
  755. * parameter RAM slots that have been allocated using the edma_alloc_cont_slots
  756. * API.
  757. * Callers are responsible for ensuring the slots are inactive, and will
  758. * not be activated.
  759. */
  760. int edma_free_cont_slots(unsigned slot, int count)
  761. {
  762. unsigned ctlr, slot_to_free;
  763. int i;
  764. ctlr = EDMA_CTLR(slot);
  765. slot = EDMA_CHAN_SLOT(slot);
  766. if (slot < edma_cc[ctlr]->num_channels ||
  767. slot >= edma_cc[ctlr]->num_slots ||
  768. count < 1)
  769. return -EINVAL;
  770. for (i = slot; i < slot + count; ++i) {
  771. ctlr = EDMA_CTLR(i);
  772. slot_to_free = EDMA_CHAN_SLOT(i);
  773. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot_to_free),
  774. &dummy_paramset, PARM_SIZE);
  775. clear_bit(slot_to_free, edma_cc[ctlr]->edma_inuse);
  776. }
  777. return 0;
  778. }
  779. EXPORT_SYMBOL(edma_free_cont_slots);
  780. /*-----------------------------------------------------------------------*/
  781. /* Parameter RAM operations (i) -- read/write partial slots */
  782. /**
  783. * edma_set_src - set initial DMA source address in parameter RAM slot
  784. * @slot: parameter RAM slot being configured
  785. * @src_port: physical address of source (memory, controller FIFO, etc)
  786. * @addressMode: INCR, except in very rare cases
  787. * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
  788. * width to use when addressing the fifo (e.g. W8BIT, W32BIT)
  789. *
  790. * Note that the source address is modified during the DMA transfer
  791. * according to edma_set_src_index().
  792. */
  793. void edma_set_src(unsigned slot, dma_addr_t src_port,
  794. enum address_mode mode, enum fifo_width width)
  795. {
  796. unsigned ctlr;
  797. ctlr = EDMA_CTLR(slot);
  798. slot = EDMA_CHAN_SLOT(slot);
  799. if (slot < edma_cc[ctlr]->num_slots) {
  800. unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
  801. if (mode) {
  802. /* set SAM and program FWID */
  803. i = (i & ~(EDMA_FWID)) | (SAM | ((width & 0x7) << 8));
  804. } else {
  805. /* clear SAM */
  806. i &= ~SAM;
  807. }
  808. edma_parm_write(ctlr, PARM_OPT, slot, i);
  809. /* set the source port address
  810. in source register of param structure */
  811. edma_parm_write(ctlr, PARM_SRC, slot, src_port);
  812. }
  813. }
  814. EXPORT_SYMBOL(edma_set_src);
  815. /**
  816. * edma_set_dest - set initial DMA destination address in parameter RAM slot
  817. * @slot: parameter RAM slot being configured
  818. * @dest_port: physical address of destination (memory, controller FIFO, etc)
  819. * @addressMode: INCR, except in very rare cases
  820. * @fifoWidth: ignored unless @addressMode is FIFO, else specifies the
  821. * width to use when addressing the fifo (e.g. W8BIT, W32BIT)
  822. *
  823. * Note that the destination address is modified during the DMA transfer
  824. * according to edma_set_dest_index().
  825. */
  826. void edma_set_dest(unsigned slot, dma_addr_t dest_port,
  827. enum address_mode mode, enum fifo_width width)
  828. {
  829. unsigned ctlr;
  830. ctlr = EDMA_CTLR(slot);
  831. slot = EDMA_CHAN_SLOT(slot);
  832. if (slot < edma_cc[ctlr]->num_slots) {
  833. unsigned int i = edma_parm_read(ctlr, PARM_OPT, slot);
  834. if (mode) {
  835. /* set DAM and program FWID */
  836. i = (i & ~(EDMA_FWID)) | (DAM | ((width & 0x7) << 8));
  837. } else {
  838. /* clear DAM */
  839. i &= ~DAM;
  840. }
  841. edma_parm_write(ctlr, PARM_OPT, slot, i);
  842. /* set the destination port address
  843. in dest register of param structure */
  844. edma_parm_write(ctlr, PARM_DST, slot, dest_port);
  845. }
  846. }
  847. EXPORT_SYMBOL(edma_set_dest);
  848. /**
  849. * edma_get_position - returns the current transfer points
  850. * @slot: parameter RAM slot being examined
  851. * @src: pointer to source port position
  852. * @dst: pointer to destination port position
  853. *
  854. * Returns current source and destination addresses for a particular
  855. * parameter RAM slot. Its channel should not be active when this is called.
  856. */
  857. void edma_get_position(unsigned slot, dma_addr_t *src, dma_addr_t *dst)
  858. {
  859. struct edmacc_param temp;
  860. unsigned ctlr;
  861. ctlr = EDMA_CTLR(slot);
  862. slot = EDMA_CHAN_SLOT(slot);
  863. edma_read_slot(EDMA_CTLR_CHAN(ctlr, slot), &temp);
  864. if (src != NULL)
  865. *src = temp.src;
  866. if (dst != NULL)
  867. *dst = temp.dst;
  868. }
  869. EXPORT_SYMBOL(edma_get_position);
  870. /**
  871. * edma_set_src_index - configure DMA source address indexing
  872. * @slot: parameter RAM slot being configured
  873. * @src_bidx: byte offset between source arrays in a frame
  874. * @src_cidx: byte offset between source frames in a block
  875. *
  876. * Offsets are specified to support either contiguous or discontiguous
  877. * memory transfers, or repeated access to a hardware register, as needed.
  878. * When accessing hardware registers, both offsets are normally zero.
  879. */
  880. void edma_set_src_index(unsigned slot, s16 src_bidx, s16 src_cidx)
  881. {
  882. unsigned ctlr;
  883. ctlr = EDMA_CTLR(slot);
  884. slot = EDMA_CHAN_SLOT(slot);
  885. if (slot < edma_cc[ctlr]->num_slots) {
  886. edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
  887. 0xffff0000, src_bidx);
  888. edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
  889. 0xffff0000, src_cidx);
  890. }
  891. }
  892. EXPORT_SYMBOL(edma_set_src_index);
  893. /**
  894. * edma_set_dest_index - configure DMA destination address indexing
  895. * @slot: parameter RAM slot being configured
  896. * @dest_bidx: byte offset between destination arrays in a frame
  897. * @dest_cidx: byte offset between destination frames in a block
  898. *
  899. * Offsets are specified to support either contiguous or discontiguous
  900. * memory transfers, or repeated access to a hardware register, as needed.
  901. * When accessing hardware registers, both offsets are normally zero.
  902. */
  903. void edma_set_dest_index(unsigned slot, s16 dest_bidx, s16 dest_cidx)
  904. {
  905. unsigned ctlr;
  906. ctlr = EDMA_CTLR(slot);
  907. slot = EDMA_CHAN_SLOT(slot);
  908. if (slot < edma_cc[ctlr]->num_slots) {
  909. edma_parm_modify(ctlr, PARM_SRC_DST_BIDX, slot,
  910. 0x0000ffff, dest_bidx << 16);
  911. edma_parm_modify(ctlr, PARM_SRC_DST_CIDX, slot,
  912. 0x0000ffff, dest_cidx << 16);
  913. }
  914. }
  915. EXPORT_SYMBOL(edma_set_dest_index);
  916. /**
  917. * edma_set_transfer_params - configure DMA transfer parameters
  918. * @slot: parameter RAM slot being configured
  919. * @acnt: how many bytes per array (at least one)
  920. * @bcnt: how many arrays per frame (at least one)
  921. * @ccnt: how many frames per block (at least one)
  922. * @bcnt_rld: used only for A-Synchronized transfers; this specifies
  923. * the value to reload into bcnt when it decrements to zero
  924. * @sync_mode: ASYNC or ABSYNC
  925. *
  926. * See the EDMA3 documentation to understand how to configure and link
  927. * transfers using the fields in PaRAM slots. If you are not doing it
  928. * all at once with edma_write_slot(), you will use this routine
  929. * plus two calls each for source and destination, setting the initial
  930. * address and saying how to index that address.
  931. *
  932. * An example of an A-Synchronized transfer is a serial link using a
  933. * single word shift register. In that case, @acnt would be equal to
  934. * that word size; the serial controller issues a DMA synchronization
  935. * event to transfer each word, and memory access by the DMA transfer
  936. * controller will be word-at-a-time.
  937. *
  938. * An example of an AB-Synchronized transfer is a device using a FIFO.
  939. * In that case, @acnt equals the FIFO width and @bcnt equals its depth.
  940. * The controller with the FIFO issues DMA synchronization events when
  941. * the FIFO threshold is reached, and the DMA transfer controller will
  942. * transfer one frame to (or from) the FIFO. It will probably use
  943. * efficient burst modes to access memory.
  944. */
  945. void edma_set_transfer_params(unsigned slot,
  946. u16 acnt, u16 bcnt, u16 ccnt,
  947. u16 bcnt_rld, enum sync_dimension sync_mode)
  948. {
  949. unsigned ctlr;
  950. ctlr = EDMA_CTLR(slot);
  951. slot = EDMA_CHAN_SLOT(slot);
  952. if (slot < edma_cc[ctlr]->num_slots) {
  953. edma_parm_modify(ctlr, PARM_LINK_BCNTRLD, slot,
  954. 0x0000ffff, bcnt_rld << 16);
  955. if (sync_mode == ASYNC)
  956. edma_parm_and(ctlr, PARM_OPT, slot, ~SYNCDIM);
  957. else
  958. edma_parm_or(ctlr, PARM_OPT, slot, SYNCDIM);
  959. /* Set the acount, bcount, ccount registers */
  960. edma_parm_write(ctlr, PARM_A_B_CNT, slot, (bcnt << 16) | acnt);
  961. edma_parm_write(ctlr, PARM_CCNT, slot, ccnt);
  962. }
  963. }
  964. EXPORT_SYMBOL(edma_set_transfer_params);
  965. /**
  966. * edma_link - link one parameter RAM slot to another
  967. * @from: parameter RAM slot originating the link
  968. * @to: parameter RAM slot which is the link target
  969. *
  970. * The originating slot should not be part of any active DMA transfer.
  971. */
  972. void edma_link(unsigned from, unsigned to)
  973. {
  974. unsigned ctlr_from, ctlr_to;
  975. ctlr_from = EDMA_CTLR(from);
  976. from = EDMA_CHAN_SLOT(from);
  977. ctlr_to = EDMA_CTLR(to);
  978. to = EDMA_CHAN_SLOT(to);
  979. if (from >= edma_cc[ctlr_from]->num_slots)
  980. return;
  981. if (to >= edma_cc[ctlr_to]->num_slots)
  982. return;
  983. edma_parm_modify(ctlr_from, PARM_LINK_BCNTRLD, from, 0xffff0000,
  984. PARM_OFFSET(to));
  985. }
  986. EXPORT_SYMBOL(edma_link);
  987. /**
  988. * edma_unlink - cut link from one parameter RAM slot
  989. * @from: parameter RAM slot originating the link
  990. *
  991. * The originating slot should not be part of any active DMA transfer.
  992. * Its link is set to 0xffff.
  993. */
  994. void edma_unlink(unsigned from)
  995. {
  996. unsigned ctlr;
  997. ctlr = EDMA_CTLR(from);
  998. from = EDMA_CHAN_SLOT(from);
  999. if (from >= edma_cc[ctlr]->num_slots)
  1000. return;
  1001. edma_parm_or(ctlr, PARM_LINK_BCNTRLD, from, 0xffff);
  1002. }
  1003. EXPORT_SYMBOL(edma_unlink);
  1004. /*-----------------------------------------------------------------------*/
  1005. /* Parameter RAM operations (ii) -- read/write whole parameter sets */
  1006. /**
  1007. * edma_write_slot - write parameter RAM data for slot
  1008. * @slot: number of parameter RAM slot being modified
  1009. * @param: data to be written into parameter RAM slot
  1010. *
  1011. * Use this to assign all parameters of a transfer at once. This
  1012. * allows more efficient setup of transfers than issuing multiple
  1013. * calls to set up those parameters in small pieces, and provides
  1014. * complete control over all transfer options.
  1015. */
  1016. void edma_write_slot(unsigned slot, const struct edmacc_param *param)
  1017. {
  1018. unsigned ctlr;
  1019. ctlr = EDMA_CTLR(slot);
  1020. slot = EDMA_CHAN_SLOT(slot);
  1021. if (slot >= edma_cc[ctlr]->num_slots)
  1022. return;
  1023. memcpy_toio(edmacc_regs_base[ctlr] + PARM_OFFSET(slot), param,
  1024. PARM_SIZE);
  1025. }
  1026. EXPORT_SYMBOL(edma_write_slot);
  1027. /**
  1028. * edma_read_slot - read parameter RAM data from slot
  1029. * @slot: number of parameter RAM slot being copied
  1030. * @param: where to store copy of parameter RAM data
  1031. *
  1032. * Use this to read data from a parameter RAM slot, perhaps to
  1033. * save them as a template for later reuse.
  1034. */
  1035. void edma_read_slot(unsigned slot, struct edmacc_param *param)
  1036. {
  1037. unsigned ctlr;
  1038. ctlr = EDMA_CTLR(slot);
  1039. slot = EDMA_CHAN_SLOT(slot);
  1040. if (slot >= edma_cc[ctlr]->num_slots)
  1041. return;
  1042. memcpy_fromio(param, edmacc_regs_base[ctlr] + PARM_OFFSET(slot),
  1043. PARM_SIZE);
  1044. }
  1045. EXPORT_SYMBOL(edma_read_slot);
  1046. /*-----------------------------------------------------------------------*/
  1047. /* Various EDMA channel control operations */
  1048. /**
  1049. * edma_pause - pause dma on a channel
  1050. * @channel: on which edma_start() has been called
  1051. *
  1052. * This temporarily disables EDMA hardware events on the specified channel,
  1053. * preventing them from triggering new transfers on its behalf
  1054. */
  1055. void edma_pause(unsigned channel)
  1056. {
  1057. unsigned ctlr;
  1058. ctlr = EDMA_CTLR(channel);
  1059. channel = EDMA_CHAN_SLOT(channel);
  1060. if (channel < edma_cc[ctlr]->num_channels) {
  1061. unsigned int mask = BIT(channel & 0x1f);
  1062. edma_shadow0_write_array(ctlr, SH_EECR, channel >> 5, mask);
  1063. }
  1064. }
  1065. EXPORT_SYMBOL(edma_pause);
  1066. /**
  1067. * edma_resume - resumes dma on a paused channel
  1068. * @channel: on which edma_pause() has been called
  1069. *
  1070. * This re-enables EDMA hardware events on the specified channel.
  1071. */
  1072. void edma_resume(unsigned channel)
  1073. {
  1074. unsigned ctlr;
  1075. ctlr = EDMA_CTLR(channel);
  1076. channel = EDMA_CHAN_SLOT(channel);
  1077. if (channel < edma_cc[ctlr]->num_channels) {
  1078. unsigned int mask = BIT(channel & 0x1f);
  1079. edma_shadow0_write_array(ctlr, SH_EESR, channel >> 5, mask);
  1080. }
  1081. }
  1082. EXPORT_SYMBOL(edma_resume);
  1083. /**
  1084. * edma_start - start dma on a channel
  1085. * @channel: channel being activated
  1086. *
  1087. * Channels with event associations will be triggered by their hardware
  1088. * events, and channels without such associations will be triggered by
  1089. * software. (At this writing there is no interface for using software
  1090. * triggers except with channels that don't support hardware triggers.)
  1091. *
  1092. * Returns zero on success, else negative errno.
  1093. */
  1094. int edma_start(unsigned channel)
  1095. {
  1096. unsigned ctlr;
  1097. ctlr = EDMA_CTLR(channel);
  1098. channel = EDMA_CHAN_SLOT(channel);
  1099. if (channel < edma_cc[ctlr]->num_channels) {
  1100. int j = channel >> 5;
  1101. unsigned int mask = BIT(channel & 0x1f);
  1102. /* EDMA channels without event association */
  1103. if (test_bit(channel, edma_cc[ctlr]->edma_unused)) {
  1104. pr_debug("EDMA: ESR%d %08x\n", j,
  1105. edma_shadow0_read_array(ctlr, SH_ESR, j));
  1106. edma_shadow0_write_array(ctlr, SH_ESR, j, mask);
  1107. return 0;
  1108. }
  1109. /* EDMA channel with event association */
  1110. pr_debug("EDMA: ER%d %08x\n", j,
  1111. edma_shadow0_read_array(ctlr, SH_ER, j));
  1112. /* Clear any pending event or error */
  1113. edma_write_array(ctlr, EDMA_ECR, j, mask);
  1114. edma_write_array(ctlr, EDMA_EMCR, j, mask);
  1115. /* Clear any SER */
  1116. edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
  1117. edma_shadow0_write_array(ctlr, SH_EESR, j, mask);
  1118. pr_debug("EDMA: EER%d %08x\n", j,
  1119. edma_shadow0_read_array(ctlr, SH_EER, j));
  1120. return 0;
  1121. }
  1122. return -EINVAL;
  1123. }
  1124. EXPORT_SYMBOL(edma_start);
  1125. /**
  1126. * edma_stop - stops dma on the channel passed
  1127. * @channel: channel being deactivated
  1128. *
  1129. * When @lch is a channel, any active transfer is paused and
  1130. * all pending hardware events are cleared. The current transfer
  1131. * may not be resumed, and the channel's Parameter RAM should be
  1132. * reinitialized before being reused.
  1133. */
  1134. void edma_stop(unsigned channel)
  1135. {
  1136. unsigned ctlr;
  1137. ctlr = EDMA_CTLR(channel);
  1138. channel = EDMA_CHAN_SLOT(channel);
  1139. if (channel < edma_cc[ctlr]->num_channels) {
  1140. int j = channel >> 5;
  1141. unsigned int mask = BIT(channel & 0x1f);
  1142. edma_shadow0_write_array(ctlr, SH_EECR, j, mask);
  1143. edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
  1144. edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
  1145. edma_write_array(ctlr, EDMA_EMCR, j, mask);
  1146. pr_debug("EDMA: EER%d %08x\n", j,
  1147. edma_shadow0_read_array(ctlr, SH_EER, j));
  1148. /* REVISIT: consider guarding against inappropriate event
  1149. * chaining by overwriting with dummy_paramset.
  1150. */
  1151. }
  1152. }
  1153. EXPORT_SYMBOL(edma_stop);
  1154. /******************************************************************************
  1155. *
  1156. * It cleans ParamEntry qand bring back EDMA to initial state if media has
  1157. * been removed before EDMA has finished.It is usedful for removable media.
  1158. * Arguments:
  1159. * ch_no - channel no
  1160. *
  1161. * Return: zero on success, or corresponding error no on failure
  1162. *
  1163. * FIXME this should not be needed ... edma_stop() should suffice.
  1164. *
  1165. *****************************************************************************/
  1166. void edma_clean_channel(unsigned channel)
  1167. {
  1168. unsigned ctlr;
  1169. ctlr = EDMA_CTLR(channel);
  1170. channel = EDMA_CHAN_SLOT(channel);
  1171. if (channel < edma_cc[ctlr]->num_channels) {
  1172. int j = (channel >> 5);
  1173. unsigned int mask = BIT(channel & 0x1f);
  1174. pr_debug("EDMA: EMR%d %08x\n", j,
  1175. edma_read_array(ctlr, EDMA_EMR, j));
  1176. edma_shadow0_write_array(ctlr, SH_ECR, j, mask);
  1177. /* Clear the corresponding EMR bits */
  1178. edma_write_array(ctlr, EDMA_EMCR, j, mask);
  1179. /* Clear any SER */
  1180. edma_shadow0_write_array(ctlr, SH_SECR, j, mask);
  1181. edma_write(ctlr, EDMA_CCERRCLR, BIT(16) | BIT(1) | BIT(0));
  1182. }
  1183. }
  1184. EXPORT_SYMBOL(edma_clean_channel);
  1185. /*
  1186. * edma_clear_event - clear an outstanding event on the DMA channel
  1187. * Arguments:
  1188. * channel - channel number
  1189. */
  1190. void edma_clear_event(unsigned channel)
  1191. {
  1192. unsigned ctlr;
  1193. ctlr = EDMA_CTLR(channel);
  1194. channel = EDMA_CHAN_SLOT(channel);
  1195. if (channel >= edma_cc[ctlr]->num_channels)
  1196. return;
  1197. if (channel < 32)
  1198. edma_write(ctlr, EDMA_ECR, BIT(channel));
  1199. else
  1200. edma_write(ctlr, EDMA_ECRH, BIT(channel - 32));
  1201. }
  1202. EXPORT_SYMBOL(edma_clear_event);
  1203. /*-----------------------------------------------------------------------*/
  1204. static int __init edma_probe(struct platform_device *pdev)
  1205. {
  1206. struct edma_soc_info *info = pdev->dev.platform_data;
  1207. const s8 (*queue_priority_mapping)[2];
  1208. const s8 (*queue_tc_mapping)[2];
  1209. int i, j, found = 0;
  1210. int status = -1;
  1211. int irq[EDMA_MAX_CC] = {0, 0};
  1212. int err_irq[EDMA_MAX_CC] = {0, 0};
  1213. struct resource *r[EDMA_MAX_CC] = {NULL};
  1214. resource_size_t len[EDMA_MAX_CC];
  1215. char res_name[10];
  1216. char irq_name[10];
  1217. if (!info)
  1218. return -ENODEV;
  1219. for (j = 0; j < EDMA_MAX_CC; j++) {
  1220. sprintf(res_name, "edma_cc%d", j);
  1221. r[j] = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1222. res_name);
  1223. if (!r[j]) {
  1224. if (found)
  1225. break;
  1226. else
  1227. return -ENODEV;
  1228. } else {
  1229. found = 1;
  1230. }
  1231. len[j] = resource_size(r[j]);
  1232. r[j] = request_mem_region(r[j]->start, len[j],
  1233. dev_name(&pdev->dev));
  1234. if (!r[j]) {
  1235. status = -EBUSY;
  1236. goto fail1;
  1237. }
  1238. edmacc_regs_base[j] = ioremap(r[j]->start, len[j]);
  1239. if (!edmacc_regs_base[j]) {
  1240. status = -EBUSY;
  1241. goto fail1;
  1242. }
  1243. edma_cc[j] = kmalloc(sizeof(struct edma), GFP_KERNEL);
  1244. if (!edma_cc[j]) {
  1245. status = -ENOMEM;
  1246. goto fail1;
  1247. }
  1248. memset(edma_cc[j], 0, sizeof(struct edma));
  1249. edma_cc[j]->num_channels = min_t(unsigned, info[j].n_channel,
  1250. EDMA_MAX_DMACH);
  1251. edma_cc[j]->num_slots = min_t(unsigned, info[j].n_slot,
  1252. EDMA_MAX_PARAMENTRY);
  1253. edma_cc[j]->num_cc = min_t(unsigned, info[j].n_cc, EDMA_MAX_CC);
  1254. edma_cc[j]->default_queue = info[j].default_queue;
  1255. if (!edma_cc[j]->default_queue)
  1256. edma_cc[j]->default_queue = EVENTQ_1;
  1257. dev_dbg(&pdev->dev, "DMA REG BASE ADDR=%p\n",
  1258. edmacc_regs_base[j]);
  1259. for (i = 0; i < edma_cc[j]->num_slots; i++)
  1260. memcpy_toio(edmacc_regs_base[j] + PARM_OFFSET(i),
  1261. &dummy_paramset, PARM_SIZE);
  1262. /* Mark all channels as unused */
  1263. memset(edma_cc[j]->edma_unused, 0xff,
  1264. sizeof(edma_cc[j]->edma_unused));
  1265. sprintf(irq_name, "edma%d", j);
  1266. irq[j] = platform_get_irq_byname(pdev, irq_name);
  1267. edma_cc[j]->irq_res_start = irq[j];
  1268. status = request_irq(irq[j], dma_irq_handler, 0, "edma",
  1269. &pdev->dev);
  1270. if (status < 0) {
  1271. dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
  1272. irq[j], status);
  1273. goto fail;
  1274. }
  1275. sprintf(irq_name, "edma%d_err", j);
  1276. err_irq[j] = platform_get_irq_byname(pdev, irq_name);
  1277. edma_cc[j]->irq_res_end = err_irq[j];
  1278. status = request_irq(err_irq[j], dma_ccerr_handler, 0,
  1279. "edma_error", &pdev->dev);
  1280. if (status < 0) {
  1281. dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
  1282. err_irq[j], status);
  1283. goto fail;
  1284. }
  1285. /* Everything lives on transfer controller 1 until otherwise
  1286. * specified. This way, long transfers on the low priority queue
  1287. * started by the codec engine will not cause audio defects.
  1288. */
  1289. for (i = 0; i < edma_cc[j]->num_channels; i++)
  1290. map_dmach_queue(j, i, EVENTQ_1);
  1291. queue_tc_mapping = info[j].queue_tc_mapping;
  1292. queue_priority_mapping = info[j].queue_priority_mapping;
  1293. /* Event queue to TC mapping */
  1294. for (i = 0; queue_tc_mapping[i][0] != -1; i++)
  1295. map_queue_tc(j, queue_tc_mapping[i][0],
  1296. queue_tc_mapping[i][1]);
  1297. /* Event queue priority mapping */
  1298. for (i = 0; queue_priority_mapping[i][0] != -1; i++)
  1299. assign_priority_to_queue(j,
  1300. queue_priority_mapping[i][0],
  1301. queue_priority_mapping[i][1]);
  1302. /* Map the channel to param entry if channel mapping logic
  1303. * exist
  1304. */
  1305. if (edma_read(j, EDMA_CCCFG) & CHMAP_EXIST)
  1306. map_dmach_param(j);
  1307. for (i = 0; i < info[j].n_region; i++) {
  1308. edma_write_array2(j, EDMA_DRAE, i, 0, 0x0);
  1309. edma_write_array2(j, EDMA_DRAE, i, 1, 0x0);
  1310. edma_write_array(j, EDMA_QRAE, i, 0x0);
  1311. }
  1312. arch_num_cc++;
  1313. }
  1314. if (tc_errs_handled) {
  1315. status = request_irq(IRQ_TCERRINT0, dma_tc0err_handler, 0,
  1316. "edma_tc0", &pdev->dev);
  1317. if (status < 0) {
  1318. dev_dbg(&pdev->dev, "request_irq %d failed --> %d\n",
  1319. IRQ_TCERRINT0, status);
  1320. return status;
  1321. }
  1322. status = request_irq(IRQ_TCERRINT, dma_tc1err_handler, 0,
  1323. "edma_tc1", &pdev->dev);
  1324. if (status < 0) {
  1325. dev_dbg(&pdev->dev, "request_irq %d --> %d\n",
  1326. IRQ_TCERRINT, status);
  1327. return status;
  1328. }
  1329. }
  1330. return 0;
  1331. fail:
  1332. for (i = 0; i < EDMA_MAX_CC; i++) {
  1333. if (err_irq[i])
  1334. free_irq(err_irq[i], &pdev->dev);
  1335. if (irq[i])
  1336. free_irq(irq[i], &pdev->dev);
  1337. }
  1338. fail1:
  1339. for (i = 0; i < EDMA_MAX_CC; i++) {
  1340. if (r[i])
  1341. release_mem_region(r[i]->start, len[i]);
  1342. if (edmacc_regs_base[i])
  1343. iounmap(edmacc_regs_base[i]);
  1344. kfree(edma_cc[i]);
  1345. }
  1346. return status;
  1347. }
  1348. static struct platform_driver edma_driver = {
  1349. .driver.name = "edma",
  1350. };
  1351. static int __init edma_init(void)
  1352. {
  1353. return platform_driver_probe(&edma_driver, edma_probe);
  1354. }
  1355. arch_initcall(edma_init);