dm646x.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/clk.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/gpio.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/dm646x.h>
  18. #include <mach/cputype.h>
  19. #include <mach/edma.h>
  20. #include <mach/irqs.h>
  21. #include <mach/psc.h>
  22. #include <mach/mux.h>
  23. #include <mach/time.h>
  24. #include <mach/serial.h>
  25. #include <mach/common.h>
  26. #include <mach/asp.h>
  27. #include "clock.h"
  28. #include "mux.h"
  29. #define DAVINCI_VPIF_BASE (0x01C12000)
  30. #define VDD3P3V_PWDN_OFFSET (0x48)
  31. #define VSCLKDIS_OFFSET (0x6C)
  32. #define VDD3P3V_VID_MASK (BIT_MASK(3) | BIT_MASK(2) | BIT_MASK(1) |\
  33. BIT_MASK(0))
  34. #define VSCLKDIS_MASK (BIT_MASK(11) | BIT_MASK(10) | BIT_MASK(9) |\
  35. BIT_MASK(8))
  36. /*
  37. * Device specific clocks
  38. */
  39. #define DM646X_AUX_FREQ 24000000
  40. static struct pll_data pll1_data = {
  41. .num = 1,
  42. .phys_base = DAVINCI_PLL1_BASE,
  43. };
  44. static struct pll_data pll2_data = {
  45. .num = 2,
  46. .phys_base = DAVINCI_PLL2_BASE,
  47. };
  48. static struct clk ref_clk = {
  49. .name = "ref_clk",
  50. };
  51. static struct clk aux_clkin = {
  52. .name = "aux_clkin",
  53. .rate = DM646X_AUX_FREQ,
  54. };
  55. static struct clk pll1_clk = {
  56. .name = "pll1",
  57. .parent = &ref_clk,
  58. .pll_data = &pll1_data,
  59. .flags = CLK_PLL,
  60. };
  61. static struct clk pll1_sysclk1 = {
  62. .name = "pll1_sysclk1",
  63. .parent = &pll1_clk,
  64. .flags = CLK_PLL,
  65. .div_reg = PLLDIV1,
  66. };
  67. static struct clk pll1_sysclk2 = {
  68. .name = "pll1_sysclk2",
  69. .parent = &pll1_clk,
  70. .flags = CLK_PLL,
  71. .div_reg = PLLDIV2,
  72. };
  73. static struct clk pll1_sysclk3 = {
  74. .name = "pll1_sysclk3",
  75. .parent = &pll1_clk,
  76. .flags = CLK_PLL,
  77. .div_reg = PLLDIV3,
  78. };
  79. static struct clk pll1_sysclk4 = {
  80. .name = "pll1_sysclk4",
  81. .parent = &pll1_clk,
  82. .flags = CLK_PLL,
  83. .div_reg = PLLDIV4,
  84. };
  85. static struct clk pll1_sysclk5 = {
  86. .name = "pll1_sysclk5",
  87. .parent = &pll1_clk,
  88. .flags = CLK_PLL,
  89. .div_reg = PLLDIV5,
  90. };
  91. static struct clk pll1_sysclk6 = {
  92. .name = "pll1_sysclk6",
  93. .parent = &pll1_clk,
  94. .flags = CLK_PLL,
  95. .div_reg = PLLDIV6,
  96. };
  97. static struct clk pll1_sysclk8 = {
  98. .name = "pll1_sysclk8",
  99. .parent = &pll1_clk,
  100. .flags = CLK_PLL,
  101. .div_reg = PLLDIV8,
  102. };
  103. static struct clk pll1_sysclk9 = {
  104. .name = "pll1_sysclk9",
  105. .parent = &pll1_clk,
  106. .flags = CLK_PLL,
  107. .div_reg = PLLDIV9,
  108. };
  109. static struct clk pll1_sysclkbp = {
  110. .name = "pll1_sysclkbp",
  111. .parent = &pll1_clk,
  112. .flags = CLK_PLL | PRE_PLL,
  113. .div_reg = BPDIV,
  114. };
  115. static struct clk pll1_aux_clk = {
  116. .name = "pll1_aux_clk",
  117. .parent = &pll1_clk,
  118. .flags = CLK_PLL | PRE_PLL,
  119. };
  120. static struct clk pll2_clk = {
  121. .name = "pll2_clk",
  122. .parent = &ref_clk,
  123. .pll_data = &pll2_data,
  124. .flags = CLK_PLL,
  125. };
  126. static struct clk pll2_sysclk1 = {
  127. .name = "pll2_sysclk1",
  128. .parent = &pll2_clk,
  129. .flags = CLK_PLL,
  130. .div_reg = PLLDIV1,
  131. };
  132. static struct clk dsp_clk = {
  133. .name = "dsp",
  134. .parent = &pll1_sysclk1,
  135. .lpsc = DM646X_LPSC_C64X_CPU,
  136. .flags = PSC_DSP,
  137. .usecount = 1, /* REVISIT how to disable? */
  138. };
  139. static struct clk arm_clk = {
  140. .name = "arm",
  141. .parent = &pll1_sysclk2,
  142. .lpsc = DM646X_LPSC_ARM,
  143. .flags = ALWAYS_ENABLED,
  144. };
  145. static struct clk edma_cc_clk = {
  146. .name = "edma_cc",
  147. .parent = &pll1_sysclk2,
  148. .lpsc = DM646X_LPSC_TPCC,
  149. .flags = ALWAYS_ENABLED,
  150. };
  151. static struct clk edma_tc0_clk = {
  152. .name = "edma_tc0",
  153. .parent = &pll1_sysclk2,
  154. .lpsc = DM646X_LPSC_TPTC0,
  155. .flags = ALWAYS_ENABLED,
  156. };
  157. static struct clk edma_tc1_clk = {
  158. .name = "edma_tc1",
  159. .parent = &pll1_sysclk2,
  160. .lpsc = DM646X_LPSC_TPTC1,
  161. .flags = ALWAYS_ENABLED,
  162. };
  163. static struct clk edma_tc2_clk = {
  164. .name = "edma_tc2",
  165. .parent = &pll1_sysclk2,
  166. .lpsc = DM646X_LPSC_TPTC2,
  167. .flags = ALWAYS_ENABLED,
  168. };
  169. static struct clk edma_tc3_clk = {
  170. .name = "edma_tc3",
  171. .parent = &pll1_sysclk2,
  172. .lpsc = DM646X_LPSC_TPTC3,
  173. .flags = ALWAYS_ENABLED,
  174. };
  175. static struct clk uart0_clk = {
  176. .name = "uart0",
  177. .parent = &aux_clkin,
  178. .lpsc = DM646X_LPSC_UART0,
  179. };
  180. static struct clk uart1_clk = {
  181. .name = "uart1",
  182. .parent = &aux_clkin,
  183. .lpsc = DM646X_LPSC_UART1,
  184. };
  185. static struct clk uart2_clk = {
  186. .name = "uart2",
  187. .parent = &aux_clkin,
  188. .lpsc = DM646X_LPSC_UART2,
  189. };
  190. static struct clk i2c_clk = {
  191. .name = "I2CCLK",
  192. .parent = &pll1_sysclk3,
  193. .lpsc = DM646X_LPSC_I2C,
  194. };
  195. static struct clk gpio_clk = {
  196. .name = "gpio",
  197. .parent = &pll1_sysclk3,
  198. .lpsc = DM646X_LPSC_GPIO,
  199. };
  200. static struct clk mcasp0_clk = {
  201. .name = "mcasp0",
  202. .parent = &pll1_sysclk3,
  203. .lpsc = DM646X_LPSC_McASP0,
  204. };
  205. static struct clk mcasp1_clk = {
  206. .name = "mcasp1",
  207. .parent = &pll1_sysclk3,
  208. .lpsc = DM646X_LPSC_McASP1,
  209. };
  210. static struct clk aemif_clk = {
  211. .name = "aemif",
  212. .parent = &pll1_sysclk3,
  213. .lpsc = DM646X_LPSC_AEMIF,
  214. .flags = ALWAYS_ENABLED,
  215. };
  216. static struct clk emac_clk = {
  217. .name = "emac",
  218. .parent = &pll1_sysclk3,
  219. .lpsc = DM646X_LPSC_EMAC,
  220. };
  221. static struct clk pwm0_clk = {
  222. .name = "pwm0",
  223. .parent = &pll1_sysclk3,
  224. .lpsc = DM646X_LPSC_PWM0,
  225. .usecount = 1, /* REVIST: disabling hangs system */
  226. };
  227. static struct clk pwm1_clk = {
  228. .name = "pwm1",
  229. .parent = &pll1_sysclk3,
  230. .lpsc = DM646X_LPSC_PWM1,
  231. .usecount = 1, /* REVIST: disabling hangs system */
  232. };
  233. static struct clk timer0_clk = {
  234. .name = "timer0",
  235. .parent = &pll1_sysclk3,
  236. .lpsc = DM646X_LPSC_TIMER0,
  237. };
  238. static struct clk timer1_clk = {
  239. .name = "timer1",
  240. .parent = &pll1_sysclk3,
  241. .lpsc = DM646X_LPSC_TIMER1,
  242. };
  243. static struct clk timer2_clk = {
  244. .name = "timer2",
  245. .parent = &pll1_sysclk3,
  246. .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
  247. };
  248. static struct clk ide_clk = {
  249. .name = "ide",
  250. .parent = &pll1_sysclk4,
  251. .lpsc = DAVINCI_LPSC_ATA,
  252. };
  253. static struct clk vpif0_clk = {
  254. .name = "vpif0",
  255. .parent = &ref_clk,
  256. .lpsc = DM646X_LPSC_VPSSMSTR,
  257. .flags = ALWAYS_ENABLED,
  258. };
  259. static struct clk vpif1_clk = {
  260. .name = "vpif1",
  261. .parent = &ref_clk,
  262. .lpsc = DM646X_LPSC_VPSSSLV,
  263. .flags = ALWAYS_ENABLED,
  264. };
  265. static struct clk_lookup dm646x_clks[] = {
  266. CLK(NULL, "ref", &ref_clk),
  267. CLK(NULL, "aux", &aux_clkin),
  268. CLK(NULL, "pll1", &pll1_clk),
  269. CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
  270. CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
  271. CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
  272. CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
  273. CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
  274. CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
  275. CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
  276. CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
  277. CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
  278. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  279. CLK(NULL, "pll2", &pll2_clk),
  280. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  281. CLK(NULL, "dsp", &dsp_clk),
  282. CLK(NULL, "arm", &arm_clk),
  283. CLK(NULL, "edma_cc", &edma_cc_clk),
  284. CLK(NULL, "edma_tc0", &edma_tc0_clk),
  285. CLK(NULL, "edma_tc1", &edma_tc1_clk),
  286. CLK(NULL, "edma_tc2", &edma_tc2_clk),
  287. CLK(NULL, "edma_tc3", &edma_tc3_clk),
  288. CLK(NULL, "uart0", &uart0_clk),
  289. CLK(NULL, "uart1", &uart1_clk),
  290. CLK(NULL, "uart2", &uart2_clk),
  291. CLK("i2c_davinci.1", NULL, &i2c_clk),
  292. CLK(NULL, "gpio", &gpio_clk),
  293. CLK("davinci-mcasp.0", NULL, &mcasp0_clk),
  294. CLK("davinci-mcasp.1", NULL, &mcasp1_clk),
  295. CLK(NULL, "aemif", &aemif_clk),
  296. CLK("davinci_emac.1", NULL, &emac_clk),
  297. CLK(NULL, "pwm0", &pwm0_clk),
  298. CLK(NULL, "pwm1", &pwm1_clk),
  299. CLK(NULL, "timer0", &timer0_clk),
  300. CLK(NULL, "timer1", &timer1_clk),
  301. CLK("watchdog", NULL, &timer2_clk),
  302. CLK("palm_bk3710", NULL, &ide_clk),
  303. CLK(NULL, "vpif0", &vpif0_clk),
  304. CLK(NULL, "vpif1", &vpif1_clk),
  305. CLK(NULL, NULL, NULL),
  306. };
  307. static struct emac_platform_data dm646x_emac_pdata = {
  308. .ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET,
  309. .ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET,
  310. .ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET,
  311. .mdio_reg_offset = DM646X_EMAC_MDIO_OFFSET,
  312. .ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE,
  313. .version = EMAC_VERSION_2,
  314. };
  315. static struct resource dm646x_emac_resources[] = {
  316. {
  317. .start = DM646X_EMAC_BASE,
  318. .end = DM646X_EMAC_BASE + 0x47ff,
  319. .flags = IORESOURCE_MEM,
  320. },
  321. {
  322. .start = IRQ_DM646X_EMACRXTHINT,
  323. .end = IRQ_DM646X_EMACRXTHINT,
  324. .flags = IORESOURCE_IRQ,
  325. },
  326. {
  327. .start = IRQ_DM646X_EMACRXINT,
  328. .end = IRQ_DM646X_EMACRXINT,
  329. .flags = IORESOURCE_IRQ,
  330. },
  331. {
  332. .start = IRQ_DM646X_EMACTXINT,
  333. .end = IRQ_DM646X_EMACTXINT,
  334. .flags = IORESOURCE_IRQ,
  335. },
  336. {
  337. .start = IRQ_DM646X_EMACMISCINT,
  338. .end = IRQ_DM646X_EMACMISCINT,
  339. .flags = IORESOURCE_IRQ,
  340. },
  341. };
  342. static struct platform_device dm646x_emac_device = {
  343. .name = "davinci_emac",
  344. .id = 1,
  345. .dev = {
  346. .platform_data = &dm646x_emac_pdata,
  347. },
  348. .num_resources = ARRAY_SIZE(dm646x_emac_resources),
  349. .resource = dm646x_emac_resources,
  350. };
  351. /*
  352. * Device specific mux setup
  353. *
  354. * soc description mux mode mode mux dbg
  355. * reg offset mask mode
  356. */
  357. static const struct mux_config dm646x_pins[] = {
  358. #ifdef CONFIG_DAVINCI_MUX
  359. MUX_CFG(DM646X, ATAEN, 0, 0, 5, 1, true)
  360. MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
  361. MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
  362. MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
  363. MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
  364. MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
  365. MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
  366. MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
  367. MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
  368. MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
  369. MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
  370. MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
  371. MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
  372. MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
  373. #endif
  374. };
  375. static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  376. [IRQ_DM646X_VP_VERTINT0] = 7,
  377. [IRQ_DM646X_VP_VERTINT1] = 7,
  378. [IRQ_DM646X_VP_VERTINT2] = 7,
  379. [IRQ_DM646X_VP_VERTINT3] = 7,
  380. [IRQ_DM646X_VP_ERRINT] = 7,
  381. [IRQ_DM646X_RESERVED_1] = 7,
  382. [IRQ_DM646X_RESERVED_2] = 7,
  383. [IRQ_DM646X_WDINT] = 7,
  384. [IRQ_DM646X_CRGENINT0] = 7,
  385. [IRQ_DM646X_CRGENINT1] = 7,
  386. [IRQ_DM646X_TSIFINT0] = 7,
  387. [IRQ_DM646X_TSIFINT1] = 7,
  388. [IRQ_DM646X_VDCEINT] = 7,
  389. [IRQ_DM646X_USBINT] = 7,
  390. [IRQ_DM646X_USBDMAINT] = 7,
  391. [IRQ_DM646X_PCIINT] = 7,
  392. [IRQ_CCINT0] = 7, /* dma */
  393. [IRQ_CCERRINT] = 7, /* dma */
  394. [IRQ_TCERRINT0] = 7, /* dma */
  395. [IRQ_TCERRINT] = 7, /* dma */
  396. [IRQ_DM646X_TCERRINT2] = 7,
  397. [IRQ_DM646X_TCERRINT3] = 7,
  398. [IRQ_DM646X_IDE] = 7,
  399. [IRQ_DM646X_HPIINT] = 7,
  400. [IRQ_DM646X_EMACRXTHINT] = 7,
  401. [IRQ_DM646X_EMACRXINT] = 7,
  402. [IRQ_DM646X_EMACTXINT] = 7,
  403. [IRQ_DM646X_EMACMISCINT] = 7,
  404. [IRQ_DM646X_MCASP0TXINT] = 7,
  405. [IRQ_DM646X_MCASP0RXINT] = 7,
  406. [IRQ_AEMIFINT] = 7,
  407. [IRQ_DM646X_RESERVED_3] = 7,
  408. [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
  409. [IRQ_TINT0_TINT34] = 7, /* clocksource */
  410. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  411. [IRQ_TINT1_TINT34] = 7, /* system tick */
  412. [IRQ_PWMINT0] = 7,
  413. [IRQ_PWMINT1] = 7,
  414. [IRQ_DM646X_VLQINT] = 7,
  415. [IRQ_I2C] = 7,
  416. [IRQ_UARTINT0] = 7,
  417. [IRQ_UARTINT1] = 7,
  418. [IRQ_DM646X_UARTINT2] = 7,
  419. [IRQ_DM646X_SPINT0] = 7,
  420. [IRQ_DM646X_SPINT1] = 7,
  421. [IRQ_DM646X_DSP2ARMINT] = 7,
  422. [IRQ_DM646X_RESERVED_4] = 7,
  423. [IRQ_DM646X_PSCINT] = 7,
  424. [IRQ_DM646X_GPIO0] = 7,
  425. [IRQ_DM646X_GPIO1] = 7,
  426. [IRQ_DM646X_GPIO2] = 7,
  427. [IRQ_DM646X_GPIO3] = 7,
  428. [IRQ_DM646X_GPIO4] = 7,
  429. [IRQ_DM646X_GPIO5] = 7,
  430. [IRQ_DM646X_GPIO6] = 7,
  431. [IRQ_DM646X_GPIO7] = 7,
  432. [IRQ_DM646X_GPIOBNK0] = 7,
  433. [IRQ_DM646X_GPIOBNK1] = 7,
  434. [IRQ_DM646X_GPIOBNK2] = 7,
  435. [IRQ_DM646X_DDRINT] = 7,
  436. [IRQ_DM646X_AEMIFINT] = 7,
  437. [IRQ_COMMTX] = 7,
  438. [IRQ_COMMRX] = 7,
  439. [IRQ_EMUINT] = 7,
  440. };
  441. /*----------------------------------------------------------------------*/
  442. /* Four Transfer Controllers on DM646x */
  443. static const s8
  444. dm646x_queue_tc_mapping[][2] = {
  445. /* {event queue no, TC no} */
  446. {0, 0},
  447. {1, 1},
  448. {2, 2},
  449. {3, 3},
  450. {-1, -1},
  451. };
  452. static const s8
  453. dm646x_queue_priority_mapping[][2] = {
  454. /* {event queue no, Priority} */
  455. {0, 4},
  456. {1, 0},
  457. {2, 5},
  458. {3, 1},
  459. {-1, -1},
  460. };
  461. static struct edma_soc_info dm646x_edma_info[] = {
  462. {
  463. .n_channel = 64,
  464. .n_region = 6, /* 0-1, 4-7 */
  465. .n_slot = 512,
  466. .n_tc = 4,
  467. .n_cc = 1,
  468. .queue_tc_mapping = dm646x_queue_tc_mapping,
  469. .queue_priority_mapping = dm646x_queue_priority_mapping,
  470. },
  471. };
  472. static struct resource edma_resources[] = {
  473. {
  474. .name = "edma_cc0",
  475. .start = 0x01c00000,
  476. .end = 0x01c00000 + SZ_64K - 1,
  477. .flags = IORESOURCE_MEM,
  478. },
  479. {
  480. .name = "edma_tc0",
  481. .start = 0x01c10000,
  482. .end = 0x01c10000 + SZ_1K - 1,
  483. .flags = IORESOURCE_MEM,
  484. },
  485. {
  486. .name = "edma_tc1",
  487. .start = 0x01c10400,
  488. .end = 0x01c10400 + SZ_1K - 1,
  489. .flags = IORESOURCE_MEM,
  490. },
  491. {
  492. .name = "edma_tc2",
  493. .start = 0x01c10800,
  494. .end = 0x01c10800 + SZ_1K - 1,
  495. .flags = IORESOURCE_MEM,
  496. },
  497. {
  498. .name = "edma_tc3",
  499. .start = 0x01c10c00,
  500. .end = 0x01c10c00 + SZ_1K - 1,
  501. .flags = IORESOURCE_MEM,
  502. },
  503. {
  504. .name = "edma0",
  505. .start = IRQ_CCINT0,
  506. .flags = IORESOURCE_IRQ,
  507. },
  508. {
  509. .name = "edma0_err",
  510. .start = IRQ_CCERRINT,
  511. .flags = IORESOURCE_IRQ,
  512. },
  513. /* not using TC*_ERR */
  514. };
  515. static struct platform_device dm646x_edma_device = {
  516. .name = "edma",
  517. .id = 0,
  518. .dev.platform_data = dm646x_edma_info,
  519. .num_resources = ARRAY_SIZE(edma_resources),
  520. .resource = edma_resources,
  521. };
  522. static struct resource dm646x_mcasp0_resources[] = {
  523. {
  524. .name = "mcasp0",
  525. .start = DAVINCI_DM646X_MCASP0_REG_BASE,
  526. .end = DAVINCI_DM646X_MCASP0_REG_BASE + (SZ_1K << 1) - 1,
  527. .flags = IORESOURCE_MEM,
  528. },
  529. /* first TX, then RX */
  530. {
  531. .start = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
  532. .end = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
  533. .flags = IORESOURCE_DMA,
  534. },
  535. {
  536. .start = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
  537. .end = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
  538. .flags = IORESOURCE_DMA,
  539. },
  540. };
  541. static struct resource dm646x_mcasp1_resources[] = {
  542. {
  543. .name = "mcasp1",
  544. .start = DAVINCI_DM646X_MCASP1_REG_BASE,
  545. .end = DAVINCI_DM646X_MCASP1_REG_BASE + (SZ_1K << 1) - 1,
  546. .flags = IORESOURCE_MEM,
  547. },
  548. /* DIT mode, only TX event */
  549. {
  550. .start = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
  551. .end = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
  552. .flags = IORESOURCE_DMA,
  553. },
  554. /* DIT mode, dummy entry */
  555. {
  556. .start = -1,
  557. .end = -1,
  558. .flags = IORESOURCE_DMA,
  559. },
  560. };
  561. static struct platform_device dm646x_mcasp0_device = {
  562. .name = "davinci-mcasp",
  563. .id = 0,
  564. .num_resources = ARRAY_SIZE(dm646x_mcasp0_resources),
  565. .resource = dm646x_mcasp0_resources,
  566. };
  567. static struct platform_device dm646x_mcasp1_device = {
  568. .name = "davinci-mcasp",
  569. .id = 1,
  570. .num_resources = ARRAY_SIZE(dm646x_mcasp1_resources),
  571. .resource = dm646x_mcasp1_resources,
  572. };
  573. static struct platform_device dm646x_dit_device = {
  574. .name = "spdif-dit",
  575. .id = -1,
  576. };
  577. static u64 vpif_dma_mask = DMA_BIT_MASK(32);
  578. static struct resource vpif_resource[] = {
  579. {
  580. .start = DAVINCI_VPIF_BASE,
  581. .end = DAVINCI_VPIF_BASE + 0x03ff,
  582. .flags = IORESOURCE_MEM,
  583. }
  584. };
  585. static struct platform_device vpif_dev = {
  586. .name = "vpif",
  587. .id = -1,
  588. .dev = {
  589. .dma_mask = &vpif_dma_mask,
  590. .coherent_dma_mask = DMA_BIT_MASK(32),
  591. },
  592. .resource = vpif_resource,
  593. .num_resources = ARRAY_SIZE(vpif_resource),
  594. };
  595. static struct resource vpif_display_resource[] = {
  596. {
  597. .start = IRQ_DM646X_VP_VERTINT2,
  598. .end = IRQ_DM646X_VP_VERTINT2,
  599. .flags = IORESOURCE_IRQ,
  600. },
  601. {
  602. .start = IRQ_DM646X_VP_VERTINT3,
  603. .end = IRQ_DM646X_VP_VERTINT3,
  604. .flags = IORESOURCE_IRQ,
  605. },
  606. };
  607. static struct platform_device vpif_display_dev = {
  608. .name = "vpif_display",
  609. .id = -1,
  610. .dev = {
  611. .dma_mask = &vpif_dma_mask,
  612. .coherent_dma_mask = DMA_BIT_MASK(32),
  613. },
  614. .resource = vpif_display_resource,
  615. .num_resources = ARRAY_SIZE(vpif_display_resource),
  616. };
  617. static struct resource vpif_capture_resource[] = {
  618. {
  619. .start = IRQ_DM646X_VP_VERTINT0,
  620. .end = IRQ_DM646X_VP_VERTINT0,
  621. .flags = IORESOURCE_IRQ,
  622. },
  623. {
  624. .start = IRQ_DM646X_VP_VERTINT1,
  625. .end = IRQ_DM646X_VP_VERTINT1,
  626. .flags = IORESOURCE_IRQ,
  627. },
  628. };
  629. static struct platform_device vpif_capture_dev = {
  630. .name = "vpif_capture",
  631. .id = -1,
  632. .dev = {
  633. .dma_mask = &vpif_dma_mask,
  634. .coherent_dma_mask = DMA_BIT_MASK(32),
  635. },
  636. .resource = vpif_capture_resource,
  637. .num_resources = ARRAY_SIZE(vpif_capture_resource),
  638. };
  639. /*----------------------------------------------------------------------*/
  640. static struct map_desc dm646x_io_desc[] = {
  641. {
  642. .virtual = IO_VIRT,
  643. .pfn = __phys_to_pfn(IO_PHYS),
  644. .length = IO_SIZE,
  645. .type = MT_DEVICE
  646. },
  647. {
  648. .virtual = SRAM_VIRT,
  649. .pfn = __phys_to_pfn(0x00010000),
  650. .length = SZ_32K,
  651. /* MT_MEMORY_NONCACHED requires supersection alignment */
  652. .type = MT_DEVICE,
  653. },
  654. };
  655. /* Contents of JTAG ID register used to identify exact cpu type */
  656. static struct davinci_id dm646x_ids[] = {
  657. {
  658. .variant = 0x0,
  659. .part_no = 0xb770,
  660. .manufacturer = 0x017,
  661. .cpu_id = DAVINCI_CPU_ID_DM6467,
  662. .name = "dm6467_rev1.x",
  663. },
  664. {
  665. .variant = 0x1,
  666. .part_no = 0xb770,
  667. .manufacturer = 0x017,
  668. .cpu_id = DAVINCI_CPU_ID_DM6467,
  669. .name = "dm6467_rev3.x",
  670. },
  671. };
  672. static u32 dm646x_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
  673. /*
  674. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  675. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  676. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  677. * T1_TOP: Timer 1, top : <unused>
  678. */
  679. static struct davinci_timer_info dm646x_timer_info = {
  680. .timers = davinci_timer_instance,
  681. .clockevent_id = T0_BOT,
  682. .clocksource_id = T0_TOP,
  683. };
  684. static struct plat_serial8250_port dm646x_serial_platform_data[] = {
  685. {
  686. .mapbase = DAVINCI_UART0_BASE,
  687. .irq = IRQ_UARTINT0,
  688. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  689. UPF_IOREMAP,
  690. .iotype = UPIO_MEM32,
  691. .regshift = 2,
  692. },
  693. {
  694. .mapbase = DAVINCI_UART1_BASE,
  695. .irq = IRQ_UARTINT1,
  696. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  697. UPF_IOREMAP,
  698. .iotype = UPIO_MEM32,
  699. .regshift = 2,
  700. },
  701. {
  702. .mapbase = DAVINCI_UART2_BASE,
  703. .irq = IRQ_DM646X_UARTINT2,
  704. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  705. UPF_IOREMAP,
  706. .iotype = UPIO_MEM32,
  707. .regshift = 2,
  708. },
  709. {
  710. .flags = 0
  711. },
  712. };
  713. static struct platform_device dm646x_serial_device = {
  714. .name = "serial8250",
  715. .id = PLAT8250_DEV_PLATFORM,
  716. .dev = {
  717. .platform_data = dm646x_serial_platform_data,
  718. },
  719. };
  720. static struct davinci_soc_info davinci_soc_info_dm646x = {
  721. .io_desc = dm646x_io_desc,
  722. .io_desc_num = ARRAY_SIZE(dm646x_io_desc),
  723. .jtag_id_reg = 0x01c40028,
  724. .ids = dm646x_ids,
  725. .ids_num = ARRAY_SIZE(dm646x_ids),
  726. .cpu_clks = dm646x_clks,
  727. .psc_bases = dm646x_psc_bases,
  728. .psc_bases_num = ARRAY_SIZE(dm646x_psc_bases),
  729. .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
  730. .pinmux_pins = dm646x_pins,
  731. .pinmux_pins_num = ARRAY_SIZE(dm646x_pins),
  732. .intc_base = DAVINCI_ARM_INTC_BASE,
  733. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  734. .intc_irq_prios = dm646x_default_priorities,
  735. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  736. .timer_info = &dm646x_timer_info,
  737. .gpio_type = GPIO_TYPE_DAVINCI,
  738. .gpio_base = DAVINCI_GPIO_BASE,
  739. .gpio_num = 43, /* Only 33 usable */
  740. .gpio_irq = IRQ_DM646X_GPIOBNK0,
  741. .serial_dev = &dm646x_serial_device,
  742. .emac_pdata = &dm646x_emac_pdata,
  743. .sram_dma = 0x10010000,
  744. .sram_len = SZ_32K,
  745. .reset_device = &davinci_wdt_device,
  746. };
  747. void __init dm646x_init_mcasp0(struct snd_platform_data *pdata)
  748. {
  749. dm646x_mcasp0_device.dev.platform_data = pdata;
  750. platform_device_register(&dm646x_mcasp0_device);
  751. }
  752. void __init dm646x_init_mcasp1(struct snd_platform_data *pdata)
  753. {
  754. dm646x_mcasp1_device.dev.platform_data = pdata;
  755. platform_device_register(&dm646x_mcasp1_device);
  756. platform_device_register(&dm646x_dit_device);
  757. }
  758. void dm646x_setup_vpif(struct vpif_display_config *display_config,
  759. struct vpif_capture_config *capture_config)
  760. {
  761. unsigned int value;
  762. void __iomem *base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE);
  763. value = __raw_readl(base + VSCLKDIS_OFFSET);
  764. value &= ~VSCLKDIS_MASK;
  765. __raw_writel(value, base + VSCLKDIS_OFFSET);
  766. value = __raw_readl(base + VDD3P3V_PWDN_OFFSET);
  767. value &= ~VDD3P3V_VID_MASK;
  768. __raw_writel(value, base + VDD3P3V_PWDN_OFFSET);
  769. davinci_cfg_reg(DM646X_STSOMUX_DISABLE);
  770. davinci_cfg_reg(DM646X_STSIMUX_DISABLE);
  771. davinci_cfg_reg(DM646X_PTSOMUX_DISABLE);
  772. davinci_cfg_reg(DM646X_PTSIMUX_DISABLE);
  773. vpif_display_dev.dev.platform_data = display_config;
  774. vpif_capture_dev.dev.platform_data = capture_config;
  775. platform_device_register(&vpif_dev);
  776. platform_device_register(&vpif_display_dev);
  777. platform_device_register(&vpif_capture_dev);
  778. }
  779. void __init dm646x_init(void)
  780. {
  781. dm646x_board_setup_refclk(&ref_clk);
  782. davinci_common_init(&davinci_soc_info_dm646x);
  783. }
  784. static int __init dm646x_init_devices(void)
  785. {
  786. if (!cpu_is_davinci_dm646x())
  787. return 0;
  788. platform_device_register(&dm646x_edma_device);
  789. platform_device_register(&dm646x_emac_device);
  790. return 0;
  791. }
  792. postcore_initcall(dm646x_init_devices);