devices-da8xx.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <mach/cputype.h>
  18. #include <mach/common.h>
  19. #include <mach/time.h>
  20. #include <mach/da8xx.h>
  21. #include <mach/cpuidle.h>
  22. #include "clock.h"
  23. #define DA8XX_TPCC_BASE 0x01c00000
  24. #define DA850_TPCC1_BASE 0x01e30000
  25. #define DA8XX_TPTC0_BASE 0x01c08000
  26. #define DA8XX_TPTC1_BASE 0x01c08400
  27. #define DA850_TPTC2_BASE 0x01e38000
  28. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  29. #define DA8XX_I2C0_BASE 0x01c22000
  30. #define DA8XX_RTC_BASE 0x01C23000
  31. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  32. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  33. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  34. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  35. #define DA8XX_GPIO_BASE 0x01e26000
  36. #define DA8XX_I2C1_BASE 0x01e28000
  37. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  38. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  39. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  40. #define DA8XX_MDIO_REG_OFFSET 0x4000
  41. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  42. void __iomem *da8xx_syscfg0_base;
  43. void __iomem *da8xx_syscfg1_base;
  44. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  45. {
  46. .mapbase = DA8XX_UART0_BASE,
  47. .irq = IRQ_DA8XX_UARTINT0,
  48. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  49. UPF_IOREMAP,
  50. .iotype = UPIO_MEM,
  51. .regshift = 2,
  52. },
  53. {
  54. .mapbase = DA8XX_UART1_BASE,
  55. .irq = IRQ_DA8XX_UARTINT1,
  56. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  57. UPF_IOREMAP,
  58. .iotype = UPIO_MEM,
  59. .regshift = 2,
  60. },
  61. {
  62. .mapbase = DA8XX_UART2_BASE,
  63. .irq = IRQ_DA8XX_UARTINT2,
  64. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  65. UPF_IOREMAP,
  66. .iotype = UPIO_MEM,
  67. .regshift = 2,
  68. },
  69. {
  70. .flags = 0,
  71. },
  72. };
  73. struct platform_device da8xx_serial_device = {
  74. .name = "serial8250",
  75. .id = PLAT8250_DEV_PLATFORM,
  76. .dev = {
  77. .platform_data = da8xx_serial_pdata,
  78. },
  79. };
  80. static const s8 da8xx_queue_tc_mapping[][2] = {
  81. /* {event queue no, TC no} */
  82. {0, 0},
  83. {1, 1},
  84. {-1, -1}
  85. };
  86. static const s8 da8xx_queue_priority_mapping[][2] = {
  87. /* {event queue no, Priority} */
  88. {0, 3},
  89. {1, 7},
  90. {-1, -1}
  91. };
  92. static const s8 da850_queue_tc_mapping[][2] = {
  93. /* {event queue no, TC no} */
  94. {0, 0},
  95. {-1, -1}
  96. };
  97. static const s8 da850_queue_priority_mapping[][2] = {
  98. /* {event queue no, Priority} */
  99. {0, 3},
  100. {-1, -1}
  101. };
  102. static struct edma_soc_info da830_edma_info[] = {
  103. {
  104. .n_channel = 32,
  105. .n_region = 4,
  106. .n_slot = 128,
  107. .n_tc = 2,
  108. .n_cc = 1,
  109. .queue_tc_mapping = da8xx_queue_tc_mapping,
  110. .queue_priority_mapping = da8xx_queue_priority_mapping,
  111. },
  112. };
  113. static struct edma_soc_info da850_edma_info[] = {
  114. {
  115. .n_channel = 32,
  116. .n_region = 4,
  117. .n_slot = 128,
  118. .n_tc = 2,
  119. .n_cc = 1,
  120. .queue_tc_mapping = da8xx_queue_tc_mapping,
  121. .queue_priority_mapping = da8xx_queue_priority_mapping,
  122. },
  123. {
  124. .n_channel = 32,
  125. .n_region = 4,
  126. .n_slot = 128,
  127. .n_tc = 1,
  128. .n_cc = 1,
  129. .queue_tc_mapping = da850_queue_tc_mapping,
  130. .queue_priority_mapping = da850_queue_priority_mapping,
  131. },
  132. };
  133. static struct resource da830_edma_resources[] = {
  134. {
  135. .name = "edma_cc0",
  136. .start = DA8XX_TPCC_BASE,
  137. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  138. .flags = IORESOURCE_MEM,
  139. },
  140. {
  141. .name = "edma_tc0",
  142. .start = DA8XX_TPTC0_BASE,
  143. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  144. .flags = IORESOURCE_MEM,
  145. },
  146. {
  147. .name = "edma_tc1",
  148. .start = DA8XX_TPTC1_BASE,
  149. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  150. .flags = IORESOURCE_MEM,
  151. },
  152. {
  153. .name = "edma0",
  154. .start = IRQ_DA8XX_CCINT0,
  155. .flags = IORESOURCE_IRQ,
  156. },
  157. {
  158. .name = "edma0_err",
  159. .start = IRQ_DA8XX_CCERRINT,
  160. .flags = IORESOURCE_IRQ,
  161. },
  162. };
  163. static struct resource da850_edma_resources[] = {
  164. {
  165. .name = "edma_cc0",
  166. .start = DA8XX_TPCC_BASE,
  167. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  168. .flags = IORESOURCE_MEM,
  169. },
  170. {
  171. .name = "edma_tc0",
  172. .start = DA8XX_TPTC0_BASE,
  173. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  174. .flags = IORESOURCE_MEM,
  175. },
  176. {
  177. .name = "edma_tc1",
  178. .start = DA8XX_TPTC1_BASE,
  179. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  180. .flags = IORESOURCE_MEM,
  181. },
  182. {
  183. .name = "edma_cc1",
  184. .start = DA850_TPCC1_BASE,
  185. .end = DA850_TPCC1_BASE + SZ_32K - 1,
  186. .flags = IORESOURCE_MEM,
  187. },
  188. {
  189. .name = "edma_tc2",
  190. .start = DA850_TPTC2_BASE,
  191. .end = DA850_TPTC2_BASE + SZ_1K - 1,
  192. .flags = IORESOURCE_MEM,
  193. },
  194. {
  195. .name = "edma0",
  196. .start = IRQ_DA8XX_CCINT0,
  197. .flags = IORESOURCE_IRQ,
  198. },
  199. {
  200. .name = "edma0_err",
  201. .start = IRQ_DA8XX_CCERRINT,
  202. .flags = IORESOURCE_IRQ,
  203. },
  204. {
  205. .name = "edma1",
  206. .start = IRQ_DA850_CCINT1,
  207. .flags = IORESOURCE_IRQ,
  208. },
  209. {
  210. .name = "edma1_err",
  211. .start = IRQ_DA850_CCERRINT1,
  212. .flags = IORESOURCE_IRQ,
  213. },
  214. };
  215. static struct platform_device da830_edma_device = {
  216. .name = "edma",
  217. .id = -1,
  218. .dev = {
  219. .platform_data = da830_edma_info,
  220. },
  221. .num_resources = ARRAY_SIZE(da830_edma_resources),
  222. .resource = da830_edma_resources,
  223. };
  224. static struct platform_device da850_edma_device = {
  225. .name = "edma",
  226. .id = -1,
  227. .dev = {
  228. .platform_data = da850_edma_info,
  229. },
  230. .num_resources = ARRAY_SIZE(da850_edma_resources),
  231. .resource = da850_edma_resources,
  232. };
  233. int __init da8xx_register_edma(void)
  234. {
  235. struct platform_device *pdev;
  236. if (cpu_is_davinci_da830())
  237. pdev = &da830_edma_device;
  238. else if (cpu_is_davinci_da850())
  239. pdev = &da850_edma_device;
  240. else
  241. return -ENODEV;
  242. return platform_device_register(pdev);
  243. }
  244. static struct resource da8xx_i2c_resources0[] = {
  245. {
  246. .start = DA8XX_I2C0_BASE,
  247. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  248. .flags = IORESOURCE_MEM,
  249. },
  250. {
  251. .start = IRQ_DA8XX_I2CINT0,
  252. .end = IRQ_DA8XX_I2CINT0,
  253. .flags = IORESOURCE_IRQ,
  254. },
  255. };
  256. static struct platform_device da8xx_i2c_device0 = {
  257. .name = "i2c_davinci",
  258. .id = 1,
  259. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  260. .resource = da8xx_i2c_resources0,
  261. };
  262. static struct resource da8xx_i2c_resources1[] = {
  263. {
  264. .start = DA8XX_I2C1_BASE,
  265. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  266. .flags = IORESOURCE_MEM,
  267. },
  268. {
  269. .start = IRQ_DA8XX_I2CINT1,
  270. .end = IRQ_DA8XX_I2CINT1,
  271. .flags = IORESOURCE_IRQ,
  272. },
  273. };
  274. static struct platform_device da8xx_i2c_device1 = {
  275. .name = "i2c_davinci",
  276. .id = 2,
  277. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  278. .resource = da8xx_i2c_resources1,
  279. };
  280. int __init da8xx_register_i2c(int instance,
  281. struct davinci_i2c_platform_data *pdata)
  282. {
  283. struct platform_device *pdev;
  284. if (instance == 0)
  285. pdev = &da8xx_i2c_device0;
  286. else if (instance == 1)
  287. pdev = &da8xx_i2c_device1;
  288. else
  289. return -EINVAL;
  290. pdev->dev.platform_data = pdata;
  291. return platform_device_register(pdev);
  292. }
  293. static struct resource da8xx_watchdog_resources[] = {
  294. {
  295. .start = DA8XX_WDOG_BASE,
  296. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  297. .flags = IORESOURCE_MEM,
  298. },
  299. };
  300. struct platform_device da8xx_wdt_device = {
  301. .name = "watchdog",
  302. .id = -1,
  303. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  304. .resource = da8xx_watchdog_resources,
  305. };
  306. int __init da8xx_register_watchdog(void)
  307. {
  308. return platform_device_register(&da8xx_wdt_device);
  309. }
  310. static struct resource da8xx_emac_resources[] = {
  311. {
  312. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  313. .end = DA8XX_EMAC_CPPI_PORT_BASE + 0x5000 - 1,
  314. .flags = IORESOURCE_MEM,
  315. },
  316. {
  317. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  318. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  319. .flags = IORESOURCE_IRQ,
  320. },
  321. {
  322. .start = IRQ_DA8XX_C0_RX_PULSE,
  323. .end = IRQ_DA8XX_C0_RX_PULSE,
  324. .flags = IORESOURCE_IRQ,
  325. },
  326. {
  327. .start = IRQ_DA8XX_C0_TX_PULSE,
  328. .end = IRQ_DA8XX_C0_TX_PULSE,
  329. .flags = IORESOURCE_IRQ,
  330. },
  331. {
  332. .start = IRQ_DA8XX_C0_MISC_PULSE,
  333. .end = IRQ_DA8XX_C0_MISC_PULSE,
  334. .flags = IORESOURCE_IRQ,
  335. },
  336. };
  337. struct emac_platform_data da8xx_emac_pdata = {
  338. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  339. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  340. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  341. .mdio_reg_offset = DA8XX_MDIO_REG_OFFSET,
  342. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  343. .version = EMAC_VERSION_2,
  344. };
  345. static struct platform_device da8xx_emac_device = {
  346. .name = "davinci_emac",
  347. .id = 1,
  348. .dev = {
  349. .platform_data = &da8xx_emac_pdata,
  350. },
  351. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  352. .resource = da8xx_emac_resources,
  353. };
  354. int __init da8xx_register_emac(void)
  355. {
  356. return platform_device_register(&da8xx_emac_device);
  357. }
  358. static struct resource da830_mcasp1_resources[] = {
  359. {
  360. .name = "mcasp1",
  361. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  362. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  363. .flags = IORESOURCE_MEM,
  364. },
  365. /* TX event */
  366. {
  367. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  368. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  369. .flags = IORESOURCE_DMA,
  370. },
  371. /* RX event */
  372. {
  373. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  374. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  375. .flags = IORESOURCE_DMA,
  376. },
  377. };
  378. static struct platform_device da830_mcasp1_device = {
  379. .name = "davinci-mcasp",
  380. .id = 1,
  381. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  382. .resource = da830_mcasp1_resources,
  383. };
  384. static struct resource da850_mcasp_resources[] = {
  385. {
  386. .name = "mcasp",
  387. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  388. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  389. .flags = IORESOURCE_MEM,
  390. },
  391. /* TX event */
  392. {
  393. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  394. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  395. .flags = IORESOURCE_DMA,
  396. },
  397. /* RX event */
  398. {
  399. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  400. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  401. .flags = IORESOURCE_DMA,
  402. },
  403. };
  404. static struct platform_device da850_mcasp_device = {
  405. .name = "davinci-mcasp",
  406. .id = 0,
  407. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  408. .resource = da850_mcasp_resources,
  409. };
  410. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  411. {
  412. /* DA830/OMAP-L137 has 3 instances of McASP */
  413. if (cpu_is_davinci_da830() && id == 1) {
  414. da830_mcasp1_device.dev.platform_data = pdata;
  415. platform_device_register(&da830_mcasp1_device);
  416. } else if (cpu_is_davinci_da850()) {
  417. da850_mcasp_device.dev.platform_data = pdata;
  418. platform_device_register(&da850_mcasp_device);
  419. }
  420. }
  421. static const struct display_panel disp_panel = {
  422. QVGA,
  423. 16,
  424. 16,
  425. COLOR_ACTIVE,
  426. };
  427. static struct lcd_ctrl_config lcd_cfg = {
  428. &disp_panel,
  429. .ac_bias = 255,
  430. .ac_bias_intrpt = 0,
  431. .dma_burst_sz = 16,
  432. .bpp = 16,
  433. .fdd = 255,
  434. .tft_alt_mode = 0,
  435. .stn_565_mode = 0,
  436. .mono_8bit_mode = 0,
  437. .invert_line_clock = 1,
  438. .invert_frm_clock = 1,
  439. .sync_edge = 0,
  440. .sync_ctrl = 1,
  441. .raster_order = 0,
  442. };
  443. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  444. .manu_name = "sharp",
  445. .controller_data = &lcd_cfg,
  446. .type = "Sharp_LCD035Q3DG01",
  447. };
  448. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  449. .manu_name = "sharp",
  450. .controller_data = &lcd_cfg,
  451. .type = "Sharp_LK043T1DG01",
  452. };
  453. static struct resource da8xx_lcdc_resources[] = {
  454. [0] = { /* registers */
  455. .start = DA8XX_LCD_CNTRL_BASE,
  456. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  457. .flags = IORESOURCE_MEM,
  458. },
  459. [1] = { /* interrupt */
  460. .start = IRQ_DA8XX_LCDINT,
  461. .end = IRQ_DA8XX_LCDINT,
  462. .flags = IORESOURCE_IRQ,
  463. },
  464. };
  465. static struct platform_device da8xx_lcdc_device = {
  466. .name = "da8xx_lcdc",
  467. .id = 0,
  468. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  469. .resource = da8xx_lcdc_resources,
  470. };
  471. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  472. {
  473. da8xx_lcdc_device.dev.platform_data = pdata;
  474. return platform_device_register(&da8xx_lcdc_device);
  475. }
  476. static struct resource da8xx_mmcsd0_resources[] = {
  477. { /* registers */
  478. .start = DA8XX_MMCSD0_BASE,
  479. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  480. .flags = IORESOURCE_MEM,
  481. },
  482. { /* interrupt */
  483. .start = IRQ_DA8XX_MMCSDINT0,
  484. .end = IRQ_DA8XX_MMCSDINT0,
  485. .flags = IORESOURCE_IRQ,
  486. },
  487. { /* DMA RX */
  488. .start = EDMA_CTLR_CHAN(0, 16),
  489. .end = EDMA_CTLR_CHAN(0, 16),
  490. .flags = IORESOURCE_DMA,
  491. },
  492. { /* DMA TX */
  493. .start = EDMA_CTLR_CHAN(0, 17),
  494. .end = EDMA_CTLR_CHAN(0, 17),
  495. .flags = IORESOURCE_DMA,
  496. },
  497. };
  498. static struct platform_device da8xx_mmcsd0_device = {
  499. .name = "davinci_mmc",
  500. .id = 0,
  501. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  502. .resource = da8xx_mmcsd0_resources,
  503. };
  504. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  505. {
  506. da8xx_mmcsd0_device.dev.platform_data = config;
  507. return platform_device_register(&da8xx_mmcsd0_device);
  508. }
  509. static struct resource da8xx_rtc_resources[] = {
  510. {
  511. .start = DA8XX_RTC_BASE,
  512. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  513. .flags = IORESOURCE_MEM,
  514. },
  515. { /* timer irq */
  516. .start = IRQ_DA8XX_RTC,
  517. .end = IRQ_DA8XX_RTC,
  518. .flags = IORESOURCE_IRQ,
  519. },
  520. { /* alarm irq */
  521. .start = IRQ_DA8XX_RTC,
  522. .end = IRQ_DA8XX_RTC,
  523. .flags = IORESOURCE_IRQ,
  524. },
  525. };
  526. static struct platform_device da8xx_rtc_device = {
  527. .name = "omap_rtc",
  528. .id = -1,
  529. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  530. .resource = da8xx_rtc_resources,
  531. };
  532. int da8xx_register_rtc(void)
  533. {
  534. int ret;
  535. void __iomem *base;
  536. base = ioremap(DA8XX_RTC_BASE, SZ_4K);
  537. if (WARN_ON(!base))
  538. return -ENOMEM;
  539. /* Unlock the rtc's registers */
  540. __raw_writel(0x83e70b13, base + 0x6c);
  541. __raw_writel(0x95a4f1e0, base + 0x70);
  542. iounmap(base);
  543. ret = platform_device_register(&da8xx_rtc_device);
  544. if (!ret)
  545. /* Atleast on DA850, RTC is a wakeup source */
  546. device_init_wakeup(&da8xx_rtc_device.dev, true);
  547. return ret;
  548. }
  549. static void __iomem *da8xx_ddr2_ctlr_base;
  550. void __iomem * __init da8xx_get_mem_ctlr(void)
  551. {
  552. if (da8xx_ddr2_ctlr_base)
  553. return da8xx_ddr2_ctlr_base;
  554. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  555. if (!da8xx_ddr2_ctlr_base)
  556. pr_warning("%s: Unable to map DDR2 controller", __func__);
  557. return da8xx_ddr2_ctlr_base;
  558. }
  559. static struct resource da8xx_cpuidle_resources[] = {
  560. {
  561. .start = DA8XX_DDR2_CTL_BASE,
  562. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  563. .flags = IORESOURCE_MEM,
  564. },
  565. };
  566. /* DA8XX devices support DDR2 power down */
  567. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  568. .ddr2_pdown = 1,
  569. };
  570. static struct platform_device da8xx_cpuidle_device = {
  571. .name = "cpuidle-davinci",
  572. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  573. .resource = da8xx_cpuidle_resources,
  574. .dev = {
  575. .platform_data = &da8xx_cpuidle_pdata,
  576. },
  577. };
  578. int __init da8xx_register_cpuidle(void)
  579. {
  580. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  581. return platform_device_register(&da8xx_cpuidle_device);
  582. }