da850.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130
  1. /*
  2. * TI DA850/OMAP-L138 chip specific setup
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * Derived from: arch/arm/mach-davinci/da830.c
  7. * Original Copyrights follow:
  8. *
  9. * 2009 (c) MontaVista Software, Inc. This file is licensed under
  10. * the terms of the GNU General Public License version 2. This program
  11. * is licensed "as is" without any warranty of any kind, whether express
  12. * or implied.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/cpufreq.h>
  18. #include <linux/regulator/consumer.h>
  19. #include <asm/mach/map.h>
  20. #include <mach/psc.h>
  21. #include <mach/irqs.h>
  22. #include <mach/cputype.h>
  23. #include <mach/common.h>
  24. #include <mach/time.h>
  25. #include <mach/da8xx.h>
  26. #include <mach/cpufreq.h>
  27. #include <mach/pm.h>
  28. #include <mach/gpio.h>
  29. #include "clock.h"
  30. #include "mux.h"
  31. /* SoC specific clock flags */
  32. #define DA850_CLK_ASYNC3 BIT(16)
  33. #define DA850_PLL1_BASE 0x01e1a000
  34. #define DA850_TIMER64P2_BASE 0x01f0c000
  35. #define DA850_TIMER64P3_BASE 0x01f0d000
  36. #define DA850_REF_FREQ 24000000
  37. #define CFGCHIP3_ASYNC3_CLKSRC BIT(4)
  38. #define CFGCHIP3_PLL1_MASTER_LOCK BIT(5)
  39. #define CFGCHIP0_PLL_MASTER_LOCK BIT(4)
  40. static int da850_set_armrate(struct clk *clk, unsigned long rate);
  41. static int da850_round_armrate(struct clk *clk, unsigned long rate);
  42. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate);
  43. static struct pll_data pll0_data = {
  44. .num = 1,
  45. .phys_base = DA8XX_PLL0_BASE,
  46. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  47. };
  48. static struct clk ref_clk = {
  49. .name = "ref_clk",
  50. .rate = DA850_REF_FREQ,
  51. };
  52. static struct clk pll0_clk = {
  53. .name = "pll0",
  54. .parent = &ref_clk,
  55. .pll_data = &pll0_data,
  56. .flags = CLK_PLL,
  57. .set_rate = da850_set_pll0rate,
  58. };
  59. static struct clk pll0_aux_clk = {
  60. .name = "pll0_aux_clk",
  61. .parent = &pll0_clk,
  62. .flags = CLK_PLL | PRE_PLL,
  63. };
  64. static struct clk pll0_sysclk2 = {
  65. .name = "pll0_sysclk2",
  66. .parent = &pll0_clk,
  67. .flags = CLK_PLL,
  68. .div_reg = PLLDIV2,
  69. };
  70. static struct clk pll0_sysclk3 = {
  71. .name = "pll0_sysclk3",
  72. .parent = &pll0_clk,
  73. .flags = CLK_PLL,
  74. .div_reg = PLLDIV3,
  75. };
  76. static struct clk pll0_sysclk4 = {
  77. .name = "pll0_sysclk4",
  78. .parent = &pll0_clk,
  79. .flags = CLK_PLL,
  80. .div_reg = PLLDIV4,
  81. };
  82. static struct clk pll0_sysclk5 = {
  83. .name = "pll0_sysclk5",
  84. .parent = &pll0_clk,
  85. .flags = CLK_PLL,
  86. .div_reg = PLLDIV5,
  87. };
  88. static struct clk pll0_sysclk6 = {
  89. .name = "pll0_sysclk6",
  90. .parent = &pll0_clk,
  91. .flags = CLK_PLL,
  92. .div_reg = PLLDIV6,
  93. };
  94. static struct clk pll0_sysclk7 = {
  95. .name = "pll0_sysclk7",
  96. .parent = &pll0_clk,
  97. .flags = CLK_PLL,
  98. .div_reg = PLLDIV7,
  99. };
  100. static struct pll_data pll1_data = {
  101. .num = 2,
  102. .phys_base = DA850_PLL1_BASE,
  103. .flags = PLL_HAS_POSTDIV,
  104. };
  105. static struct clk pll1_clk = {
  106. .name = "pll1",
  107. .parent = &ref_clk,
  108. .pll_data = &pll1_data,
  109. .flags = CLK_PLL,
  110. };
  111. static struct clk pll1_aux_clk = {
  112. .name = "pll1_aux_clk",
  113. .parent = &pll1_clk,
  114. .flags = CLK_PLL | PRE_PLL,
  115. };
  116. static struct clk pll1_sysclk2 = {
  117. .name = "pll1_sysclk2",
  118. .parent = &pll1_clk,
  119. .flags = CLK_PLL,
  120. .div_reg = PLLDIV2,
  121. };
  122. static struct clk pll1_sysclk3 = {
  123. .name = "pll1_sysclk3",
  124. .parent = &pll1_clk,
  125. .flags = CLK_PLL,
  126. .div_reg = PLLDIV3,
  127. };
  128. static struct clk pll1_sysclk4 = {
  129. .name = "pll1_sysclk4",
  130. .parent = &pll1_clk,
  131. .flags = CLK_PLL,
  132. .div_reg = PLLDIV4,
  133. };
  134. static struct clk pll1_sysclk5 = {
  135. .name = "pll1_sysclk5",
  136. .parent = &pll1_clk,
  137. .flags = CLK_PLL,
  138. .div_reg = PLLDIV5,
  139. };
  140. static struct clk pll1_sysclk6 = {
  141. .name = "pll0_sysclk6",
  142. .parent = &pll0_clk,
  143. .flags = CLK_PLL,
  144. .div_reg = PLLDIV6,
  145. };
  146. static struct clk pll1_sysclk7 = {
  147. .name = "pll1_sysclk7",
  148. .parent = &pll1_clk,
  149. .flags = CLK_PLL,
  150. .div_reg = PLLDIV7,
  151. };
  152. static struct clk i2c0_clk = {
  153. .name = "i2c0",
  154. .parent = &pll0_aux_clk,
  155. };
  156. static struct clk timerp64_0_clk = {
  157. .name = "timer0",
  158. .parent = &pll0_aux_clk,
  159. };
  160. static struct clk timerp64_1_clk = {
  161. .name = "timer1",
  162. .parent = &pll0_aux_clk,
  163. };
  164. static struct clk arm_rom_clk = {
  165. .name = "arm_rom",
  166. .parent = &pll0_sysclk2,
  167. .lpsc = DA8XX_LPSC0_ARM_RAM_ROM,
  168. .flags = ALWAYS_ENABLED,
  169. };
  170. static struct clk tpcc0_clk = {
  171. .name = "tpcc0",
  172. .parent = &pll0_sysclk2,
  173. .lpsc = DA8XX_LPSC0_TPCC,
  174. .flags = ALWAYS_ENABLED | CLK_PSC,
  175. };
  176. static struct clk tptc0_clk = {
  177. .name = "tptc0",
  178. .parent = &pll0_sysclk2,
  179. .lpsc = DA8XX_LPSC0_TPTC0,
  180. .flags = ALWAYS_ENABLED,
  181. };
  182. static struct clk tptc1_clk = {
  183. .name = "tptc1",
  184. .parent = &pll0_sysclk2,
  185. .lpsc = DA8XX_LPSC0_TPTC1,
  186. .flags = ALWAYS_ENABLED,
  187. };
  188. static struct clk tpcc1_clk = {
  189. .name = "tpcc1",
  190. .parent = &pll0_sysclk2,
  191. .lpsc = DA850_LPSC1_TPCC1,
  192. .gpsc = 1,
  193. .flags = CLK_PSC | ALWAYS_ENABLED,
  194. };
  195. static struct clk tptc2_clk = {
  196. .name = "tptc2",
  197. .parent = &pll0_sysclk2,
  198. .lpsc = DA850_LPSC1_TPTC2,
  199. .gpsc = 1,
  200. .flags = ALWAYS_ENABLED,
  201. };
  202. static struct clk uart0_clk = {
  203. .name = "uart0",
  204. .parent = &pll0_sysclk2,
  205. .lpsc = DA8XX_LPSC0_UART0,
  206. };
  207. static struct clk uart1_clk = {
  208. .name = "uart1",
  209. .parent = &pll0_sysclk2,
  210. .lpsc = DA8XX_LPSC1_UART1,
  211. .gpsc = 1,
  212. .flags = DA850_CLK_ASYNC3,
  213. };
  214. static struct clk uart2_clk = {
  215. .name = "uart2",
  216. .parent = &pll0_sysclk2,
  217. .lpsc = DA8XX_LPSC1_UART2,
  218. .gpsc = 1,
  219. .flags = DA850_CLK_ASYNC3,
  220. };
  221. static struct clk aintc_clk = {
  222. .name = "aintc",
  223. .parent = &pll0_sysclk4,
  224. .lpsc = DA8XX_LPSC0_AINTC,
  225. .flags = ALWAYS_ENABLED,
  226. };
  227. static struct clk gpio_clk = {
  228. .name = "gpio",
  229. .parent = &pll0_sysclk4,
  230. .lpsc = DA8XX_LPSC1_GPIO,
  231. .gpsc = 1,
  232. };
  233. static struct clk i2c1_clk = {
  234. .name = "i2c1",
  235. .parent = &pll0_sysclk4,
  236. .lpsc = DA8XX_LPSC1_I2C,
  237. .gpsc = 1,
  238. };
  239. static struct clk emif3_clk = {
  240. .name = "emif3",
  241. .parent = &pll0_sysclk5,
  242. .lpsc = DA8XX_LPSC1_EMIF3C,
  243. .gpsc = 1,
  244. .flags = ALWAYS_ENABLED,
  245. };
  246. static struct clk arm_clk = {
  247. .name = "arm",
  248. .parent = &pll0_sysclk6,
  249. .lpsc = DA8XX_LPSC0_ARM,
  250. .flags = ALWAYS_ENABLED,
  251. .set_rate = da850_set_armrate,
  252. .round_rate = da850_round_armrate,
  253. };
  254. static struct clk rmii_clk = {
  255. .name = "rmii",
  256. .parent = &pll0_sysclk7,
  257. };
  258. static struct clk emac_clk = {
  259. .name = "emac",
  260. .parent = &pll0_sysclk4,
  261. .lpsc = DA8XX_LPSC1_CPGMAC,
  262. .gpsc = 1,
  263. };
  264. static struct clk mcasp_clk = {
  265. .name = "mcasp",
  266. .parent = &pll0_sysclk2,
  267. .lpsc = DA8XX_LPSC1_McASP0,
  268. .gpsc = 1,
  269. .flags = DA850_CLK_ASYNC3,
  270. };
  271. static struct clk lcdc_clk = {
  272. .name = "lcdc",
  273. .parent = &pll0_sysclk2,
  274. .lpsc = DA8XX_LPSC1_LCDC,
  275. .gpsc = 1,
  276. };
  277. static struct clk mmcsd_clk = {
  278. .name = "mmcsd",
  279. .parent = &pll0_sysclk2,
  280. .lpsc = DA8XX_LPSC0_MMC_SD,
  281. };
  282. static struct clk aemif_clk = {
  283. .name = "aemif",
  284. .parent = &pll0_sysclk3,
  285. .lpsc = DA8XX_LPSC0_EMIF25,
  286. .flags = ALWAYS_ENABLED,
  287. };
  288. static struct clk_lookup da850_clks[] = {
  289. CLK(NULL, "ref", &ref_clk),
  290. CLK(NULL, "pll0", &pll0_clk),
  291. CLK(NULL, "pll0_aux", &pll0_aux_clk),
  292. CLK(NULL, "pll0_sysclk2", &pll0_sysclk2),
  293. CLK(NULL, "pll0_sysclk3", &pll0_sysclk3),
  294. CLK(NULL, "pll0_sysclk4", &pll0_sysclk4),
  295. CLK(NULL, "pll0_sysclk5", &pll0_sysclk5),
  296. CLK(NULL, "pll0_sysclk6", &pll0_sysclk6),
  297. CLK(NULL, "pll0_sysclk7", &pll0_sysclk7),
  298. CLK(NULL, "pll1", &pll1_clk),
  299. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  300. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  301. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  302. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  303. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  304. CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
  305. CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
  306. CLK("i2c_davinci.1", NULL, &i2c0_clk),
  307. CLK(NULL, "timer0", &timerp64_0_clk),
  308. CLK("watchdog", NULL, &timerp64_1_clk),
  309. CLK(NULL, "arm_rom", &arm_rom_clk),
  310. CLK(NULL, "tpcc0", &tpcc0_clk),
  311. CLK(NULL, "tptc0", &tptc0_clk),
  312. CLK(NULL, "tptc1", &tptc1_clk),
  313. CLK(NULL, "tpcc1", &tpcc1_clk),
  314. CLK(NULL, "tptc2", &tptc2_clk),
  315. CLK(NULL, "uart0", &uart0_clk),
  316. CLK(NULL, "uart1", &uart1_clk),
  317. CLK(NULL, "uart2", &uart2_clk),
  318. CLK(NULL, "aintc", &aintc_clk),
  319. CLK(NULL, "gpio", &gpio_clk),
  320. CLK("i2c_davinci.2", NULL, &i2c1_clk),
  321. CLK(NULL, "emif3", &emif3_clk),
  322. CLK(NULL, "arm", &arm_clk),
  323. CLK(NULL, "rmii", &rmii_clk),
  324. CLK("davinci_emac.1", NULL, &emac_clk),
  325. CLK("davinci-mcasp.0", NULL, &mcasp_clk),
  326. CLK("da8xx_lcdc.0", NULL, &lcdc_clk),
  327. CLK("davinci_mmc.0", NULL, &mmcsd_clk),
  328. CLK(NULL, "aemif", &aemif_clk),
  329. CLK(NULL, NULL, NULL),
  330. };
  331. /*
  332. * Device specific mux setup
  333. *
  334. * soc description mux mode mode mux dbg
  335. * reg offset mask mode
  336. */
  337. static const struct mux_config da850_pins[] = {
  338. #ifdef CONFIG_DAVINCI_MUX
  339. /* UART0 function */
  340. MUX_CFG(DA850, NUART0_CTS, 3, 24, 15, 2, false)
  341. MUX_CFG(DA850, NUART0_RTS, 3, 28, 15, 2, false)
  342. MUX_CFG(DA850, UART0_RXD, 3, 16, 15, 2, false)
  343. MUX_CFG(DA850, UART0_TXD, 3, 20, 15, 2, false)
  344. /* UART1 function */
  345. MUX_CFG(DA850, UART1_RXD, 4, 24, 15, 2, false)
  346. MUX_CFG(DA850, UART1_TXD, 4, 28, 15, 2, false)
  347. /* UART2 function */
  348. MUX_CFG(DA850, UART2_RXD, 4, 16, 15, 2, false)
  349. MUX_CFG(DA850, UART2_TXD, 4, 20, 15, 2, false)
  350. /* I2C1 function */
  351. MUX_CFG(DA850, I2C1_SCL, 4, 16, 15, 4, false)
  352. MUX_CFG(DA850, I2C1_SDA, 4, 20, 15, 4, false)
  353. /* I2C0 function */
  354. MUX_CFG(DA850, I2C0_SDA, 4, 12, 15, 2, false)
  355. MUX_CFG(DA850, I2C0_SCL, 4, 8, 15, 2, false)
  356. /* EMAC function */
  357. MUX_CFG(DA850, MII_TXEN, 2, 4, 15, 8, false)
  358. MUX_CFG(DA850, MII_TXCLK, 2, 8, 15, 8, false)
  359. MUX_CFG(DA850, MII_COL, 2, 12, 15, 8, false)
  360. MUX_CFG(DA850, MII_TXD_3, 2, 16, 15, 8, false)
  361. MUX_CFG(DA850, MII_TXD_2, 2, 20, 15, 8, false)
  362. MUX_CFG(DA850, MII_TXD_1, 2, 24, 15, 8, false)
  363. MUX_CFG(DA850, MII_TXD_0, 2, 28, 15, 8, false)
  364. MUX_CFG(DA850, MII_RXCLK, 3, 0, 15, 8, false)
  365. MUX_CFG(DA850, MII_RXDV, 3, 4, 15, 8, false)
  366. MUX_CFG(DA850, MII_RXER, 3, 8, 15, 8, false)
  367. MUX_CFG(DA850, MII_CRS, 3, 12, 15, 8, false)
  368. MUX_CFG(DA850, MII_RXD_3, 3, 16, 15, 8, false)
  369. MUX_CFG(DA850, MII_RXD_2, 3, 20, 15, 8, false)
  370. MUX_CFG(DA850, MII_RXD_1, 3, 24, 15, 8, false)
  371. MUX_CFG(DA850, MII_RXD_0, 3, 28, 15, 8, false)
  372. MUX_CFG(DA850, MDIO_CLK, 4, 0, 15, 8, false)
  373. MUX_CFG(DA850, MDIO_D, 4, 4, 15, 8, false)
  374. MUX_CFG(DA850, RMII_TXD_0, 14, 12, 15, 8, false)
  375. MUX_CFG(DA850, RMII_TXD_1, 14, 8, 15, 8, false)
  376. MUX_CFG(DA850, RMII_TXEN, 14, 16, 15, 8, false)
  377. MUX_CFG(DA850, RMII_CRS_DV, 15, 4, 15, 8, false)
  378. MUX_CFG(DA850, RMII_RXD_0, 14, 24, 15, 8, false)
  379. MUX_CFG(DA850, RMII_RXD_1, 14, 20, 15, 8, false)
  380. MUX_CFG(DA850, RMII_RXER, 14, 28, 15, 8, false)
  381. MUX_CFG(DA850, RMII_MHZ_50_CLK, 15, 0, 15, 0, false)
  382. /* McASP function */
  383. MUX_CFG(DA850, ACLKR, 0, 0, 15, 1, false)
  384. MUX_CFG(DA850, ACLKX, 0, 4, 15, 1, false)
  385. MUX_CFG(DA850, AFSR, 0, 8, 15, 1, false)
  386. MUX_CFG(DA850, AFSX, 0, 12, 15, 1, false)
  387. MUX_CFG(DA850, AHCLKR, 0, 16, 15, 1, false)
  388. MUX_CFG(DA850, AHCLKX, 0, 20, 15, 1, false)
  389. MUX_CFG(DA850, AMUTE, 0, 24, 15, 1, false)
  390. MUX_CFG(DA850, AXR_15, 1, 0, 15, 1, false)
  391. MUX_CFG(DA850, AXR_14, 1, 4, 15, 1, false)
  392. MUX_CFG(DA850, AXR_13, 1, 8, 15, 1, false)
  393. MUX_CFG(DA850, AXR_12, 1, 12, 15, 1, false)
  394. MUX_CFG(DA850, AXR_11, 1, 16, 15, 1, false)
  395. MUX_CFG(DA850, AXR_10, 1, 20, 15, 1, false)
  396. MUX_CFG(DA850, AXR_9, 1, 24, 15, 1, false)
  397. MUX_CFG(DA850, AXR_8, 1, 28, 15, 1, false)
  398. MUX_CFG(DA850, AXR_7, 2, 0, 15, 1, false)
  399. MUX_CFG(DA850, AXR_6, 2, 4, 15, 1, false)
  400. MUX_CFG(DA850, AXR_5, 2, 8, 15, 1, false)
  401. MUX_CFG(DA850, AXR_4, 2, 12, 15, 1, false)
  402. MUX_CFG(DA850, AXR_3, 2, 16, 15, 1, false)
  403. MUX_CFG(DA850, AXR_2, 2, 20, 15, 1, false)
  404. MUX_CFG(DA850, AXR_1, 2, 24, 15, 1, false)
  405. MUX_CFG(DA850, AXR_0, 2, 28, 15, 1, false)
  406. /* LCD function */
  407. MUX_CFG(DA850, LCD_D_7, 16, 8, 15, 2, false)
  408. MUX_CFG(DA850, LCD_D_6, 16, 12, 15, 2, false)
  409. MUX_CFG(DA850, LCD_D_5, 16, 16, 15, 2, false)
  410. MUX_CFG(DA850, LCD_D_4, 16, 20, 15, 2, false)
  411. MUX_CFG(DA850, LCD_D_3, 16, 24, 15, 2, false)
  412. MUX_CFG(DA850, LCD_D_2, 16, 28, 15, 2, false)
  413. MUX_CFG(DA850, LCD_D_1, 17, 0, 15, 2, false)
  414. MUX_CFG(DA850, LCD_D_0, 17, 4, 15, 2, false)
  415. MUX_CFG(DA850, LCD_D_15, 17, 8, 15, 2, false)
  416. MUX_CFG(DA850, LCD_D_14, 17, 12, 15, 2, false)
  417. MUX_CFG(DA850, LCD_D_13, 17, 16, 15, 2, false)
  418. MUX_CFG(DA850, LCD_D_12, 17, 20, 15, 2, false)
  419. MUX_CFG(DA850, LCD_D_11, 17, 24, 15, 2, false)
  420. MUX_CFG(DA850, LCD_D_10, 17, 28, 15, 2, false)
  421. MUX_CFG(DA850, LCD_D_9, 18, 0, 15, 2, false)
  422. MUX_CFG(DA850, LCD_D_8, 18, 4, 15, 2, false)
  423. MUX_CFG(DA850, LCD_PCLK, 18, 24, 15, 2, false)
  424. MUX_CFG(DA850, LCD_HSYNC, 19, 0, 15, 2, false)
  425. MUX_CFG(DA850, LCD_VSYNC, 19, 4, 15, 2, false)
  426. MUX_CFG(DA850, NLCD_AC_ENB_CS, 19, 24, 15, 2, false)
  427. /* MMC/SD0 function */
  428. MUX_CFG(DA850, MMCSD0_DAT_0, 10, 8, 15, 2, false)
  429. MUX_CFG(DA850, MMCSD0_DAT_1, 10, 12, 15, 2, false)
  430. MUX_CFG(DA850, MMCSD0_DAT_2, 10, 16, 15, 2, false)
  431. MUX_CFG(DA850, MMCSD0_DAT_3, 10, 20, 15, 2, false)
  432. MUX_CFG(DA850, MMCSD0_CLK, 10, 0, 15, 2, false)
  433. MUX_CFG(DA850, MMCSD0_CMD, 10, 4, 15, 2, false)
  434. /* EMIF2.5/EMIFA function */
  435. MUX_CFG(DA850, EMA_D_7, 9, 0, 15, 1, false)
  436. MUX_CFG(DA850, EMA_D_6, 9, 4, 15, 1, false)
  437. MUX_CFG(DA850, EMA_D_5, 9, 8, 15, 1, false)
  438. MUX_CFG(DA850, EMA_D_4, 9, 12, 15, 1, false)
  439. MUX_CFG(DA850, EMA_D_3, 9, 16, 15, 1, false)
  440. MUX_CFG(DA850, EMA_D_2, 9, 20, 15, 1, false)
  441. MUX_CFG(DA850, EMA_D_1, 9, 24, 15, 1, false)
  442. MUX_CFG(DA850, EMA_D_0, 9, 28, 15, 1, false)
  443. MUX_CFG(DA850, EMA_A_1, 12, 24, 15, 1, false)
  444. MUX_CFG(DA850, EMA_A_2, 12, 20, 15, 1, false)
  445. MUX_CFG(DA850, NEMA_CS_3, 7, 4, 15, 1, false)
  446. MUX_CFG(DA850, NEMA_CS_4, 7, 8, 15, 1, false)
  447. MUX_CFG(DA850, NEMA_WE, 7, 16, 15, 1, false)
  448. MUX_CFG(DA850, NEMA_OE, 7, 20, 15, 1, false)
  449. MUX_CFG(DA850, EMA_A_0, 12, 28, 15, 1, false)
  450. MUX_CFG(DA850, EMA_A_3, 12, 16, 15, 1, false)
  451. MUX_CFG(DA850, EMA_A_4, 12, 12, 15, 1, false)
  452. MUX_CFG(DA850, EMA_A_5, 12, 8, 15, 1, false)
  453. MUX_CFG(DA850, EMA_A_6, 12, 4, 15, 1, false)
  454. MUX_CFG(DA850, EMA_A_7, 12, 0, 15, 1, false)
  455. MUX_CFG(DA850, EMA_A_8, 11, 28, 15, 1, false)
  456. MUX_CFG(DA850, EMA_A_9, 11, 24, 15, 1, false)
  457. MUX_CFG(DA850, EMA_A_10, 11, 20, 15, 1, false)
  458. MUX_CFG(DA850, EMA_A_11, 11, 16, 15, 1, false)
  459. MUX_CFG(DA850, EMA_A_12, 11, 12, 15, 1, false)
  460. MUX_CFG(DA850, EMA_A_13, 11, 8, 15, 1, false)
  461. MUX_CFG(DA850, EMA_A_14, 11, 4, 15, 1, false)
  462. MUX_CFG(DA850, EMA_A_15, 11, 0, 15, 1, false)
  463. MUX_CFG(DA850, EMA_A_16, 10, 28, 15, 1, false)
  464. MUX_CFG(DA850, EMA_A_17, 10, 24, 15, 1, false)
  465. MUX_CFG(DA850, EMA_A_18, 10, 20, 15, 1, false)
  466. MUX_CFG(DA850, EMA_A_19, 10, 16, 15, 1, false)
  467. MUX_CFG(DA850, EMA_A_20, 10, 12, 15, 1, false)
  468. MUX_CFG(DA850, EMA_A_21, 10, 8, 15, 1, false)
  469. MUX_CFG(DA850, EMA_A_22, 10, 4, 15, 1, false)
  470. MUX_CFG(DA850, EMA_A_23, 10, 0, 15, 1, false)
  471. MUX_CFG(DA850, EMA_D_8, 8, 28, 15, 1, false)
  472. MUX_CFG(DA850, EMA_D_9, 8, 24, 15, 1, false)
  473. MUX_CFG(DA850, EMA_D_10, 8, 20, 15, 1, false)
  474. MUX_CFG(DA850, EMA_D_11, 8, 16, 15, 1, false)
  475. MUX_CFG(DA850, EMA_D_12, 8, 12, 15, 1, false)
  476. MUX_CFG(DA850, EMA_D_13, 8, 8, 15, 1, false)
  477. MUX_CFG(DA850, EMA_D_14, 8, 4, 15, 1, false)
  478. MUX_CFG(DA850, EMA_D_15, 8, 0, 15, 1, false)
  479. MUX_CFG(DA850, EMA_BA_1, 5, 24, 15, 1, false)
  480. MUX_CFG(DA850, EMA_CLK, 6, 0, 15, 1, false)
  481. MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false)
  482. MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false)
  483. /* GPIO function */
  484. MUX_CFG(DA850, GPIO2_6, 6, 4, 15, 8, false)
  485. MUX_CFG(DA850, GPIO2_8, 5, 28, 15, 8, false)
  486. MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false)
  487. MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false)
  488. MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false)
  489. MUX_CFG(DA850, RTC_ALARM, 0, 28, 15, 2, false)
  490. #endif
  491. };
  492. const short da850_uart0_pins[] __initdata = {
  493. DA850_NUART0_CTS, DA850_NUART0_RTS, DA850_UART0_RXD, DA850_UART0_TXD,
  494. -1
  495. };
  496. const short da850_uart1_pins[] __initdata = {
  497. DA850_UART1_RXD, DA850_UART1_TXD,
  498. -1
  499. };
  500. const short da850_uart2_pins[] __initdata = {
  501. DA850_UART2_RXD, DA850_UART2_TXD,
  502. -1
  503. };
  504. const short da850_i2c0_pins[] __initdata = {
  505. DA850_I2C0_SDA, DA850_I2C0_SCL,
  506. -1
  507. };
  508. const short da850_i2c1_pins[] __initdata = {
  509. DA850_I2C1_SCL, DA850_I2C1_SDA,
  510. -1
  511. };
  512. const short da850_cpgmac_pins[] __initdata = {
  513. DA850_MII_TXEN, DA850_MII_TXCLK, DA850_MII_COL, DA850_MII_TXD_3,
  514. DA850_MII_TXD_2, DA850_MII_TXD_1, DA850_MII_TXD_0, DA850_MII_RXER,
  515. DA850_MII_CRS, DA850_MII_RXCLK, DA850_MII_RXDV, DA850_MII_RXD_3,
  516. DA850_MII_RXD_2, DA850_MII_RXD_1, DA850_MII_RXD_0, DA850_MDIO_CLK,
  517. DA850_MDIO_D,
  518. -1
  519. };
  520. const short da850_rmii_pins[] __initdata = {
  521. DA850_RMII_TXD_0, DA850_RMII_TXD_1, DA850_RMII_TXEN,
  522. DA850_RMII_CRS_DV, DA850_RMII_RXD_0, DA850_RMII_RXD_1,
  523. DA850_RMII_RXER, DA850_RMII_MHZ_50_CLK, DA850_MDIO_CLK,
  524. DA850_MDIO_D,
  525. -1
  526. };
  527. const short da850_mcasp_pins[] __initdata = {
  528. DA850_AHCLKX, DA850_ACLKX, DA850_AFSX,
  529. DA850_AHCLKR, DA850_ACLKR, DA850_AFSR, DA850_AMUTE,
  530. DA850_AXR_11, DA850_AXR_12,
  531. -1
  532. };
  533. const short da850_lcdcntl_pins[] __initdata = {
  534. DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3,
  535. DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7,
  536. DA850_LCD_D_8, DA850_LCD_D_9, DA850_LCD_D_10, DA850_LCD_D_11,
  537. DA850_LCD_D_12, DA850_LCD_D_13, DA850_LCD_D_14, DA850_LCD_D_15,
  538. DA850_LCD_PCLK, DA850_LCD_HSYNC, DA850_LCD_VSYNC, DA850_NLCD_AC_ENB_CS,
  539. -1
  540. };
  541. const short da850_mmcsd0_pins[] __initdata = {
  542. DA850_MMCSD0_DAT_0, DA850_MMCSD0_DAT_1, DA850_MMCSD0_DAT_2,
  543. DA850_MMCSD0_DAT_3, DA850_MMCSD0_CLK, DA850_MMCSD0_CMD,
  544. DA850_GPIO4_0, DA850_GPIO4_1,
  545. -1
  546. };
  547. const short da850_nand_pins[] __initdata = {
  548. DA850_EMA_D_7, DA850_EMA_D_6, DA850_EMA_D_5, DA850_EMA_D_4,
  549. DA850_EMA_D_3, DA850_EMA_D_2, DA850_EMA_D_1, DA850_EMA_D_0,
  550. DA850_EMA_A_1, DA850_EMA_A_2, DA850_NEMA_CS_3, DA850_NEMA_CS_4,
  551. DA850_NEMA_WE, DA850_NEMA_OE,
  552. -1
  553. };
  554. const short da850_nor_pins[] __initdata = {
  555. DA850_EMA_BA_1, DA850_EMA_CLK, DA850_EMA_WAIT_1, DA850_NEMA_CS_2,
  556. DA850_NEMA_WE, DA850_NEMA_OE, DA850_EMA_D_0, DA850_EMA_D_1,
  557. DA850_EMA_D_2, DA850_EMA_D_3, DA850_EMA_D_4, DA850_EMA_D_5,
  558. DA850_EMA_D_6, DA850_EMA_D_7, DA850_EMA_D_8, DA850_EMA_D_9,
  559. DA850_EMA_D_10, DA850_EMA_D_11, DA850_EMA_D_12, DA850_EMA_D_13,
  560. DA850_EMA_D_14, DA850_EMA_D_15, DA850_EMA_A_0, DA850_EMA_A_1,
  561. DA850_EMA_A_2, DA850_EMA_A_3, DA850_EMA_A_4, DA850_EMA_A_5,
  562. DA850_EMA_A_6, DA850_EMA_A_7, DA850_EMA_A_8, DA850_EMA_A_9,
  563. DA850_EMA_A_10, DA850_EMA_A_11, DA850_EMA_A_12, DA850_EMA_A_13,
  564. DA850_EMA_A_14, DA850_EMA_A_15, DA850_EMA_A_16, DA850_EMA_A_17,
  565. DA850_EMA_A_18, DA850_EMA_A_19, DA850_EMA_A_20, DA850_EMA_A_21,
  566. DA850_EMA_A_22, DA850_EMA_A_23,
  567. -1
  568. };
  569. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  570. static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = {
  571. [IRQ_DA8XX_COMMTX] = 7,
  572. [IRQ_DA8XX_COMMRX] = 7,
  573. [IRQ_DA8XX_NINT] = 7,
  574. [IRQ_DA8XX_EVTOUT0] = 7,
  575. [IRQ_DA8XX_EVTOUT1] = 7,
  576. [IRQ_DA8XX_EVTOUT2] = 7,
  577. [IRQ_DA8XX_EVTOUT3] = 7,
  578. [IRQ_DA8XX_EVTOUT4] = 7,
  579. [IRQ_DA8XX_EVTOUT5] = 7,
  580. [IRQ_DA8XX_EVTOUT6] = 7,
  581. [IRQ_DA8XX_EVTOUT6] = 7,
  582. [IRQ_DA8XX_EVTOUT7] = 7,
  583. [IRQ_DA8XX_CCINT0] = 7,
  584. [IRQ_DA8XX_CCERRINT] = 7,
  585. [IRQ_DA8XX_TCERRINT0] = 7,
  586. [IRQ_DA8XX_AEMIFINT] = 7,
  587. [IRQ_DA8XX_I2CINT0] = 7,
  588. [IRQ_DA8XX_MMCSDINT0] = 7,
  589. [IRQ_DA8XX_MMCSDINT1] = 7,
  590. [IRQ_DA8XX_ALLINT0] = 7,
  591. [IRQ_DA8XX_RTC] = 7,
  592. [IRQ_DA8XX_SPINT0] = 7,
  593. [IRQ_DA8XX_TINT12_0] = 7,
  594. [IRQ_DA8XX_TINT34_0] = 7,
  595. [IRQ_DA8XX_TINT12_1] = 7,
  596. [IRQ_DA8XX_TINT34_1] = 7,
  597. [IRQ_DA8XX_UARTINT0] = 7,
  598. [IRQ_DA8XX_KEYMGRINT] = 7,
  599. [IRQ_DA8XX_SECINT] = 7,
  600. [IRQ_DA8XX_SECKEYERR] = 7,
  601. [IRQ_DA850_MPUADDRERR0] = 7,
  602. [IRQ_DA850_MPUPROTERR0] = 7,
  603. [IRQ_DA850_IOPUADDRERR0] = 7,
  604. [IRQ_DA850_IOPUPROTERR0] = 7,
  605. [IRQ_DA850_IOPUADDRERR1] = 7,
  606. [IRQ_DA850_IOPUPROTERR1] = 7,
  607. [IRQ_DA850_IOPUADDRERR2] = 7,
  608. [IRQ_DA850_IOPUPROTERR2] = 7,
  609. [IRQ_DA850_BOOTCFG_ADDR_ERR] = 7,
  610. [IRQ_DA850_BOOTCFG_PROT_ERR] = 7,
  611. [IRQ_DA850_MPUADDRERR1] = 7,
  612. [IRQ_DA850_MPUPROTERR1] = 7,
  613. [IRQ_DA850_IOPUADDRERR3] = 7,
  614. [IRQ_DA850_IOPUPROTERR3] = 7,
  615. [IRQ_DA850_IOPUADDRERR4] = 7,
  616. [IRQ_DA850_IOPUPROTERR4] = 7,
  617. [IRQ_DA850_IOPUADDRERR5] = 7,
  618. [IRQ_DA850_IOPUPROTERR5] = 7,
  619. [IRQ_DA850_MIOPU_BOOTCFG_ERR] = 7,
  620. [IRQ_DA8XX_CHIPINT0] = 7,
  621. [IRQ_DA8XX_CHIPINT1] = 7,
  622. [IRQ_DA8XX_CHIPINT2] = 7,
  623. [IRQ_DA8XX_CHIPINT3] = 7,
  624. [IRQ_DA8XX_TCERRINT1] = 7,
  625. [IRQ_DA8XX_C0_RX_THRESH_PULSE] = 7,
  626. [IRQ_DA8XX_C0_RX_PULSE] = 7,
  627. [IRQ_DA8XX_C0_TX_PULSE] = 7,
  628. [IRQ_DA8XX_C0_MISC_PULSE] = 7,
  629. [IRQ_DA8XX_C1_RX_THRESH_PULSE] = 7,
  630. [IRQ_DA8XX_C1_RX_PULSE] = 7,
  631. [IRQ_DA8XX_C1_TX_PULSE] = 7,
  632. [IRQ_DA8XX_C1_MISC_PULSE] = 7,
  633. [IRQ_DA8XX_MEMERR] = 7,
  634. [IRQ_DA8XX_GPIO0] = 7,
  635. [IRQ_DA8XX_GPIO1] = 7,
  636. [IRQ_DA8XX_GPIO2] = 7,
  637. [IRQ_DA8XX_GPIO3] = 7,
  638. [IRQ_DA8XX_GPIO4] = 7,
  639. [IRQ_DA8XX_GPIO5] = 7,
  640. [IRQ_DA8XX_GPIO6] = 7,
  641. [IRQ_DA8XX_GPIO7] = 7,
  642. [IRQ_DA8XX_GPIO8] = 7,
  643. [IRQ_DA8XX_I2CINT1] = 7,
  644. [IRQ_DA8XX_LCDINT] = 7,
  645. [IRQ_DA8XX_UARTINT1] = 7,
  646. [IRQ_DA8XX_MCASPINT] = 7,
  647. [IRQ_DA8XX_ALLINT1] = 7,
  648. [IRQ_DA8XX_SPINT1] = 7,
  649. [IRQ_DA8XX_UHPI_INT1] = 7,
  650. [IRQ_DA8XX_USB_INT] = 7,
  651. [IRQ_DA8XX_IRQN] = 7,
  652. [IRQ_DA8XX_RWAKEUP] = 7,
  653. [IRQ_DA8XX_UARTINT2] = 7,
  654. [IRQ_DA8XX_DFTSSINT] = 7,
  655. [IRQ_DA8XX_EHRPWM0] = 7,
  656. [IRQ_DA8XX_EHRPWM0TZ] = 7,
  657. [IRQ_DA8XX_EHRPWM1] = 7,
  658. [IRQ_DA8XX_EHRPWM1TZ] = 7,
  659. [IRQ_DA850_SATAINT] = 7,
  660. [IRQ_DA850_TINT12_2] = 7,
  661. [IRQ_DA850_TINT34_2] = 7,
  662. [IRQ_DA850_TINTALL_2] = 7,
  663. [IRQ_DA8XX_ECAP0] = 7,
  664. [IRQ_DA8XX_ECAP1] = 7,
  665. [IRQ_DA8XX_ECAP2] = 7,
  666. [IRQ_DA850_MMCSDINT0_1] = 7,
  667. [IRQ_DA850_MMCSDINT1_1] = 7,
  668. [IRQ_DA850_T12CMPINT0_2] = 7,
  669. [IRQ_DA850_T12CMPINT1_2] = 7,
  670. [IRQ_DA850_T12CMPINT2_2] = 7,
  671. [IRQ_DA850_T12CMPINT3_2] = 7,
  672. [IRQ_DA850_T12CMPINT4_2] = 7,
  673. [IRQ_DA850_T12CMPINT5_2] = 7,
  674. [IRQ_DA850_T12CMPINT6_2] = 7,
  675. [IRQ_DA850_T12CMPINT7_2] = 7,
  676. [IRQ_DA850_T12CMPINT0_3] = 7,
  677. [IRQ_DA850_T12CMPINT1_3] = 7,
  678. [IRQ_DA850_T12CMPINT2_3] = 7,
  679. [IRQ_DA850_T12CMPINT3_3] = 7,
  680. [IRQ_DA850_T12CMPINT4_3] = 7,
  681. [IRQ_DA850_T12CMPINT5_3] = 7,
  682. [IRQ_DA850_T12CMPINT6_3] = 7,
  683. [IRQ_DA850_T12CMPINT7_3] = 7,
  684. [IRQ_DA850_RPIINT] = 7,
  685. [IRQ_DA850_VPIFINT] = 7,
  686. [IRQ_DA850_CCINT1] = 7,
  687. [IRQ_DA850_CCERRINT1] = 7,
  688. [IRQ_DA850_TCERRINT2] = 7,
  689. [IRQ_DA850_TINT12_3] = 7,
  690. [IRQ_DA850_TINT34_3] = 7,
  691. [IRQ_DA850_TINTALL_3] = 7,
  692. [IRQ_DA850_MCBSP0RINT] = 7,
  693. [IRQ_DA850_MCBSP0XINT] = 7,
  694. [IRQ_DA850_MCBSP1RINT] = 7,
  695. [IRQ_DA850_MCBSP1XINT] = 7,
  696. [IRQ_DA8XX_ARMCLKSTOPREQ] = 7,
  697. };
  698. static struct map_desc da850_io_desc[] = {
  699. {
  700. .virtual = IO_VIRT,
  701. .pfn = __phys_to_pfn(IO_PHYS),
  702. .length = IO_SIZE,
  703. .type = MT_DEVICE
  704. },
  705. {
  706. .virtual = DA8XX_CP_INTC_VIRT,
  707. .pfn = __phys_to_pfn(DA8XX_CP_INTC_BASE),
  708. .length = DA8XX_CP_INTC_SIZE,
  709. .type = MT_DEVICE
  710. },
  711. {
  712. .virtual = SRAM_VIRT,
  713. .pfn = __phys_to_pfn(DA8XX_ARM_RAM_BASE),
  714. .length = SZ_8K,
  715. .type = MT_DEVICE
  716. },
  717. };
  718. static u32 da850_psc_bases[] = { DA8XX_PSC0_BASE, DA8XX_PSC1_BASE };
  719. /* Contents of JTAG ID register used to identify exact cpu type */
  720. static struct davinci_id da850_ids[] = {
  721. {
  722. .variant = 0x0,
  723. .part_no = 0xb7d1,
  724. .manufacturer = 0x017, /* 0x02f >> 1 */
  725. .cpu_id = DAVINCI_CPU_ID_DA850,
  726. .name = "da850/omap-l138",
  727. },
  728. };
  729. static struct davinci_timer_instance da850_timer_instance[4] = {
  730. {
  731. .base = DA8XX_TIMER64P0_BASE,
  732. .bottom_irq = IRQ_DA8XX_TINT12_0,
  733. .top_irq = IRQ_DA8XX_TINT34_0,
  734. },
  735. {
  736. .base = DA8XX_TIMER64P1_BASE,
  737. .bottom_irq = IRQ_DA8XX_TINT12_1,
  738. .top_irq = IRQ_DA8XX_TINT34_1,
  739. },
  740. {
  741. .base = DA850_TIMER64P2_BASE,
  742. .bottom_irq = IRQ_DA850_TINT12_2,
  743. .top_irq = IRQ_DA850_TINT34_2,
  744. },
  745. {
  746. .base = DA850_TIMER64P3_BASE,
  747. .bottom_irq = IRQ_DA850_TINT12_3,
  748. .top_irq = IRQ_DA850_TINT34_3,
  749. },
  750. };
  751. /*
  752. * T0_BOT: Timer 0, bottom : Used for clock_event
  753. * T0_TOP: Timer 0, top : Used for clocksource
  754. * T1_BOT, T1_TOP: Timer 1, bottom & top: Used for watchdog timer
  755. */
  756. static struct davinci_timer_info da850_timer_info = {
  757. .timers = da850_timer_instance,
  758. .clockevent_id = T0_BOT,
  759. .clocksource_id = T0_TOP,
  760. };
  761. static void da850_set_async3_src(int pllnum)
  762. {
  763. struct clk *clk, *newparent = pllnum ? &pll1_sysclk2 : &pll0_sysclk2;
  764. struct clk_lookup *c;
  765. unsigned int v;
  766. int ret;
  767. for (c = da850_clks; c->clk; c++) {
  768. clk = c->clk;
  769. if (clk->flags & DA850_CLK_ASYNC3) {
  770. ret = clk_set_parent(clk, newparent);
  771. WARN(ret, "DA850: unable to re-parent clock %s",
  772. clk->name);
  773. }
  774. }
  775. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  776. if (pllnum)
  777. v |= CFGCHIP3_ASYNC3_CLKSRC;
  778. else
  779. v &= ~CFGCHIP3_ASYNC3_CLKSRC;
  780. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  781. }
  782. #ifdef CONFIG_CPU_FREQ
  783. /*
  784. * Notes:
  785. * According to the TRM, minimum PLLM results in maximum power savings.
  786. * The OPP definitions below should keep the PLLM as low as possible.
  787. *
  788. * The output of the PLLM must be between 400 to 600 MHz.
  789. * This rules out prediv of anything but divide-by-one for 24Mhz OSC input.
  790. */
  791. struct da850_opp {
  792. unsigned int freq; /* in KHz */
  793. unsigned int prediv;
  794. unsigned int mult;
  795. unsigned int postdiv;
  796. unsigned int cvdd_min; /* in uV */
  797. unsigned int cvdd_max; /* in uV */
  798. };
  799. static const struct da850_opp da850_opp_300 = {
  800. .freq = 300000,
  801. .prediv = 1,
  802. .mult = 25,
  803. .postdiv = 2,
  804. .cvdd_min = 1140000,
  805. .cvdd_max = 1320000,
  806. };
  807. static const struct da850_opp da850_opp_200 = {
  808. .freq = 200000,
  809. .prediv = 1,
  810. .mult = 25,
  811. .postdiv = 3,
  812. .cvdd_min = 1050000,
  813. .cvdd_max = 1160000,
  814. };
  815. static const struct da850_opp da850_opp_96 = {
  816. .freq = 96000,
  817. .prediv = 1,
  818. .mult = 20,
  819. .postdiv = 5,
  820. .cvdd_min = 950000,
  821. .cvdd_max = 1050000,
  822. };
  823. #define OPP(freq) \
  824. { \
  825. .index = (unsigned int) &da850_opp_##freq, \
  826. .frequency = freq * 1000, \
  827. }
  828. static struct cpufreq_frequency_table da850_freq_table[] = {
  829. OPP(300),
  830. OPP(200),
  831. OPP(96),
  832. {
  833. .index = 0,
  834. .frequency = CPUFREQ_TABLE_END,
  835. },
  836. };
  837. #ifdef CONFIG_REGULATOR
  838. static struct regulator *cvdd;
  839. static int da850_set_voltage(unsigned int index)
  840. {
  841. struct da850_opp *opp;
  842. if (!cvdd)
  843. return -ENODEV;
  844. opp = (struct da850_opp *) da850_freq_table[index].index;
  845. return regulator_set_voltage(cvdd, opp->cvdd_min, opp->cvdd_max);
  846. }
  847. static int da850_regulator_init(void)
  848. {
  849. cvdd = regulator_get(NULL, "cvdd");
  850. if (WARN(IS_ERR(cvdd), "Unable to obtain voltage regulator for CVDD;"
  851. " voltage scaling unsupported\n")) {
  852. return PTR_ERR(cvdd);
  853. }
  854. return 0;
  855. }
  856. #endif
  857. static struct davinci_cpufreq_config cpufreq_info = {
  858. .freq_table = &da850_freq_table[0],
  859. #ifdef CONFIG_REGULATOR
  860. .init = da850_regulator_init,
  861. .set_voltage = da850_set_voltage,
  862. #endif
  863. };
  864. static struct platform_device da850_cpufreq_device = {
  865. .name = "cpufreq-davinci",
  866. .dev = {
  867. .platform_data = &cpufreq_info,
  868. },
  869. };
  870. int __init da850_register_cpufreq(void)
  871. {
  872. return platform_device_register(&da850_cpufreq_device);
  873. }
  874. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  875. {
  876. int i, ret = 0, diff;
  877. unsigned int best = (unsigned int) -1;
  878. rate /= 1000; /* convert to kHz */
  879. for (i = 0; da850_freq_table[i].frequency != CPUFREQ_TABLE_END; i++) {
  880. diff = da850_freq_table[i].frequency - rate;
  881. if (diff < 0)
  882. diff = -diff;
  883. if (diff < best) {
  884. best = diff;
  885. ret = da850_freq_table[i].frequency;
  886. }
  887. }
  888. return ret * 1000;
  889. }
  890. static int da850_set_armrate(struct clk *clk, unsigned long index)
  891. {
  892. struct clk *pllclk = &pll0_clk;
  893. return clk_set_rate(pllclk, index);
  894. }
  895. static int da850_set_pll0rate(struct clk *clk, unsigned long index)
  896. {
  897. unsigned int prediv, mult, postdiv;
  898. struct da850_opp *opp;
  899. struct pll_data *pll = clk->pll_data;
  900. int ret;
  901. opp = (struct da850_opp *) da850_freq_table[index].index;
  902. prediv = opp->prediv;
  903. mult = opp->mult;
  904. postdiv = opp->postdiv;
  905. ret = davinci_set_pllrate(pll, prediv, mult, postdiv);
  906. if (WARN_ON(ret))
  907. return ret;
  908. return 0;
  909. }
  910. #else
  911. int __init da850_register_cpufreq(void)
  912. {
  913. return 0;
  914. }
  915. static int da850_set_armrate(struct clk *clk, unsigned long rate)
  916. {
  917. return -EINVAL;
  918. }
  919. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate)
  920. {
  921. return -EINVAL;
  922. }
  923. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  924. {
  925. return clk->rate;
  926. }
  927. #endif
  928. int da850_register_pm(struct platform_device *pdev)
  929. {
  930. int ret;
  931. struct davinci_pm_config *pdata = pdev->dev.platform_data;
  932. ret = davinci_cfg_reg(DA850_RTC_ALARM);
  933. if (ret)
  934. return ret;
  935. pdata->ddr2_ctlr_base = da8xx_get_mem_ctlr();
  936. pdata->deepsleep_reg = DA8XX_SYSCFG1_VIRT(DA8XX_DEEPSLEEP_REG);
  937. pdata->ddrpsc_num = DA8XX_LPSC1_EMIF3C;
  938. pdata->cpupll_reg_base = ioremap(DA8XX_PLL0_BASE, SZ_4K);
  939. if (!pdata->cpupll_reg_base)
  940. return -ENOMEM;
  941. pdata->ddrpll_reg_base = ioremap(DA8XX_PLL1_BASE, SZ_4K);
  942. if (!pdata->ddrpll_reg_base) {
  943. ret = -ENOMEM;
  944. goto no_ddrpll_mem;
  945. }
  946. pdata->ddrpsc_reg_base = ioremap(DA8XX_PSC1_BASE, SZ_4K);
  947. if (!pdata->ddrpsc_reg_base) {
  948. ret = -ENOMEM;
  949. goto no_ddrpsc_mem;
  950. }
  951. return platform_device_register(pdev);
  952. no_ddrpsc_mem:
  953. iounmap(pdata->ddrpll_reg_base);
  954. no_ddrpll_mem:
  955. iounmap(pdata->cpupll_reg_base);
  956. return ret;
  957. }
  958. static struct davinci_soc_info davinci_soc_info_da850 = {
  959. .io_desc = da850_io_desc,
  960. .io_desc_num = ARRAY_SIZE(da850_io_desc),
  961. .jtag_id_reg = DA8XX_SYSCFG0_BASE + DA8XX_JTAG_ID_REG,
  962. .ids = da850_ids,
  963. .ids_num = ARRAY_SIZE(da850_ids),
  964. .cpu_clks = da850_clks,
  965. .psc_bases = da850_psc_bases,
  966. .psc_bases_num = ARRAY_SIZE(da850_psc_bases),
  967. .pinmux_base = DA8XX_SYSCFG0_BASE + 0x120,
  968. .pinmux_pins = da850_pins,
  969. .pinmux_pins_num = ARRAY_SIZE(da850_pins),
  970. .intc_base = DA8XX_CP_INTC_BASE,
  971. .intc_type = DAVINCI_INTC_TYPE_CP_INTC,
  972. .intc_irq_prios = da850_default_priorities,
  973. .intc_irq_num = DA850_N_CP_INTC_IRQ,
  974. .timer_info = &da850_timer_info,
  975. .gpio_type = GPIO_TYPE_DAVINCI,
  976. .gpio_base = DA8XX_GPIO_BASE,
  977. .gpio_num = 144,
  978. .gpio_irq = IRQ_DA8XX_GPIO0,
  979. .serial_dev = &da8xx_serial_device,
  980. .emac_pdata = &da8xx_emac_pdata,
  981. .sram_dma = DA8XX_ARM_RAM_BASE,
  982. .sram_len = SZ_8K,
  983. .reset_device = &da8xx_wdt_device,
  984. };
  985. void __init da850_init(void)
  986. {
  987. unsigned int v;
  988. davinci_common_init(&davinci_soc_info_da850);
  989. da8xx_syscfg0_base = ioremap(DA8XX_SYSCFG0_BASE, SZ_4K);
  990. if (WARN(!da8xx_syscfg0_base, "Unable to map syscfg0 module"))
  991. return;
  992. da8xx_syscfg1_base = ioremap(DA8XX_SYSCFG1_BASE, SZ_4K);
  993. if (WARN(!da8xx_syscfg1_base, "Unable to map syscfg1 module"))
  994. return;
  995. /*
  996. * Move the clock source of Async3 domain to PLL1 SYSCLK2.
  997. * This helps keeping the peripherals on this domain insulated
  998. * from CPU frequency changes caused by DVFS. The firmware sets
  999. * both PLL0 and PLL1 to the same frequency so, there should not
  1000. * be any noticible change even in non-DVFS use cases.
  1001. */
  1002. da850_set_async3_src(1);
  1003. /* Unlock writing to PLL0 registers */
  1004. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1005. v &= ~CFGCHIP0_PLL_MASTER_LOCK;
  1006. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1007. /* Unlock writing to PLL1 registers */
  1008. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1009. v &= ~CFGCHIP3_PLL1_MASTER_LOCK;
  1010. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1011. }