platsmp.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * plat smp support for CSR Marco dual-core SMP SoCs
  3. *
  4. * Copyright (c) 2012 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/init.h>
  9. #include <linux/smp.h>
  10. #include <linux/delay.h>
  11. #include <linux/of.h>
  12. #include <linux/of_address.h>
  13. #include <linux/irqchip/arm-gic.h>
  14. #include <asm/page.h>
  15. #include <asm/mach/map.h>
  16. #include <asm/smp_plat.h>
  17. #include <asm/smp_scu.h>
  18. #include <asm/cacheflush.h>
  19. #include <asm/cputype.h>
  20. #include "common.h"
  21. static void __iomem *scu_base;
  22. static void __iomem *rsc_base;
  23. static DEFINE_SPINLOCK(boot_lock);
  24. static struct map_desc scu_io_desc __initdata = {
  25. .length = SZ_4K,
  26. .type = MT_DEVICE,
  27. };
  28. void __init sirfsoc_map_scu(void)
  29. {
  30. unsigned long base;
  31. /* Get SCU base */
  32. asm("mrc p15, 4, %0, c15, c0, 0" : "=r" (base));
  33. scu_io_desc.virtual = SIRFSOC_VA(base);
  34. scu_io_desc.pfn = __phys_to_pfn(base);
  35. iotable_init(&scu_io_desc, 1);
  36. scu_base = (void __iomem *)SIRFSOC_VA(base);
  37. }
  38. static void __cpuinit sirfsoc_secondary_init(unsigned int cpu)
  39. {
  40. /*
  41. * if any interrupts are already enabled for the primary
  42. * core (e.g. timer irq), then they will not have been enabled
  43. * for us: do so
  44. */
  45. gic_secondary_init(0);
  46. /*
  47. * let the primary processor know we're out of the
  48. * pen, then head off into the C entry point
  49. */
  50. pen_release = -1;
  51. smp_wmb();
  52. /*
  53. * Synchronise with the boot thread.
  54. */
  55. spin_lock(&boot_lock);
  56. spin_unlock(&boot_lock);
  57. }
  58. static struct of_device_id rsc_ids[] = {
  59. { .compatible = "sirf,marco-rsc" },
  60. {},
  61. };
  62. static int __cpuinit sirfsoc_boot_secondary(unsigned int cpu, struct task_struct *idle)
  63. {
  64. unsigned long timeout;
  65. struct device_node *np;
  66. np = of_find_matching_node(NULL, rsc_ids);
  67. if (!np)
  68. return -ENODEV;
  69. rsc_base = of_iomap(np, 0);
  70. if (!rsc_base)
  71. return -ENOMEM;
  72. /*
  73. * write the address of secondary startup into the sram register
  74. * at offset 0x2C, then write the magic number 0x3CAF5D62 to the
  75. * RSC register at offset 0x28, which is what boot rom code is
  76. * waiting for. This would wake up the secondary core from WFE
  77. */
  78. #define SIRFSOC_CPU1_JUMPADDR_OFFSET 0x2C
  79. __raw_writel(virt_to_phys(sirfsoc_secondary_startup),
  80. rsc_base + SIRFSOC_CPU1_JUMPADDR_OFFSET);
  81. #define SIRFSOC_CPU1_WAKEMAGIC_OFFSET 0x28
  82. __raw_writel(0x3CAF5D62,
  83. rsc_base + SIRFSOC_CPU1_WAKEMAGIC_OFFSET);
  84. /* make sure write buffer is drained */
  85. mb();
  86. spin_lock(&boot_lock);
  87. /*
  88. * The secondary processor is waiting to be released from
  89. * the holding pen - release it, then wait for it to flag
  90. * that it has been released by resetting pen_release.
  91. *
  92. * Note that "pen_release" is the hardware CPU ID, whereas
  93. * "cpu" is Linux's internal ID.
  94. */
  95. pen_release = cpu_logical_map(cpu);
  96. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  97. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  98. /*
  99. * Send the secondary CPU SEV, thereby causing the boot monitor to read
  100. * the JUMPADDR and WAKEMAGIC, and branch to the address found there.
  101. */
  102. dsb_sev();
  103. timeout = jiffies + (1 * HZ);
  104. while (time_before(jiffies, timeout)) {
  105. smp_rmb();
  106. if (pen_release == -1)
  107. break;
  108. udelay(10);
  109. }
  110. /*
  111. * now the secondary core is starting up let it run its
  112. * calibrations, then wait for it to finish
  113. */
  114. spin_unlock(&boot_lock);
  115. return pen_release != -1 ? -ENOSYS : 0;
  116. }
  117. static void __init sirfsoc_smp_prepare_cpus(unsigned int max_cpus)
  118. {
  119. scu_enable(scu_base);
  120. }
  121. struct smp_operations sirfsoc_smp_ops __initdata = {
  122. .smp_prepare_cpus = sirfsoc_smp_prepare_cpus,
  123. .smp_secondary_init = sirfsoc_secondary_init,
  124. .smp_boot_secondary = sirfsoc_boot_secondary,
  125. #ifdef CONFIG_HOTPLUG_CPU
  126. .cpu_die = sirfsoc_cpu_die,
  127. #endif
  128. };