tg3.c 402 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/phy.h>
  35. #include <linux/brcmphy.h>
  36. #include <linux/if_vlan.h>
  37. #include <linux/ip.h>
  38. #include <linux/tcp.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/firmware.h>
  43. #include <net/checksum.h>
  44. #include <net/ip.h>
  45. #include <asm/system.h>
  46. #include <asm/io.h>
  47. #include <asm/byteorder.h>
  48. #include <asm/uaccess.h>
  49. #ifdef CONFIG_SPARC
  50. #include <asm/idprom.h>
  51. #include <asm/prom.h>
  52. #endif
  53. #define BAR_0 0
  54. #define BAR_2 2
  55. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  56. #define TG3_VLAN_TAG_USED 1
  57. #else
  58. #define TG3_VLAN_TAG_USED 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define TG3_MAJ_NUM 3
  63. #define TG3_MIN_NUM 115
  64. #define DRV_MODULE_VERSION \
  65. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  66. #define DRV_MODULE_RELDATE "October 14, 2010"
  67. #define TG3_DEF_MAC_MODE 0
  68. #define TG3_DEF_RX_MODE 0
  69. #define TG3_DEF_TX_MODE 0
  70. #define TG3_DEF_MSG_ENABLE \
  71. (NETIF_MSG_DRV | \
  72. NETIF_MSG_PROBE | \
  73. NETIF_MSG_LINK | \
  74. NETIF_MSG_TIMER | \
  75. NETIF_MSG_IFDOWN | \
  76. NETIF_MSG_IFUP | \
  77. NETIF_MSG_RX_ERR | \
  78. NETIF_MSG_TX_ERR)
  79. /* length of time before we decide the hardware is borked,
  80. * and dev->tx_timeout() should be called to fix the problem
  81. */
  82. #define TG3_TX_TIMEOUT (5 * HZ)
  83. /* hardware minimum and maximum for a single frame's data payload */
  84. #define TG3_MIN_MTU 60
  85. #define TG3_MAX_MTU(tp) \
  86. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  87. /* These numbers seem to be hard coded in the NIC firmware somehow.
  88. * You can't change the ring sizes, but you can change where you place
  89. * them in the NIC onboard memory.
  90. */
  91. #define TG3_RX_STD_RING_SIZE(tp) \
  92. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  93. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  94. RX_STD_MAX_SIZE_5717 : 512)
  95. #define TG3_DEF_RX_RING_PENDING 200
  96. #define TG3_RX_JMB_RING_SIZE(tp) \
  97. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 || \
  98. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) ? \
  99. 1024 : 256)
  100. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  101. #define TG3_RSS_INDIR_TBL_SIZE 128
  102. /* Do not place this n-ring entries value into the tp struct itself,
  103. * we really want to expose these constants to GCC so that modulo et
  104. * al. operations are done with shifts and masks instead of with
  105. * hw multiply/modulo instructions. Another solution would be to
  106. * replace things like '% foo' with '& (foo - 1)'.
  107. */
  108. #define TG3_TX_RING_SIZE 512
  109. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  110. #define TG3_RX_STD_RING_BYTES(tp) \
  111. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  112. #define TG3_RX_JMB_RING_BYTES(tp) \
  113. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  114. #define TG3_RX_RCB_RING_BYTES(tp) \
  115. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  116. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  117. TG3_TX_RING_SIZE)
  118. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  119. #define TG3_RX_DMA_ALIGN 16
  120. #define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
  121. #define TG3_DMA_BYTE_ENAB 64
  122. #define TG3_RX_STD_DMA_SZ 1536
  123. #define TG3_RX_JMB_DMA_SZ 9046
  124. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  125. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  126. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  127. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  128. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  129. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  130. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  131. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  132. * that are at least dword aligned when used in PCIX mode. The driver
  133. * works around this bug by double copying the packet. This workaround
  134. * is built into the normal double copy length check for efficiency.
  135. *
  136. * However, the double copy is only necessary on those architectures
  137. * where unaligned memory accesses are inefficient. For those architectures
  138. * where unaligned memory accesses incur little penalty, we can reintegrate
  139. * the 5701 in the normal rx path. Doing so saves a device structure
  140. * dereference by hardcoding the double copy threshold in place.
  141. */
  142. #define TG3_RX_COPY_THRESHOLD 256
  143. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  144. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  145. #else
  146. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  147. #endif
  148. /* minimum number of free TX descriptors required to wake up TX process */
  149. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  150. #define TG3_RAW_IP_ALIGN 2
  151. /* number of ETHTOOL_GSTATS u64's */
  152. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  153. #define TG3_NUM_TEST 6
  154. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  155. #define FIRMWARE_TG3 "tigon/tg3.bin"
  156. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  157. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  158. static char version[] __devinitdata =
  159. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  160. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  161. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  162. MODULE_LICENSE("GPL");
  163. MODULE_VERSION(DRV_MODULE_VERSION);
  164. MODULE_FIRMWARE(FIRMWARE_TG3);
  165. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  166. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  167. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  168. module_param(tg3_debug, int, 0);
  169. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  170. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  250. {}
  251. };
  252. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  253. static const struct {
  254. const char string[ETH_GSTRING_LEN];
  255. } ethtool_stats_keys[TG3_NUM_STATS] = {
  256. { "rx_octets" },
  257. { "rx_fragments" },
  258. { "rx_ucast_packets" },
  259. { "rx_mcast_packets" },
  260. { "rx_bcast_packets" },
  261. { "rx_fcs_errors" },
  262. { "rx_align_errors" },
  263. { "rx_xon_pause_rcvd" },
  264. { "rx_xoff_pause_rcvd" },
  265. { "rx_mac_ctrl_rcvd" },
  266. { "rx_xoff_entered" },
  267. { "rx_frame_too_long_errors" },
  268. { "rx_jabbers" },
  269. { "rx_undersize_packets" },
  270. { "rx_in_length_errors" },
  271. { "rx_out_length_errors" },
  272. { "rx_64_or_less_octet_packets" },
  273. { "rx_65_to_127_octet_packets" },
  274. { "rx_128_to_255_octet_packets" },
  275. { "rx_256_to_511_octet_packets" },
  276. { "rx_512_to_1023_octet_packets" },
  277. { "rx_1024_to_1522_octet_packets" },
  278. { "rx_1523_to_2047_octet_packets" },
  279. { "rx_2048_to_4095_octet_packets" },
  280. { "rx_4096_to_8191_octet_packets" },
  281. { "rx_8192_to_9022_octet_packets" },
  282. { "tx_octets" },
  283. { "tx_collisions" },
  284. { "tx_xon_sent" },
  285. { "tx_xoff_sent" },
  286. { "tx_flow_control" },
  287. { "tx_mac_errors" },
  288. { "tx_single_collisions" },
  289. { "tx_mult_collisions" },
  290. { "tx_deferred" },
  291. { "tx_excessive_collisions" },
  292. { "tx_late_collisions" },
  293. { "tx_collide_2times" },
  294. { "tx_collide_3times" },
  295. { "tx_collide_4times" },
  296. { "tx_collide_5times" },
  297. { "tx_collide_6times" },
  298. { "tx_collide_7times" },
  299. { "tx_collide_8times" },
  300. { "tx_collide_9times" },
  301. { "tx_collide_10times" },
  302. { "tx_collide_11times" },
  303. { "tx_collide_12times" },
  304. { "tx_collide_13times" },
  305. { "tx_collide_14times" },
  306. { "tx_collide_15times" },
  307. { "tx_ucast_packets" },
  308. { "tx_mcast_packets" },
  309. { "tx_bcast_packets" },
  310. { "tx_carrier_sense_errors" },
  311. { "tx_discards" },
  312. { "tx_errors" },
  313. { "dma_writeq_full" },
  314. { "dma_write_prioq_full" },
  315. { "rxbds_empty" },
  316. { "rx_discards" },
  317. { "rx_errors" },
  318. { "rx_threshold_hit" },
  319. { "dma_readq_full" },
  320. { "dma_read_prioq_full" },
  321. { "tx_comp_queue_full" },
  322. { "ring_set_send_prod_index" },
  323. { "ring_status_update" },
  324. { "nic_irqs" },
  325. { "nic_avoided_irqs" },
  326. { "nic_tx_threshold_hit" }
  327. };
  328. static const struct {
  329. const char string[ETH_GSTRING_LEN];
  330. } ethtool_test_keys[TG3_NUM_TEST] = {
  331. { "nvram test (online) " },
  332. { "link test (online) " },
  333. { "register test (offline)" },
  334. { "memory test (offline)" },
  335. { "loopback test (offline)" },
  336. { "interrupt test (offline)" },
  337. };
  338. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  339. {
  340. writel(val, tp->regs + off);
  341. }
  342. static u32 tg3_read32(struct tg3 *tp, u32 off)
  343. {
  344. return readl(tp->regs + off);
  345. }
  346. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  347. {
  348. writel(val, tp->aperegs + off);
  349. }
  350. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  351. {
  352. return readl(tp->aperegs + off);
  353. }
  354. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  355. {
  356. unsigned long flags;
  357. spin_lock_irqsave(&tp->indirect_lock, flags);
  358. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  359. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  360. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  361. }
  362. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  363. {
  364. writel(val, tp->regs + off);
  365. readl(tp->regs + off);
  366. }
  367. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  368. {
  369. unsigned long flags;
  370. u32 val;
  371. spin_lock_irqsave(&tp->indirect_lock, flags);
  372. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  373. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  374. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  375. return val;
  376. }
  377. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  378. {
  379. unsigned long flags;
  380. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  381. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  382. TG3_64BIT_REG_LOW, val);
  383. return;
  384. }
  385. if (off == TG3_RX_STD_PROD_IDX_REG) {
  386. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  387. TG3_64BIT_REG_LOW, val);
  388. return;
  389. }
  390. spin_lock_irqsave(&tp->indirect_lock, flags);
  391. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  392. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  393. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  394. /* In indirect mode when disabling interrupts, we also need
  395. * to clear the interrupt bit in the GRC local ctrl register.
  396. */
  397. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  398. (val == 0x1)) {
  399. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  400. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  401. }
  402. }
  403. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  404. {
  405. unsigned long flags;
  406. u32 val;
  407. spin_lock_irqsave(&tp->indirect_lock, flags);
  408. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  409. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  410. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  411. return val;
  412. }
  413. /* usec_wait specifies the wait time in usec when writing to certain registers
  414. * where it is unsafe to read back the register without some delay.
  415. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  416. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  417. */
  418. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  419. {
  420. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  421. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  422. /* Non-posted methods */
  423. tp->write32(tp, off, val);
  424. else {
  425. /* Posted method */
  426. tg3_write32(tp, off, val);
  427. if (usec_wait)
  428. udelay(usec_wait);
  429. tp->read32(tp, off);
  430. }
  431. /* Wait again after the read for the posted method to guarantee that
  432. * the wait time is met.
  433. */
  434. if (usec_wait)
  435. udelay(usec_wait);
  436. }
  437. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  438. {
  439. tp->write32_mbox(tp, off, val);
  440. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  441. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  442. tp->read32_mbox(tp, off);
  443. }
  444. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  445. {
  446. void __iomem *mbox = tp->regs + off;
  447. writel(val, mbox);
  448. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  449. writel(val, mbox);
  450. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  451. readl(mbox);
  452. }
  453. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  454. {
  455. return readl(tp->regs + off + GRCMBOX_BASE);
  456. }
  457. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  458. {
  459. writel(val, tp->regs + off + GRCMBOX_BASE);
  460. }
  461. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  462. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  463. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  464. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  465. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  466. #define tw32(reg, val) tp->write32(tp, reg, val)
  467. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  468. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  469. #define tr32(reg) tp->read32(tp, reg)
  470. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  471. {
  472. unsigned long flags;
  473. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  474. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  475. return;
  476. spin_lock_irqsave(&tp->indirect_lock, flags);
  477. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  478. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  479. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  480. /* Always leave this as zero. */
  481. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  482. } else {
  483. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  484. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  485. /* Always leave this as zero. */
  486. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  487. }
  488. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  489. }
  490. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  491. {
  492. unsigned long flags;
  493. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  494. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  495. *val = 0;
  496. return;
  497. }
  498. spin_lock_irqsave(&tp->indirect_lock, flags);
  499. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  500. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  501. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  502. /* Always leave this as zero. */
  503. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  504. } else {
  505. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  506. *val = tr32(TG3PCI_MEM_WIN_DATA);
  507. /* Always leave this as zero. */
  508. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  509. }
  510. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  511. }
  512. static void tg3_ape_lock_init(struct tg3 *tp)
  513. {
  514. int i;
  515. u32 regbase;
  516. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  517. regbase = TG3_APE_LOCK_GRANT;
  518. else
  519. regbase = TG3_APE_PER_LOCK_GRANT;
  520. /* Make sure the driver hasn't any stale locks. */
  521. for (i = 0; i < 8; i++)
  522. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  523. }
  524. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  525. {
  526. int i, off;
  527. int ret = 0;
  528. u32 status, req, gnt;
  529. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  530. return 0;
  531. switch (locknum) {
  532. case TG3_APE_LOCK_GRC:
  533. case TG3_APE_LOCK_MEM:
  534. break;
  535. default:
  536. return -EINVAL;
  537. }
  538. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  539. req = TG3_APE_LOCK_REQ;
  540. gnt = TG3_APE_LOCK_GRANT;
  541. } else {
  542. req = TG3_APE_PER_LOCK_REQ;
  543. gnt = TG3_APE_PER_LOCK_GRANT;
  544. }
  545. off = 4 * locknum;
  546. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  547. /* Wait for up to 1 millisecond to acquire lock. */
  548. for (i = 0; i < 100; i++) {
  549. status = tg3_ape_read32(tp, gnt + off);
  550. if (status == APE_LOCK_GRANT_DRIVER)
  551. break;
  552. udelay(10);
  553. }
  554. if (status != APE_LOCK_GRANT_DRIVER) {
  555. /* Revoke the lock request. */
  556. tg3_ape_write32(tp, gnt + off,
  557. APE_LOCK_GRANT_DRIVER);
  558. ret = -EBUSY;
  559. }
  560. return ret;
  561. }
  562. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  563. {
  564. u32 gnt;
  565. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  566. return;
  567. switch (locknum) {
  568. case TG3_APE_LOCK_GRC:
  569. case TG3_APE_LOCK_MEM:
  570. break;
  571. default:
  572. return;
  573. }
  574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  575. gnt = TG3_APE_LOCK_GRANT;
  576. else
  577. gnt = TG3_APE_PER_LOCK_GRANT;
  578. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  579. }
  580. static void tg3_disable_ints(struct tg3 *tp)
  581. {
  582. int i;
  583. tw32(TG3PCI_MISC_HOST_CTRL,
  584. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  585. for (i = 0; i < tp->irq_max; i++)
  586. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  587. }
  588. static void tg3_enable_ints(struct tg3 *tp)
  589. {
  590. int i;
  591. tp->irq_sync = 0;
  592. wmb();
  593. tw32(TG3PCI_MISC_HOST_CTRL,
  594. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  595. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  596. for (i = 0; i < tp->irq_cnt; i++) {
  597. struct tg3_napi *tnapi = &tp->napi[i];
  598. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  599. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  600. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  601. tp->coal_now |= tnapi->coal_now;
  602. }
  603. /* Force an initial interrupt */
  604. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  605. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  606. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  607. else
  608. tw32(HOSTCC_MODE, tp->coal_now);
  609. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  610. }
  611. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  612. {
  613. struct tg3 *tp = tnapi->tp;
  614. struct tg3_hw_status *sblk = tnapi->hw_status;
  615. unsigned int work_exists = 0;
  616. /* check for phy events */
  617. if (!(tp->tg3_flags &
  618. (TG3_FLAG_USE_LINKCHG_REG |
  619. TG3_FLAG_POLL_SERDES))) {
  620. if (sblk->status & SD_STATUS_LINK_CHG)
  621. work_exists = 1;
  622. }
  623. /* check for RX/TX work to do */
  624. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  625. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  626. work_exists = 1;
  627. return work_exists;
  628. }
  629. /* tg3_int_reenable
  630. * similar to tg3_enable_ints, but it accurately determines whether there
  631. * is new work pending and can return without flushing the PIO write
  632. * which reenables interrupts
  633. */
  634. static void tg3_int_reenable(struct tg3_napi *tnapi)
  635. {
  636. struct tg3 *tp = tnapi->tp;
  637. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  638. mmiowb();
  639. /* When doing tagged status, this work check is unnecessary.
  640. * The last_tag we write above tells the chip which piece of
  641. * work we've completed.
  642. */
  643. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  644. tg3_has_work(tnapi))
  645. tw32(HOSTCC_MODE, tp->coalesce_mode |
  646. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  647. }
  648. static void tg3_switch_clocks(struct tg3 *tp)
  649. {
  650. u32 clock_ctrl;
  651. u32 orig_clock_ctrl;
  652. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  653. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  654. return;
  655. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  656. orig_clock_ctrl = clock_ctrl;
  657. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  658. CLOCK_CTRL_CLKRUN_OENABLE |
  659. 0x1f);
  660. tp->pci_clock_ctrl = clock_ctrl;
  661. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  662. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  663. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  664. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  665. }
  666. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  667. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  668. clock_ctrl |
  669. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  670. 40);
  671. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  672. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  673. 40);
  674. }
  675. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  676. }
  677. #define PHY_BUSY_LOOPS 5000
  678. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  679. {
  680. u32 frame_val;
  681. unsigned int loops;
  682. int ret;
  683. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  684. tw32_f(MAC_MI_MODE,
  685. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  686. udelay(80);
  687. }
  688. *val = 0x0;
  689. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  690. MI_COM_PHY_ADDR_MASK);
  691. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  692. MI_COM_REG_ADDR_MASK);
  693. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  694. tw32_f(MAC_MI_COM, frame_val);
  695. loops = PHY_BUSY_LOOPS;
  696. while (loops != 0) {
  697. udelay(10);
  698. frame_val = tr32(MAC_MI_COM);
  699. if ((frame_val & MI_COM_BUSY) == 0) {
  700. udelay(5);
  701. frame_val = tr32(MAC_MI_COM);
  702. break;
  703. }
  704. loops -= 1;
  705. }
  706. ret = -EBUSY;
  707. if (loops != 0) {
  708. *val = frame_val & MI_COM_DATA_MASK;
  709. ret = 0;
  710. }
  711. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  712. tw32_f(MAC_MI_MODE, tp->mi_mode);
  713. udelay(80);
  714. }
  715. return ret;
  716. }
  717. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  718. {
  719. u32 frame_val;
  720. unsigned int loops;
  721. int ret;
  722. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  723. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  724. return 0;
  725. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  726. tw32_f(MAC_MI_MODE,
  727. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  728. udelay(80);
  729. }
  730. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  731. MI_COM_PHY_ADDR_MASK);
  732. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  733. MI_COM_REG_ADDR_MASK);
  734. frame_val |= (val & MI_COM_DATA_MASK);
  735. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  736. tw32_f(MAC_MI_COM, frame_val);
  737. loops = PHY_BUSY_LOOPS;
  738. while (loops != 0) {
  739. udelay(10);
  740. frame_val = tr32(MAC_MI_COM);
  741. if ((frame_val & MI_COM_BUSY) == 0) {
  742. udelay(5);
  743. frame_val = tr32(MAC_MI_COM);
  744. break;
  745. }
  746. loops -= 1;
  747. }
  748. ret = -EBUSY;
  749. if (loops != 0)
  750. ret = 0;
  751. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  752. tw32_f(MAC_MI_MODE, tp->mi_mode);
  753. udelay(80);
  754. }
  755. return ret;
  756. }
  757. static int tg3_bmcr_reset(struct tg3 *tp)
  758. {
  759. u32 phy_control;
  760. int limit, err;
  761. /* OK, reset it, and poll the BMCR_RESET bit until it
  762. * clears or we time out.
  763. */
  764. phy_control = BMCR_RESET;
  765. err = tg3_writephy(tp, MII_BMCR, phy_control);
  766. if (err != 0)
  767. return -EBUSY;
  768. limit = 5000;
  769. while (limit--) {
  770. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  771. if (err != 0)
  772. return -EBUSY;
  773. if ((phy_control & BMCR_RESET) == 0) {
  774. udelay(40);
  775. break;
  776. }
  777. udelay(10);
  778. }
  779. if (limit < 0)
  780. return -EBUSY;
  781. return 0;
  782. }
  783. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  784. {
  785. struct tg3 *tp = bp->priv;
  786. u32 val;
  787. spin_lock_bh(&tp->lock);
  788. if (tg3_readphy(tp, reg, &val))
  789. val = -EIO;
  790. spin_unlock_bh(&tp->lock);
  791. return val;
  792. }
  793. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  794. {
  795. struct tg3 *tp = bp->priv;
  796. u32 ret = 0;
  797. spin_lock_bh(&tp->lock);
  798. if (tg3_writephy(tp, reg, val))
  799. ret = -EIO;
  800. spin_unlock_bh(&tp->lock);
  801. return ret;
  802. }
  803. static int tg3_mdio_reset(struct mii_bus *bp)
  804. {
  805. return 0;
  806. }
  807. static void tg3_mdio_config_5785(struct tg3 *tp)
  808. {
  809. u32 val;
  810. struct phy_device *phydev;
  811. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  812. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  813. case PHY_ID_BCM50610:
  814. case PHY_ID_BCM50610M:
  815. val = MAC_PHYCFG2_50610_LED_MODES;
  816. break;
  817. case PHY_ID_BCMAC131:
  818. val = MAC_PHYCFG2_AC131_LED_MODES;
  819. break;
  820. case PHY_ID_RTL8211C:
  821. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  822. break;
  823. case PHY_ID_RTL8201E:
  824. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  825. break;
  826. default:
  827. return;
  828. }
  829. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  830. tw32(MAC_PHYCFG2, val);
  831. val = tr32(MAC_PHYCFG1);
  832. val &= ~(MAC_PHYCFG1_RGMII_INT |
  833. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  834. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  835. tw32(MAC_PHYCFG1, val);
  836. return;
  837. }
  838. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  839. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  840. MAC_PHYCFG2_FMODE_MASK_MASK |
  841. MAC_PHYCFG2_GMODE_MASK_MASK |
  842. MAC_PHYCFG2_ACT_MASK_MASK |
  843. MAC_PHYCFG2_QUAL_MASK_MASK |
  844. MAC_PHYCFG2_INBAND_ENABLE;
  845. tw32(MAC_PHYCFG2, val);
  846. val = tr32(MAC_PHYCFG1);
  847. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  848. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  849. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  850. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  851. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  852. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  853. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  854. }
  855. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  856. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  857. tw32(MAC_PHYCFG1, val);
  858. val = tr32(MAC_EXT_RGMII_MODE);
  859. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  860. MAC_RGMII_MODE_RX_QUALITY |
  861. MAC_RGMII_MODE_RX_ACTIVITY |
  862. MAC_RGMII_MODE_RX_ENG_DET |
  863. MAC_RGMII_MODE_TX_ENABLE |
  864. MAC_RGMII_MODE_TX_LOWPWR |
  865. MAC_RGMII_MODE_TX_RESET);
  866. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  867. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  868. val |= MAC_RGMII_MODE_RX_INT_B |
  869. MAC_RGMII_MODE_RX_QUALITY |
  870. MAC_RGMII_MODE_RX_ACTIVITY |
  871. MAC_RGMII_MODE_RX_ENG_DET;
  872. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  873. val |= MAC_RGMII_MODE_TX_ENABLE |
  874. MAC_RGMII_MODE_TX_LOWPWR |
  875. MAC_RGMII_MODE_TX_RESET;
  876. }
  877. tw32(MAC_EXT_RGMII_MODE, val);
  878. }
  879. static void tg3_mdio_start(struct tg3 *tp)
  880. {
  881. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  882. tw32_f(MAC_MI_MODE, tp->mi_mode);
  883. udelay(80);
  884. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  886. tg3_mdio_config_5785(tp);
  887. }
  888. static int tg3_mdio_init(struct tg3 *tp)
  889. {
  890. int i;
  891. u32 reg;
  892. struct phy_device *phydev;
  893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  894. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  895. u32 is_serdes;
  896. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  897. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  898. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  899. else
  900. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  901. TG3_CPMU_PHY_STRAP_IS_SERDES;
  902. if (is_serdes)
  903. tp->phy_addr += 7;
  904. } else
  905. tp->phy_addr = TG3_PHY_MII_ADDR;
  906. tg3_mdio_start(tp);
  907. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  908. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  909. return 0;
  910. tp->mdio_bus = mdiobus_alloc();
  911. if (tp->mdio_bus == NULL)
  912. return -ENOMEM;
  913. tp->mdio_bus->name = "tg3 mdio bus";
  914. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  915. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  916. tp->mdio_bus->priv = tp;
  917. tp->mdio_bus->parent = &tp->pdev->dev;
  918. tp->mdio_bus->read = &tg3_mdio_read;
  919. tp->mdio_bus->write = &tg3_mdio_write;
  920. tp->mdio_bus->reset = &tg3_mdio_reset;
  921. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  922. tp->mdio_bus->irq = &tp->mdio_irq[0];
  923. for (i = 0; i < PHY_MAX_ADDR; i++)
  924. tp->mdio_bus->irq[i] = PHY_POLL;
  925. /* The bus registration will look for all the PHYs on the mdio bus.
  926. * Unfortunately, it does not ensure the PHY is powered up before
  927. * accessing the PHY ID registers. A chip reset is the
  928. * quickest way to bring the device back to an operational state..
  929. */
  930. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  931. tg3_bmcr_reset(tp);
  932. i = mdiobus_register(tp->mdio_bus);
  933. if (i) {
  934. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  935. mdiobus_free(tp->mdio_bus);
  936. return i;
  937. }
  938. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  939. if (!phydev || !phydev->drv) {
  940. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  941. mdiobus_unregister(tp->mdio_bus);
  942. mdiobus_free(tp->mdio_bus);
  943. return -ENODEV;
  944. }
  945. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  946. case PHY_ID_BCM57780:
  947. phydev->interface = PHY_INTERFACE_MODE_GMII;
  948. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  949. break;
  950. case PHY_ID_BCM50610:
  951. case PHY_ID_BCM50610M:
  952. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  953. PHY_BRCM_RX_REFCLK_UNUSED |
  954. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  955. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  956. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  957. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  958. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  959. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  960. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  961. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  962. /* fallthru */
  963. case PHY_ID_RTL8211C:
  964. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  965. break;
  966. case PHY_ID_RTL8201E:
  967. case PHY_ID_BCMAC131:
  968. phydev->interface = PHY_INTERFACE_MODE_MII;
  969. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  970. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  971. break;
  972. }
  973. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  974. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  975. tg3_mdio_config_5785(tp);
  976. return 0;
  977. }
  978. static void tg3_mdio_fini(struct tg3 *tp)
  979. {
  980. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  981. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  982. mdiobus_unregister(tp->mdio_bus);
  983. mdiobus_free(tp->mdio_bus);
  984. }
  985. }
  986. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  987. {
  988. int err;
  989. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  990. if (err)
  991. goto done;
  992. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  993. if (err)
  994. goto done;
  995. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  996. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  997. if (err)
  998. goto done;
  999. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1000. done:
  1001. return err;
  1002. }
  1003. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1004. {
  1005. int err;
  1006. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1007. if (err)
  1008. goto done;
  1009. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1010. if (err)
  1011. goto done;
  1012. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1013. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1014. if (err)
  1015. goto done;
  1016. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1017. done:
  1018. return err;
  1019. }
  1020. /* tp->lock is held. */
  1021. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1022. {
  1023. u32 val;
  1024. val = tr32(GRC_RX_CPU_EVENT);
  1025. val |= GRC_RX_CPU_DRIVER_EVENT;
  1026. tw32_f(GRC_RX_CPU_EVENT, val);
  1027. tp->last_event_jiffies = jiffies;
  1028. }
  1029. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1030. /* tp->lock is held. */
  1031. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1032. {
  1033. int i;
  1034. unsigned int delay_cnt;
  1035. long time_remain;
  1036. /* If enough time has passed, no wait is necessary. */
  1037. time_remain = (long)(tp->last_event_jiffies + 1 +
  1038. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1039. (long)jiffies;
  1040. if (time_remain < 0)
  1041. return;
  1042. /* Check if we can shorten the wait time. */
  1043. delay_cnt = jiffies_to_usecs(time_remain);
  1044. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1045. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1046. delay_cnt = (delay_cnt >> 3) + 1;
  1047. for (i = 0; i < delay_cnt; i++) {
  1048. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1049. break;
  1050. udelay(8);
  1051. }
  1052. }
  1053. /* tp->lock is held. */
  1054. static void tg3_ump_link_report(struct tg3 *tp)
  1055. {
  1056. u32 reg;
  1057. u32 val;
  1058. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1059. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1060. return;
  1061. tg3_wait_for_event_ack(tp);
  1062. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1063. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1064. val = 0;
  1065. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1066. val = reg << 16;
  1067. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1068. val |= (reg & 0xffff);
  1069. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1070. val = 0;
  1071. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1072. val = reg << 16;
  1073. if (!tg3_readphy(tp, MII_LPA, &reg))
  1074. val |= (reg & 0xffff);
  1075. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1076. val = 0;
  1077. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1078. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1079. val = reg << 16;
  1080. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1081. val |= (reg & 0xffff);
  1082. }
  1083. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1084. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1085. val = reg << 16;
  1086. else
  1087. val = 0;
  1088. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1089. tg3_generate_fw_event(tp);
  1090. }
  1091. static void tg3_link_report(struct tg3 *tp)
  1092. {
  1093. if (!netif_carrier_ok(tp->dev)) {
  1094. netif_info(tp, link, tp->dev, "Link is down\n");
  1095. tg3_ump_link_report(tp);
  1096. } else if (netif_msg_link(tp)) {
  1097. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1098. (tp->link_config.active_speed == SPEED_1000 ?
  1099. 1000 :
  1100. (tp->link_config.active_speed == SPEED_100 ?
  1101. 100 : 10)),
  1102. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1103. "full" : "half"));
  1104. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1105. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1106. "on" : "off",
  1107. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1108. "on" : "off");
  1109. tg3_ump_link_report(tp);
  1110. }
  1111. }
  1112. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1113. {
  1114. u16 miireg;
  1115. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1116. miireg = ADVERTISE_PAUSE_CAP;
  1117. else if (flow_ctrl & FLOW_CTRL_TX)
  1118. miireg = ADVERTISE_PAUSE_ASYM;
  1119. else if (flow_ctrl & FLOW_CTRL_RX)
  1120. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1121. else
  1122. miireg = 0;
  1123. return miireg;
  1124. }
  1125. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1126. {
  1127. u16 miireg;
  1128. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1129. miireg = ADVERTISE_1000XPAUSE;
  1130. else if (flow_ctrl & FLOW_CTRL_TX)
  1131. miireg = ADVERTISE_1000XPSE_ASYM;
  1132. else if (flow_ctrl & FLOW_CTRL_RX)
  1133. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1134. else
  1135. miireg = 0;
  1136. return miireg;
  1137. }
  1138. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1139. {
  1140. u8 cap = 0;
  1141. if (lcladv & ADVERTISE_1000XPAUSE) {
  1142. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1143. if (rmtadv & LPA_1000XPAUSE)
  1144. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1145. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1146. cap = FLOW_CTRL_RX;
  1147. } else {
  1148. if (rmtadv & LPA_1000XPAUSE)
  1149. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1150. }
  1151. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1152. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1153. cap = FLOW_CTRL_TX;
  1154. }
  1155. return cap;
  1156. }
  1157. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1158. {
  1159. u8 autoneg;
  1160. u8 flowctrl = 0;
  1161. u32 old_rx_mode = tp->rx_mode;
  1162. u32 old_tx_mode = tp->tx_mode;
  1163. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1164. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1165. else
  1166. autoneg = tp->link_config.autoneg;
  1167. if (autoneg == AUTONEG_ENABLE &&
  1168. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1169. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1170. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1171. else
  1172. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1173. } else
  1174. flowctrl = tp->link_config.flowctrl;
  1175. tp->link_config.active_flowctrl = flowctrl;
  1176. if (flowctrl & FLOW_CTRL_RX)
  1177. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1178. else
  1179. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1180. if (old_rx_mode != tp->rx_mode)
  1181. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1182. if (flowctrl & FLOW_CTRL_TX)
  1183. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1184. else
  1185. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1186. if (old_tx_mode != tp->tx_mode)
  1187. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1188. }
  1189. static void tg3_adjust_link(struct net_device *dev)
  1190. {
  1191. u8 oldflowctrl, linkmesg = 0;
  1192. u32 mac_mode, lcl_adv, rmt_adv;
  1193. struct tg3 *tp = netdev_priv(dev);
  1194. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1195. spin_lock_bh(&tp->lock);
  1196. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1197. MAC_MODE_HALF_DUPLEX);
  1198. oldflowctrl = tp->link_config.active_flowctrl;
  1199. if (phydev->link) {
  1200. lcl_adv = 0;
  1201. rmt_adv = 0;
  1202. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1203. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1204. else if (phydev->speed == SPEED_1000 ||
  1205. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1206. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1207. else
  1208. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1209. if (phydev->duplex == DUPLEX_HALF)
  1210. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1211. else {
  1212. lcl_adv = tg3_advert_flowctrl_1000T(
  1213. tp->link_config.flowctrl);
  1214. if (phydev->pause)
  1215. rmt_adv = LPA_PAUSE_CAP;
  1216. if (phydev->asym_pause)
  1217. rmt_adv |= LPA_PAUSE_ASYM;
  1218. }
  1219. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1220. } else
  1221. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1222. if (mac_mode != tp->mac_mode) {
  1223. tp->mac_mode = mac_mode;
  1224. tw32_f(MAC_MODE, tp->mac_mode);
  1225. udelay(40);
  1226. }
  1227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1228. if (phydev->speed == SPEED_10)
  1229. tw32(MAC_MI_STAT,
  1230. MAC_MI_STAT_10MBPS_MODE |
  1231. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1232. else
  1233. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1234. }
  1235. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1236. tw32(MAC_TX_LENGTHS,
  1237. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1238. (6 << TX_LENGTHS_IPG_SHIFT) |
  1239. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1240. else
  1241. tw32(MAC_TX_LENGTHS,
  1242. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1243. (6 << TX_LENGTHS_IPG_SHIFT) |
  1244. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1245. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1246. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1247. phydev->speed != tp->link_config.active_speed ||
  1248. phydev->duplex != tp->link_config.active_duplex ||
  1249. oldflowctrl != tp->link_config.active_flowctrl)
  1250. linkmesg = 1;
  1251. tp->link_config.active_speed = phydev->speed;
  1252. tp->link_config.active_duplex = phydev->duplex;
  1253. spin_unlock_bh(&tp->lock);
  1254. if (linkmesg)
  1255. tg3_link_report(tp);
  1256. }
  1257. static int tg3_phy_init(struct tg3 *tp)
  1258. {
  1259. struct phy_device *phydev;
  1260. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1261. return 0;
  1262. /* Bring the PHY back to a known state. */
  1263. tg3_bmcr_reset(tp);
  1264. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1265. /* Attach the MAC to the PHY. */
  1266. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1267. phydev->dev_flags, phydev->interface);
  1268. if (IS_ERR(phydev)) {
  1269. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1270. return PTR_ERR(phydev);
  1271. }
  1272. /* Mask with MAC supported features. */
  1273. switch (phydev->interface) {
  1274. case PHY_INTERFACE_MODE_GMII:
  1275. case PHY_INTERFACE_MODE_RGMII:
  1276. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1277. phydev->supported &= (PHY_GBIT_FEATURES |
  1278. SUPPORTED_Pause |
  1279. SUPPORTED_Asym_Pause);
  1280. break;
  1281. }
  1282. /* fallthru */
  1283. case PHY_INTERFACE_MODE_MII:
  1284. phydev->supported &= (PHY_BASIC_FEATURES |
  1285. SUPPORTED_Pause |
  1286. SUPPORTED_Asym_Pause);
  1287. break;
  1288. default:
  1289. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1290. return -EINVAL;
  1291. }
  1292. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1293. phydev->advertising = phydev->supported;
  1294. return 0;
  1295. }
  1296. static void tg3_phy_start(struct tg3 *tp)
  1297. {
  1298. struct phy_device *phydev;
  1299. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1300. return;
  1301. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1302. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1303. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1304. phydev->speed = tp->link_config.orig_speed;
  1305. phydev->duplex = tp->link_config.orig_duplex;
  1306. phydev->autoneg = tp->link_config.orig_autoneg;
  1307. phydev->advertising = tp->link_config.orig_advertising;
  1308. }
  1309. phy_start(phydev);
  1310. phy_start_aneg(phydev);
  1311. }
  1312. static void tg3_phy_stop(struct tg3 *tp)
  1313. {
  1314. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1315. return;
  1316. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1317. }
  1318. static void tg3_phy_fini(struct tg3 *tp)
  1319. {
  1320. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1321. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1322. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1323. }
  1324. }
  1325. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1326. {
  1327. int err;
  1328. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1329. if (!err)
  1330. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1331. return err;
  1332. }
  1333. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1334. {
  1335. int err;
  1336. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1337. if (!err)
  1338. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1339. return err;
  1340. }
  1341. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1342. {
  1343. u32 phytest;
  1344. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1345. u32 phy;
  1346. tg3_writephy(tp, MII_TG3_FET_TEST,
  1347. phytest | MII_TG3_FET_SHADOW_EN);
  1348. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1349. if (enable)
  1350. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1351. else
  1352. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1353. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1354. }
  1355. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1356. }
  1357. }
  1358. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1359. {
  1360. u32 reg;
  1361. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1362. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1364. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1365. return;
  1366. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1367. tg3_phy_fet_toggle_apd(tp, enable);
  1368. return;
  1369. }
  1370. reg = MII_TG3_MISC_SHDW_WREN |
  1371. MII_TG3_MISC_SHDW_SCR5_SEL |
  1372. MII_TG3_MISC_SHDW_SCR5_LPED |
  1373. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1374. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1375. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1376. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1377. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1378. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1379. reg = MII_TG3_MISC_SHDW_WREN |
  1380. MII_TG3_MISC_SHDW_APD_SEL |
  1381. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1382. if (enable)
  1383. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1384. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1385. }
  1386. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1387. {
  1388. u32 phy;
  1389. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1390. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1391. return;
  1392. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1393. u32 ephy;
  1394. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1395. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1396. tg3_writephy(tp, MII_TG3_FET_TEST,
  1397. ephy | MII_TG3_FET_SHADOW_EN);
  1398. if (!tg3_readphy(tp, reg, &phy)) {
  1399. if (enable)
  1400. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1401. else
  1402. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1403. tg3_writephy(tp, reg, phy);
  1404. }
  1405. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1406. }
  1407. } else {
  1408. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1409. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1410. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1411. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1412. if (enable)
  1413. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1414. else
  1415. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1416. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1417. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1418. }
  1419. }
  1420. }
  1421. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1422. {
  1423. u32 val;
  1424. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1425. return;
  1426. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1427. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1428. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1429. (val | (1 << 15) | (1 << 4)));
  1430. }
  1431. static void tg3_phy_apply_otp(struct tg3 *tp)
  1432. {
  1433. u32 otp, phy;
  1434. if (!tp->phy_otp)
  1435. return;
  1436. otp = tp->phy_otp;
  1437. /* Enable SM_DSP clock and tx 6dB coding. */
  1438. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1439. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1440. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1441. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1442. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1443. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1444. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1445. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1446. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1447. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1448. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1449. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1450. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1451. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1452. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1453. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1454. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1455. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1456. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1457. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1458. /* Turn off SM_DSP clock. */
  1459. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1460. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1461. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1462. }
  1463. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1464. {
  1465. u32 val;
  1466. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1467. return;
  1468. tp->setlpicnt = 0;
  1469. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1470. current_link_up == 1 &&
  1471. (tp->link_config.active_speed == SPEED_1000 ||
  1472. (tp->link_config.active_speed == SPEED_100 &&
  1473. tp->link_config.active_duplex == DUPLEX_FULL))) {
  1474. u32 eeectl;
  1475. if (tp->link_config.active_speed == SPEED_1000)
  1476. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1477. else
  1478. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1479. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1480. tg3_phy_cl45_read(tp, 0x7, TG3_CL45_D7_EEERES_STAT, &val);
  1481. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1482. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1483. tp->setlpicnt = 2;
  1484. }
  1485. if (!tp->setlpicnt) {
  1486. val = tr32(TG3_CPMU_EEE_MODE);
  1487. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1488. }
  1489. }
  1490. static int tg3_wait_macro_done(struct tg3 *tp)
  1491. {
  1492. int limit = 100;
  1493. while (limit--) {
  1494. u32 tmp32;
  1495. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1496. if ((tmp32 & 0x1000) == 0)
  1497. break;
  1498. }
  1499. }
  1500. if (limit < 0)
  1501. return -EBUSY;
  1502. return 0;
  1503. }
  1504. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1505. {
  1506. static const u32 test_pat[4][6] = {
  1507. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1508. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1509. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1510. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1511. };
  1512. int chan;
  1513. for (chan = 0; chan < 4; chan++) {
  1514. int i;
  1515. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1516. (chan * 0x2000) | 0x0200);
  1517. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1518. for (i = 0; i < 6; i++)
  1519. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1520. test_pat[chan][i]);
  1521. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1522. if (tg3_wait_macro_done(tp)) {
  1523. *resetp = 1;
  1524. return -EBUSY;
  1525. }
  1526. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1527. (chan * 0x2000) | 0x0200);
  1528. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1529. if (tg3_wait_macro_done(tp)) {
  1530. *resetp = 1;
  1531. return -EBUSY;
  1532. }
  1533. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1534. if (tg3_wait_macro_done(tp)) {
  1535. *resetp = 1;
  1536. return -EBUSY;
  1537. }
  1538. for (i = 0; i < 6; i += 2) {
  1539. u32 low, high;
  1540. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1541. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1542. tg3_wait_macro_done(tp)) {
  1543. *resetp = 1;
  1544. return -EBUSY;
  1545. }
  1546. low &= 0x7fff;
  1547. high &= 0x000f;
  1548. if (low != test_pat[chan][i] ||
  1549. high != test_pat[chan][i+1]) {
  1550. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1551. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1552. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1553. return -EBUSY;
  1554. }
  1555. }
  1556. }
  1557. return 0;
  1558. }
  1559. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1560. {
  1561. int chan;
  1562. for (chan = 0; chan < 4; chan++) {
  1563. int i;
  1564. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1565. (chan * 0x2000) | 0x0200);
  1566. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1567. for (i = 0; i < 6; i++)
  1568. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1569. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1570. if (tg3_wait_macro_done(tp))
  1571. return -EBUSY;
  1572. }
  1573. return 0;
  1574. }
  1575. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1576. {
  1577. u32 reg32, phy9_orig;
  1578. int retries, do_phy_reset, err;
  1579. retries = 10;
  1580. do_phy_reset = 1;
  1581. do {
  1582. if (do_phy_reset) {
  1583. err = tg3_bmcr_reset(tp);
  1584. if (err)
  1585. return err;
  1586. do_phy_reset = 0;
  1587. }
  1588. /* Disable transmitter and interrupt. */
  1589. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1590. continue;
  1591. reg32 |= 0x3000;
  1592. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1593. /* Set full-duplex, 1000 mbps. */
  1594. tg3_writephy(tp, MII_BMCR,
  1595. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1596. /* Set to master mode. */
  1597. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1598. continue;
  1599. tg3_writephy(tp, MII_TG3_CTRL,
  1600. (MII_TG3_CTRL_AS_MASTER |
  1601. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1602. /* Enable SM_DSP_CLOCK and 6dB. */
  1603. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1604. /* Block the PHY control access. */
  1605. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1606. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1607. if (!err)
  1608. break;
  1609. } while (--retries);
  1610. err = tg3_phy_reset_chanpat(tp);
  1611. if (err)
  1612. return err;
  1613. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1614. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1615. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1618. /* Set Extended packet length bit for jumbo frames */
  1619. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1620. } else {
  1621. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1622. }
  1623. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1624. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1625. reg32 &= ~0x3000;
  1626. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1627. } else if (!err)
  1628. err = -EBUSY;
  1629. return err;
  1630. }
  1631. /* This will reset the tigon3 PHY if there is no valid
  1632. * link unless the FORCE argument is non-zero.
  1633. */
  1634. static int tg3_phy_reset(struct tg3 *tp)
  1635. {
  1636. u32 val, cpmuctrl;
  1637. int err;
  1638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1639. val = tr32(GRC_MISC_CFG);
  1640. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1641. udelay(40);
  1642. }
  1643. err = tg3_readphy(tp, MII_BMSR, &val);
  1644. err |= tg3_readphy(tp, MII_BMSR, &val);
  1645. if (err != 0)
  1646. return -EBUSY;
  1647. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1648. netif_carrier_off(tp->dev);
  1649. tg3_link_report(tp);
  1650. }
  1651. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1652. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1653. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1654. err = tg3_phy_reset_5703_4_5(tp);
  1655. if (err)
  1656. return err;
  1657. goto out;
  1658. }
  1659. cpmuctrl = 0;
  1660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1661. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1662. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1663. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1664. tw32(TG3_CPMU_CTRL,
  1665. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1666. }
  1667. err = tg3_bmcr_reset(tp);
  1668. if (err)
  1669. return err;
  1670. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1671. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1672. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1673. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1674. }
  1675. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1676. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1677. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1678. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1679. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1680. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1681. udelay(40);
  1682. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1683. }
  1684. }
  1685. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1686. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1687. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1688. return 0;
  1689. tg3_phy_apply_otp(tp);
  1690. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1691. tg3_phy_toggle_apd(tp, true);
  1692. else
  1693. tg3_phy_toggle_apd(tp, false);
  1694. out:
  1695. if (tp->phy_flags & TG3_PHYFLG_ADC_BUG) {
  1696. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1697. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1698. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1699. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1700. }
  1701. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1702. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1703. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1704. }
  1705. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1706. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1707. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1708. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1709. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1710. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1711. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1712. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1713. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1714. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1715. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1716. tg3_writephy(tp, MII_TG3_TEST1,
  1717. MII_TG3_TEST1_TRIM_EN | 0x4);
  1718. } else
  1719. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1720. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1721. }
  1722. /* Set Extended packet length bit (bit 14) on all chips that */
  1723. /* support jumbo frames */
  1724. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1725. /* Cannot do read-modify-write on 5401 */
  1726. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1727. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1728. /* Set bit 14 with read-modify-write to preserve other bits */
  1729. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1730. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1731. tg3_writephy(tp, MII_TG3_AUX_CTRL, val | 0x4000);
  1732. }
  1733. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1734. * jumbo frames transmission.
  1735. */
  1736. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1737. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1738. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1739. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1740. }
  1741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1742. /* adjust output voltage */
  1743. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1744. }
  1745. tg3_phy_toggle_automdix(tp, 1);
  1746. tg3_phy_set_wirespeed(tp);
  1747. return 0;
  1748. }
  1749. static void tg3_frob_aux_power(struct tg3 *tp)
  1750. {
  1751. struct tg3 *tp_peer = tp;
  1752. /* The GPIOs do something completely different on 57765. */
  1753. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1754. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1755. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1756. return;
  1757. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1758. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1759. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1760. struct net_device *dev_peer;
  1761. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1762. /* remove_one() may have been run on the peer. */
  1763. if (!dev_peer)
  1764. tp_peer = tp;
  1765. else
  1766. tp_peer = netdev_priv(dev_peer);
  1767. }
  1768. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1769. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1770. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1771. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1772. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1773. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1774. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1775. (GRC_LCLCTRL_GPIO_OE0 |
  1776. GRC_LCLCTRL_GPIO_OE1 |
  1777. GRC_LCLCTRL_GPIO_OE2 |
  1778. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1779. GRC_LCLCTRL_GPIO_OUTPUT1),
  1780. 100);
  1781. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1782. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1783. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1784. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1785. GRC_LCLCTRL_GPIO_OE1 |
  1786. GRC_LCLCTRL_GPIO_OE2 |
  1787. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1788. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1789. tp->grc_local_ctrl;
  1790. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1791. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1792. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1793. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1794. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1795. } else {
  1796. u32 no_gpio2;
  1797. u32 grc_local_ctrl = 0;
  1798. if (tp_peer != tp &&
  1799. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1800. return;
  1801. /* Workaround to prevent overdrawing Amps. */
  1802. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1803. ASIC_REV_5714) {
  1804. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1805. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1806. grc_local_ctrl, 100);
  1807. }
  1808. /* On 5753 and variants, GPIO2 cannot be used. */
  1809. no_gpio2 = tp->nic_sram_data_cfg &
  1810. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1811. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1812. GRC_LCLCTRL_GPIO_OE1 |
  1813. GRC_LCLCTRL_GPIO_OE2 |
  1814. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1815. GRC_LCLCTRL_GPIO_OUTPUT2;
  1816. if (no_gpio2) {
  1817. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1818. GRC_LCLCTRL_GPIO_OUTPUT2);
  1819. }
  1820. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1821. grc_local_ctrl, 100);
  1822. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1823. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1824. grc_local_ctrl, 100);
  1825. if (!no_gpio2) {
  1826. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1827. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1828. grc_local_ctrl, 100);
  1829. }
  1830. }
  1831. } else {
  1832. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1833. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1834. if (tp_peer != tp &&
  1835. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1836. return;
  1837. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1838. (GRC_LCLCTRL_GPIO_OE1 |
  1839. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1840. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1841. GRC_LCLCTRL_GPIO_OE1, 100);
  1842. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1843. (GRC_LCLCTRL_GPIO_OE1 |
  1844. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1845. }
  1846. }
  1847. }
  1848. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1849. {
  1850. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1851. return 1;
  1852. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1853. if (speed != SPEED_10)
  1854. return 1;
  1855. } else if (speed == SPEED_10)
  1856. return 1;
  1857. return 0;
  1858. }
  1859. static int tg3_setup_phy(struct tg3 *, int);
  1860. #define RESET_KIND_SHUTDOWN 0
  1861. #define RESET_KIND_INIT 1
  1862. #define RESET_KIND_SUSPEND 2
  1863. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1864. static int tg3_halt_cpu(struct tg3 *, u32);
  1865. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1866. {
  1867. u32 val;
  1868. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1870. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1871. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1872. sg_dig_ctrl |=
  1873. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1874. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1875. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1876. }
  1877. return;
  1878. }
  1879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1880. tg3_bmcr_reset(tp);
  1881. val = tr32(GRC_MISC_CFG);
  1882. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1883. udelay(40);
  1884. return;
  1885. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1886. u32 phytest;
  1887. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1888. u32 phy;
  1889. tg3_writephy(tp, MII_ADVERTISE, 0);
  1890. tg3_writephy(tp, MII_BMCR,
  1891. BMCR_ANENABLE | BMCR_ANRESTART);
  1892. tg3_writephy(tp, MII_TG3_FET_TEST,
  1893. phytest | MII_TG3_FET_SHADOW_EN);
  1894. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1895. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1896. tg3_writephy(tp,
  1897. MII_TG3_FET_SHDW_AUXMODE4,
  1898. phy);
  1899. }
  1900. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1901. }
  1902. return;
  1903. } else if (do_low_power) {
  1904. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1905. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1906. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1907. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1908. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1909. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1910. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1911. }
  1912. /* The PHY should not be powered down on some chips because
  1913. * of bugs.
  1914. */
  1915. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1916. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1917. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1918. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1919. return;
  1920. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1921. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1922. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1923. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1924. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1925. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1926. }
  1927. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1928. }
  1929. /* tp->lock is held. */
  1930. static int tg3_nvram_lock(struct tg3 *tp)
  1931. {
  1932. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1933. int i;
  1934. if (tp->nvram_lock_cnt == 0) {
  1935. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1936. for (i = 0; i < 8000; i++) {
  1937. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1938. break;
  1939. udelay(20);
  1940. }
  1941. if (i == 8000) {
  1942. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1943. return -ENODEV;
  1944. }
  1945. }
  1946. tp->nvram_lock_cnt++;
  1947. }
  1948. return 0;
  1949. }
  1950. /* tp->lock is held. */
  1951. static void tg3_nvram_unlock(struct tg3 *tp)
  1952. {
  1953. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1954. if (tp->nvram_lock_cnt > 0)
  1955. tp->nvram_lock_cnt--;
  1956. if (tp->nvram_lock_cnt == 0)
  1957. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1958. }
  1959. }
  1960. /* tp->lock is held. */
  1961. static void tg3_enable_nvram_access(struct tg3 *tp)
  1962. {
  1963. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1964. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1965. u32 nvaccess = tr32(NVRAM_ACCESS);
  1966. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1967. }
  1968. }
  1969. /* tp->lock is held. */
  1970. static void tg3_disable_nvram_access(struct tg3 *tp)
  1971. {
  1972. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1973. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1974. u32 nvaccess = tr32(NVRAM_ACCESS);
  1975. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1976. }
  1977. }
  1978. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1979. u32 offset, u32 *val)
  1980. {
  1981. u32 tmp;
  1982. int i;
  1983. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1984. return -EINVAL;
  1985. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1986. EEPROM_ADDR_DEVID_MASK |
  1987. EEPROM_ADDR_READ);
  1988. tw32(GRC_EEPROM_ADDR,
  1989. tmp |
  1990. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1991. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1992. EEPROM_ADDR_ADDR_MASK) |
  1993. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1994. for (i = 0; i < 1000; i++) {
  1995. tmp = tr32(GRC_EEPROM_ADDR);
  1996. if (tmp & EEPROM_ADDR_COMPLETE)
  1997. break;
  1998. msleep(1);
  1999. }
  2000. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2001. return -EBUSY;
  2002. tmp = tr32(GRC_EEPROM_DATA);
  2003. /*
  2004. * The data will always be opposite the native endian
  2005. * format. Perform a blind byteswap to compensate.
  2006. */
  2007. *val = swab32(tmp);
  2008. return 0;
  2009. }
  2010. #define NVRAM_CMD_TIMEOUT 10000
  2011. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2012. {
  2013. int i;
  2014. tw32(NVRAM_CMD, nvram_cmd);
  2015. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2016. udelay(10);
  2017. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2018. udelay(10);
  2019. break;
  2020. }
  2021. }
  2022. if (i == NVRAM_CMD_TIMEOUT)
  2023. return -EBUSY;
  2024. return 0;
  2025. }
  2026. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2027. {
  2028. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2029. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2030. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2031. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2032. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2033. addr = ((addr / tp->nvram_pagesize) <<
  2034. ATMEL_AT45DB0X1B_PAGE_POS) +
  2035. (addr % tp->nvram_pagesize);
  2036. return addr;
  2037. }
  2038. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2039. {
  2040. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2041. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2042. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2043. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2044. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2045. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2046. tp->nvram_pagesize) +
  2047. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2048. return addr;
  2049. }
  2050. /* NOTE: Data read in from NVRAM is byteswapped according to
  2051. * the byteswapping settings for all other register accesses.
  2052. * tg3 devices are BE devices, so on a BE machine, the data
  2053. * returned will be exactly as it is seen in NVRAM. On a LE
  2054. * machine, the 32-bit value will be byteswapped.
  2055. */
  2056. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2057. {
  2058. int ret;
  2059. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2060. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2061. offset = tg3_nvram_phys_addr(tp, offset);
  2062. if (offset > NVRAM_ADDR_MSK)
  2063. return -EINVAL;
  2064. ret = tg3_nvram_lock(tp);
  2065. if (ret)
  2066. return ret;
  2067. tg3_enable_nvram_access(tp);
  2068. tw32(NVRAM_ADDR, offset);
  2069. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2070. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2071. if (ret == 0)
  2072. *val = tr32(NVRAM_RDDATA);
  2073. tg3_disable_nvram_access(tp);
  2074. tg3_nvram_unlock(tp);
  2075. return ret;
  2076. }
  2077. /* Ensures NVRAM data is in bytestream format. */
  2078. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2079. {
  2080. u32 v;
  2081. int res = tg3_nvram_read(tp, offset, &v);
  2082. if (!res)
  2083. *val = cpu_to_be32(v);
  2084. return res;
  2085. }
  2086. /* tp->lock is held. */
  2087. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2088. {
  2089. u32 addr_high, addr_low;
  2090. int i;
  2091. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2092. tp->dev->dev_addr[1]);
  2093. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2094. (tp->dev->dev_addr[3] << 16) |
  2095. (tp->dev->dev_addr[4] << 8) |
  2096. (tp->dev->dev_addr[5] << 0));
  2097. for (i = 0; i < 4; i++) {
  2098. if (i == 1 && skip_mac_1)
  2099. continue;
  2100. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2101. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2102. }
  2103. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2104. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2105. for (i = 0; i < 12; i++) {
  2106. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2107. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2108. }
  2109. }
  2110. addr_high = (tp->dev->dev_addr[0] +
  2111. tp->dev->dev_addr[1] +
  2112. tp->dev->dev_addr[2] +
  2113. tp->dev->dev_addr[3] +
  2114. tp->dev->dev_addr[4] +
  2115. tp->dev->dev_addr[5]) &
  2116. TX_BACKOFF_SEED_MASK;
  2117. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2118. }
  2119. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2120. {
  2121. u32 misc_host_ctrl;
  2122. bool device_should_wake, do_low_power;
  2123. /* Make sure register accesses (indirect or otherwise)
  2124. * will function correctly.
  2125. */
  2126. pci_write_config_dword(tp->pdev,
  2127. TG3PCI_MISC_HOST_CTRL,
  2128. tp->misc_host_ctrl);
  2129. switch (state) {
  2130. case PCI_D0:
  2131. pci_enable_wake(tp->pdev, state, false);
  2132. pci_set_power_state(tp->pdev, PCI_D0);
  2133. /* Switch out of Vaux if it is a NIC */
  2134. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2135. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2136. return 0;
  2137. case PCI_D1:
  2138. case PCI_D2:
  2139. case PCI_D3hot:
  2140. break;
  2141. default:
  2142. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2143. state);
  2144. return -EINVAL;
  2145. }
  2146. /* Restore the CLKREQ setting. */
  2147. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2148. u16 lnkctl;
  2149. pci_read_config_word(tp->pdev,
  2150. tp->pcie_cap + PCI_EXP_LNKCTL,
  2151. &lnkctl);
  2152. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2153. pci_write_config_word(tp->pdev,
  2154. tp->pcie_cap + PCI_EXP_LNKCTL,
  2155. lnkctl);
  2156. }
  2157. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2158. tw32(TG3PCI_MISC_HOST_CTRL,
  2159. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2160. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2161. device_may_wakeup(&tp->pdev->dev) &&
  2162. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2163. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2164. do_low_power = false;
  2165. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2166. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2167. struct phy_device *phydev;
  2168. u32 phyid, advertising;
  2169. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2170. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2171. tp->link_config.orig_speed = phydev->speed;
  2172. tp->link_config.orig_duplex = phydev->duplex;
  2173. tp->link_config.orig_autoneg = phydev->autoneg;
  2174. tp->link_config.orig_advertising = phydev->advertising;
  2175. advertising = ADVERTISED_TP |
  2176. ADVERTISED_Pause |
  2177. ADVERTISED_Autoneg |
  2178. ADVERTISED_10baseT_Half;
  2179. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2180. device_should_wake) {
  2181. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2182. advertising |=
  2183. ADVERTISED_100baseT_Half |
  2184. ADVERTISED_100baseT_Full |
  2185. ADVERTISED_10baseT_Full;
  2186. else
  2187. advertising |= ADVERTISED_10baseT_Full;
  2188. }
  2189. phydev->advertising = advertising;
  2190. phy_start_aneg(phydev);
  2191. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2192. if (phyid != PHY_ID_BCMAC131) {
  2193. phyid &= PHY_BCM_OUI_MASK;
  2194. if (phyid == PHY_BCM_OUI_1 ||
  2195. phyid == PHY_BCM_OUI_2 ||
  2196. phyid == PHY_BCM_OUI_3)
  2197. do_low_power = true;
  2198. }
  2199. }
  2200. } else {
  2201. do_low_power = true;
  2202. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2203. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2204. tp->link_config.orig_speed = tp->link_config.speed;
  2205. tp->link_config.orig_duplex = tp->link_config.duplex;
  2206. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2207. }
  2208. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2209. tp->link_config.speed = SPEED_10;
  2210. tp->link_config.duplex = DUPLEX_HALF;
  2211. tp->link_config.autoneg = AUTONEG_ENABLE;
  2212. tg3_setup_phy(tp, 0);
  2213. }
  2214. }
  2215. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2216. u32 val;
  2217. val = tr32(GRC_VCPU_EXT_CTRL);
  2218. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2219. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2220. int i;
  2221. u32 val;
  2222. for (i = 0; i < 200; i++) {
  2223. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2224. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2225. break;
  2226. msleep(1);
  2227. }
  2228. }
  2229. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2230. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2231. WOL_DRV_STATE_SHUTDOWN |
  2232. WOL_DRV_WOL |
  2233. WOL_SET_MAGIC_PKT);
  2234. if (device_should_wake) {
  2235. u32 mac_mode;
  2236. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2237. if (do_low_power) {
  2238. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2239. udelay(40);
  2240. }
  2241. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2242. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2243. else
  2244. mac_mode = MAC_MODE_PORT_MODE_MII;
  2245. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2246. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2247. ASIC_REV_5700) {
  2248. u32 speed = (tp->tg3_flags &
  2249. TG3_FLAG_WOL_SPEED_100MB) ?
  2250. SPEED_100 : SPEED_10;
  2251. if (tg3_5700_link_polarity(tp, speed))
  2252. mac_mode |= MAC_MODE_LINK_POLARITY;
  2253. else
  2254. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2255. }
  2256. } else {
  2257. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2258. }
  2259. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2260. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2261. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2262. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2263. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2264. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2265. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2266. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2267. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  2268. mac_mode |= MAC_MODE_APE_TX_EN |
  2269. MAC_MODE_APE_RX_EN |
  2270. MAC_MODE_TDE_ENABLE;
  2271. tw32_f(MAC_MODE, mac_mode);
  2272. udelay(100);
  2273. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2274. udelay(10);
  2275. }
  2276. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2277. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2278. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2279. u32 base_val;
  2280. base_val = tp->pci_clock_ctrl;
  2281. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2282. CLOCK_CTRL_TXCLK_DISABLE);
  2283. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2284. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2285. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2286. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2287. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2288. /* do nothing */
  2289. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2290. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2291. u32 newbits1, newbits2;
  2292. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2293. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2294. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2295. CLOCK_CTRL_TXCLK_DISABLE |
  2296. CLOCK_CTRL_ALTCLK);
  2297. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2298. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2299. newbits1 = CLOCK_CTRL_625_CORE;
  2300. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2301. } else {
  2302. newbits1 = CLOCK_CTRL_ALTCLK;
  2303. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2304. }
  2305. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2306. 40);
  2307. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2308. 40);
  2309. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2310. u32 newbits3;
  2311. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2312. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2313. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2314. CLOCK_CTRL_TXCLK_DISABLE |
  2315. CLOCK_CTRL_44MHZ_CORE);
  2316. } else {
  2317. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2318. }
  2319. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2320. tp->pci_clock_ctrl | newbits3, 40);
  2321. }
  2322. }
  2323. if (!(device_should_wake) &&
  2324. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2325. tg3_power_down_phy(tp, do_low_power);
  2326. tg3_frob_aux_power(tp);
  2327. /* Workaround for unstable PLL clock */
  2328. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2329. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2330. u32 val = tr32(0x7d00);
  2331. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2332. tw32(0x7d00, val);
  2333. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2334. int err;
  2335. err = tg3_nvram_lock(tp);
  2336. tg3_halt_cpu(tp, RX_CPU_BASE);
  2337. if (!err)
  2338. tg3_nvram_unlock(tp);
  2339. }
  2340. }
  2341. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2342. if (device_should_wake)
  2343. pci_enable_wake(tp->pdev, state, true);
  2344. /* Finally, set the new power state. */
  2345. pci_set_power_state(tp->pdev, state);
  2346. return 0;
  2347. }
  2348. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2349. {
  2350. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2351. case MII_TG3_AUX_STAT_10HALF:
  2352. *speed = SPEED_10;
  2353. *duplex = DUPLEX_HALF;
  2354. break;
  2355. case MII_TG3_AUX_STAT_10FULL:
  2356. *speed = SPEED_10;
  2357. *duplex = DUPLEX_FULL;
  2358. break;
  2359. case MII_TG3_AUX_STAT_100HALF:
  2360. *speed = SPEED_100;
  2361. *duplex = DUPLEX_HALF;
  2362. break;
  2363. case MII_TG3_AUX_STAT_100FULL:
  2364. *speed = SPEED_100;
  2365. *duplex = DUPLEX_FULL;
  2366. break;
  2367. case MII_TG3_AUX_STAT_1000HALF:
  2368. *speed = SPEED_1000;
  2369. *duplex = DUPLEX_HALF;
  2370. break;
  2371. case MII_TG3_AUX_STAT_1000FULL:
  2372. *speed = SPEED_1000;
  2373. *duplex = DUPLEX_FULL;
  2374. break;
  2375. default:
  2376. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2377. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2378. SPEED_10;
  2379. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2380. DUPLEX_HALF;
  2381. break;
  2382. }
  2383. *speed = SPEED_INVALID;
  2384. *duplex = DUPLEX_INVALID;
  2385. break;
  2386. }
  2387. }
  2388. static void tg3_phy_copper_begin(struct tg3 *tp)
  2389. {
  2390. u32 new_adv;
  2391. int i;
  2392. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2393. /* Entering low power mode. Disable gigabit and
  2394. * 100baseT advertisements.
  2395. */
  2396. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2397. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2398. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2399. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2400. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2401. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2402. } else if (tp->link_config.speed == SPEED_INVALID) {
  2403. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2404. tp->link_config.advertising &=
  2405. ~(ADVERTISED_1000baseT_Half |
  2406. ADVERTISED_1000baseT_Full);
  2407. new_adv = ADVERTISE_CSMA;
  2408. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2409. new_adv |= ADVERTISE_10HALF;
  2410. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2411. new_adv |= ADVERTISE_10FULL;
  2412. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2413. new_adv |= ADVERTISE_100HALF;
  2414. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2415. new_adv |= ADVERTISE_100FULL;
  2416. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2417. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2418. if (tp->link_config.advertising &
  2419. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2420. new_adv = 0;
  2421. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2422. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2423. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2424. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2425. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2426. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2427. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2428. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2429. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2430. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2431. } else {
  2432. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2433. }
  2434. } else {
  2435. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2436. new_adv |= ADVERTISE_CSMA;
  2437. /* Asking for a specific link mode. */
  2438. if (tp->link_config.speed == SPEED_1000) {
  2439. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2440. if (tp->link_config.duplex == DUPLEX_FULL)
  2441. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2442. else
  2443. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2444. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2445. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2446. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2447. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2448. } else {
  2449. if (tp->link_config.speed == SPEED_100) {
  2450. if (tp->link_config.duplex == DUPLEX_FULL)
  2451. new_adv |= ADVERTISE_100FULL;
  2452. else
  2453. new_adv |= ADVERTISE_100HALF;
  2454. } else {
  2455. if (tp->link_config.duplex == DUPLEX_FULL)
  2456. new_adv |= ADVERTISE_10FULL;
  2457. else
  2458. new_adv |= ADVERTISE_10HALF;
  2459. }
  2460. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2461. new_adv = 0;
  2462. }
  2463. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2464. }
  2465. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2466. u32 val = 0;
  2467. tw32(TG3_CPMU_EEE_MODE,
  2468. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2469. /* Enable SM_DSP clock and tx 6dB coding. */
  2470. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2471. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  2472. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2473. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2474. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2475. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  2476. !tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2477. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2,
  2478. val | MII_TG3_DSP_CH34TP2_HIBW01);
  2479. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2480. /* Advertise 100-BaseTX EEE ability */
  2481. if (tp->link_config.advertising &
  2482. (ADVERTISED_100baseT_Half |
  2483. ADVERTISED_100baseT_Full))
  2484. val |= TG3_CL45_D7_EEEADV_CAP_100TX;
  2485. /* Advertise 1000-BaseT EEE ability */
  2486. if (tp->link_config.advertising &
  2487. (ADVERTISED_1000baseT_Half |
  2488. ADVERTISED_1000baseT_Full))
  2489. val |= TG3_CL45_D7_EEEADV_CAP_1000T;
  2490. }
  2491. tg3_phy_cl45_write(tp, 0x7, TG3_CL45_D7_EEEADV_CAP, val);
  2492. /* Turn off SM_DSP clock. */
  2493. val = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  2494. MII_TG3_AUXCTL_ACTL_TX_6DB;
  2495. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2496. }
  2497. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2498. tp->link_config.speed != SPEED_INVALID) {
  2499. u32 bmcr, orig_bmcr;
  2500. tp->link_config.active_speed = tp->link_config.speed;
  2501. tp->link_config.active_duplex = tp->link_config.duplex;
  2502. bmcr = 0;
  2503. switch (tp->link_config.speed) {
  2504. default:
  2505. case SPEED_10:
  2506. break;
  2507. case SPEED_100:
  2508. bmcr |= BMCR_SPEED100;
  2509. break;
  2510. case SPEED_1000:
  2511. bmcr |= TG3_BMCR_SPEED1000;
  2512. break;
  2513. }
  2514. if (tp->link_config.duplex == DUPLEX_FULL)
  2515. bmcr |= BMCR_FULLDPLX;
  2516. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2517. (bmcr != orig_bmcr)) {
  2518. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2519. for (i = 0; i < 1500; i++) {
  2520. u32 tmp;
  2521. udelay(10);
  2522. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2523. tg3_readphy(tp, MII_BMSR, &tmp))
  2524. continue;
  2525. if (!(tmp & BMSR_LSTATUS)) {
  2526. udelay(40);
  2527. break;
  2528. }
  2529. }
  2530. tg3_writephy(tp, MII_BMCR, bmcr);
  2531. udelay(40);
  2532. }
  2533. } else {
  2534. tg3_writephy(tp, MII_BMCR,
  2535. BMCR_ANENABLE | BMCR_ANRESTART);
  2536. }
  2537. }
  2538. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2539. {
  2540. int err;
  2541. /* Turn off tap power management. */
  2542. /* Set Extended packet length bit */
  2543. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2544. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2545. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2546. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2547. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2548. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2549. udelay(40);
  2550. return err;
  2551. }
  2552. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2553. {
  2554. u32 adv_reg, all_mask = 0;
  2555. if (mask & ADVERTISED_10baseT_Half)
  2556. all_mask |= ADVERTISE_10HALF;
  2557. if (mask & ADVERTISED_10baseT_Full)
  2558. all_mask |= ADVERTISE_10FULL;
  2559. if (mask & ADVERTISED_100baseT_Half)
  2560. all_mask |= ADVERTISE_100HALF;
  2561. if (mask & ADVERTISED_100baseT_Full)
  2562. all_mask |= ADVERTISE_100FULL;
  2563. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2564. return 0;
  2565. if ((adv_reg & all_mask) != all_mask)
  2566. return 0;
  2567. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2568. u32 tg3_ctrl;
  2569. all_mask = 0;
  2570. if (mask & ADVERTISED_1000baseT_Half)
  2571. all_mask |= ADVERTISE_1000HALF;
  2572. if (mask & ADVERTISED_1000baseT_Full)
  2573. all_mask |= ADVERTISE_1000FULL;
  2574. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2575. return 0;
  2576. if ((tg3_ctrl & all_mask) != all_mask)
  2577. return 0;
  2578. }
  2579. return 1;
  2580. }
  2581. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2582. {
  2583. u32 curadv, reqadv;
  2584. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2585. return 1;
  2586. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2587. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2588. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2589. if (curadv != reqadv)
  2590. return 0;
  2591. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2592. tg3_readphy(tp, MII_LPA, rmtadv);
  2593. } else {
  2594. /* Reprogram the advertisement register, even if it
  2595. * does not affect the current link. If the link
  2596. * gets renegotiated in the future, we can save an
  2597. * additional renegotiation cycle by advertising
  2598. * it correctly in the first place.
  2599. */
  2600. if (curadv != reqadv) {
  2601. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2602. ADVERTISE_PAUSE_ASYM);
  2603. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2604. }
  2605. }
  2606. return 1;
  2607. }
  2608. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2609. {
  2610. int current_link_up;
  2611. u32 bmsr, val;
  2612. u32 lcl_adv, rmt_adv;
  2613. u16 current_speed;
  2614. u8 current_duplex;
  2615. int i, err;
  2616. tw32(MAC_EVENT, 0);
  2617. tw32_f(MAC_STATUS,
  2618. (MAC_STATUS_SYNC_CHANGED |
  2619. MAC_STATUS_CFG_CHANGED |
  2620. MAC_STATUS_MI_COMPLETION |
  2621. MAC_STATUS_LNKSTATE_CHANGED));
  2622. udelay(40);
  2623. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2624. tw32_f(MAC_MI_MODE,
  2625. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2626. udelay(80);
  2627. }
  2628. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2629. /* Some third-party PHYs need to be reset on link going
  2630. * down.
  2631. */
  2632. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2633. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2635. netif_carrier_ok(tp->dev)) {
  2636. tg3_readphy(tp, MII_BMSR, &bmsr);
  2637. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2638. !(bmsr & BMSR_LSTATUS))
  2639. force_reset = 1;
  2640. }
  2641. if (force_reset)
  2642. tg3_phy_reset(tp);
  2643. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2644. tg3_readphy(tp, MII_BMSR, &bmsr);
  2645. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2646. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2647. bmsr = 0;
  2648. if (!(bmsr & BMSR_LSTATUS)) {
  2649. err = tg3_init_5401phy_dsp(tp);
  2650. if (err)
  2651. return err;
  2652. tg3_readphy(tp, MII_BMSR, &bmsr);
  2653. for (i = 0; i < 1000; i++) {
  2654. udelay(10);
  2655. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2656. (bmsr & BMSR_LSTATUS)) {
  2657. udelay(40);
  2658. break;
  2659. }
  2660. }
  2661. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2662. TG3_PHY_REV_BCM5401_B0 &&
  2663. !(bmsr & BMSR_LSTATUS) &&
  2664. tp->link_config.active_speed == SPEED_1000) {
  2665. err = tg3_phy_reset(tp);
  2666. if (!err)
  2667. err = tg3_init_5401phy_dsp(tp);
  2668. if (err)
  2669. return err;
  2670. }
  2671. }
  2672. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2673. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2674. /* 5701 {A0,B0} CRC bug workaround */
  2675. tg3_writephy(tp, 0x15, 0x0a75);
  2676. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2677. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2678. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2679. }
  2680. /* Clear pending interrupts... */
  2681. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2682. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2683. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2684. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2685. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2686. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2689. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2690. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2691. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2692. else
  2693. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2694. }
  2695. current_link_up = 0;
  2696. current_speed = SPEED_INVALID;
  2697. current_duplex = DUPLEX_INVALID;
  2698. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2699. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2700. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2701. if (!(val & (1 << 10))) {
  2702. val |= (1 << 10);
  2703. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2704. goto relink;
  2705. }
  2706. }
  2707. bmsr = 0;
  2708. for (i = 0; i < 100; i++) {
  2709. tg3_readphy(tp, MII_BMSR, &bmsr);
  2710. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2711. (bmsr & BMSR_LSTATUS))
  2712. break;
  2713. udelay(40);
  2714. }
  2715. if (bmsr & BMSR_LSTATUS) {
  2716. u32 aux_stat, bmcr;
  2717. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2718. for (i = 0; i < 2000; i++) {
  2719. udelay(10);
  2720. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2721. aux_stat)
  2722. break;
  2723. }
  2724. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2725. &current_speed,
  2726. &current_duplex);
  2727. bmcr = 0;
  2728. for (i = 0; i < 200; i++) {
  2729. tg3_readphy(tp, MII_BMCR, &bmcr);
  2730. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2731. continue;
  2732. if (bmcr && bmcr != 0x7fff)
  2733. break;
  2734. udelay(10);
  2735. }
  2736. lcl_adv = 0;
  2737. rmt_adv = 0;
  2738. tp->link_config.active_speed = current_speed;
  2739. tp->link_config.active_duplex = current_duplex;
  2740. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2741. if ((bmcr & BMCR_ANENABLE) &&
  2742. tg3_copper_is_advertising_all(tp,
  2743. tp->link_config.advertising)) {
  2744. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2745. &rmt_adv))
  2746. current_link_up = 1;
  2747. }
  2748. } else {
  2749. if (!(bmcr & BMCR_ANENABLE) &&
  2750. tp->link_config.speed == current_speed &&
  2751. tp->link_config.duplex == current_duplex &&
  2752. tp->link_config.flowctrl ==
  2753. tp->link_config.active_flowctrl) {
  2754. current_link_up = 1;
  2755. }
  2756. }
  2757. if (current_link_up == 1 &&
  2758. tp->link_config.active_duplex == DUPLEX_FULL)
  2759. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2760. }
  2761. relink:
  2762. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2763. tg3_phy_copper_begin(tp);
  2764. tg3_readphy(tp, MII_BMSR, &bmsr);
  2765. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2766. (bmsr & BMSR_LSTATUS))
  2767. current_link_up = 1;
  2768. }
  2769. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2770. if (current_link_up == 1) {
  2771. if (tp->link_config.active_speed == SPEED_100 ||
  2772. tp->link_config.active_speed == SPEED_10)
  2773. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2774. else
  2775. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2776. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2777. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2778. else
  2779. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2780. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2781. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2782. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2784. if (current_link_up == 1 &&
  2785. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2786. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2787. else
  2788. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2789. }
  2790. /* ??? Without this setting Netgear GA302T PHY does not
  2791. * ??? send/receive packets...
  2792. */
  2793. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2794. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2795. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2796. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2797. udelay(80);
  2798. }
  2799. tw32_f(MAC_MODE, tp->mac_mode);
  2800. udelay(40);
  2801. tg3_phy_eee_adjust(tp, current_link_up);
  2802. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2803. /* Polled via timer. */
  2804. tw32_f(MAC_EVENT, 0);
  2805. } else {
  2806. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2807. }
  2808. udelay(40);
  2809. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2810. current_link_up == 1 &&
  2811. tp->link_config.active_speed == SPEED_1000 &&
  2812. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2813. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2814. udelay(120);
  2815. tw32_f(MAC_STATUS,
  2816. (MAC_STATUS_SYNC_CHANGED |
  2817. MAC_STATUS_CFG_CHANGED));
  2818. udelay(40);
  2819. tg3_write_mem(tp,
  2820. NIC_SRAM_FIRMWARE_MBOX,
  2821. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2822. }
  2823. /* Prevent send BD corruption. */
  2824. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2825. u16 oldlnkctl, newlnkctl;
  2826. pci_read_config_word(tp->pdev,
  2827. tp->pcie_cap + PCI_EXP_LNKCTL,
  2828. &oldlnkctl);
  2829. if (tp->link_config.active_speed == SPEED_100 ||
  2830. tp->link_config.active_speed == SPEED_10)
  2831. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2832. else
  2833. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2834. if (newlnkctl != oldlnkctl)
  2835. pci_write_config_word(tp->pdev,
  2836. tp->pcie_cap + PCI_EXP_LNKCTL,
  2837. newlnkctl);
  2838. }
  2839. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2840. if (current_link_up)
  2841. netif_carrier_on(tp->dev);
  2842. else
  2843. netif_carrier_off(tp->dev);
  2844. tg3_link_report(tp);
  2845. }
  2846. return 0;
  2847. }
  2848. struct tg3_fiber_aneginfo {
  2849. int state;
  2850. #define ANEG_STATE_UNKNOWN 0
  2851. #define ANEG_STATE_AN_ENABLE 1
  2852. #define ANEG_STATE_RESTART_INIT 2
  2853. #define ANEG_STATE_RESTART 3
  2854. #define ANEG_STATE_DISABLE_LINK_OK 4
  2855. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2856. #define ANEG_STATE_ABILITY_DETECT 6
  2857. #define ANEG_STATE_ACK_DETECT_INIT 7
  2858. #define ANEG_STATE_ACK_DETECT 8
  2859. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2860. #define ANEG_STATE_COMPLETE_ACK 10
  2861. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2862. #define ANEG_STATE_IDLE_DETECT 12
  2863. #define ANEG_STATE_LINK_OK 13
  2864. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2865. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2866. u32 flags;
  2867. #define MR_AN_ENABLE 0x00000001
  2868. #define MR_RESTART_AN 0x00000002
  2869. #define MR_AN_COMPLETE 0x00000004
  2870. #define MR_PAGE_RX 0x00000008
  2871. #define MR_NP_LOADED 0x00000010
  2872. #define MR_TOGGLE_TX 0x00000020
  2873. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2874. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2875. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2876. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2877. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2878. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2879. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2880. #define MR_TOGGLE_RX 0x00002000
  2881. #define MR_NP_RX 0x00004000
  2882. #define MR_LINK_OK 0x80000000
  2883. unsigned long link_time, cur_time;
  2884. u32 ability_match_cfg;
  2885. int ability_match_count;
  2886. char ability_match, idle_match, ack_match;
  2887. u32 txconfig, rxconfig;
  2888. #define ANEG_CFG_NP 0x00000080
  2889. #define ANEG_CFG_ACK 0x00000040
  2890. #define ANEG_CFG_RF2 0x00000020
  2891. #define ANEG_CFG_RF1 0x00000010
  2892. #define ANEG_CFG_PS2 0x00000001
  2893. #define ANEG_CFG_PS1 0x00008000
  2894. #define ANEG_CFG_HD 0x00004000
  2895. #define ANEG_CFG_FD 0x00002000
  2896. #define ANEG_CFG_INVAL 0x00001f06
  2897. };
  2898. #define ANEG_OK 0
  2899. #define ANEG_DONE 1
  2900. #define ANEG_TIMER_ENAB 2
  2901. #define ANEG_FAILED -1
  2902. #define ANEG_STATE_SETTLE_TIME 10000
  2903. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2904. struct tg3_fiber_aneginfo *ap)
  2905. {
  2906. u16 flowctrl;
  2907. unsigned long delta;
  2908. u32 rx_cfg_reg;
  2909. int ret;
  2910. if (ap->state == ANEG_STATE_UNKNOWN) {
  2911. ap->rxconfig = 0;
  2912. ap->link_time = 0;
  2913. ap->cur_time = 0;
  2914. ap->ability_match_cfg = 0;
  2915. ap->ability_match_count = 0;
  2916. ap->ability_match = 0;
  2917. ap->idle_match = 0;
  2918. ap->ack_match = 0;
  2919. }
  2920. ap->cur_time++;
  2921. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2922. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2923. if (rx_cfg_reg != ap->ability_match_cfg) {
  2924. ap->ability_match_cfg = rx_cfg_reg;
  2925. ap->ability_match = 0;
  2926. ap->ability_match_count = 0;
  2927. } else {
  2928. if (++ap->ability_match_count > 1) {
  2929. ap->ability_match = 1;
  2930. ap->ability_match_cfg = rx_cfg_reg;
  2931. }
  2932. }
  2933. if (rx_cfg_reg & ANEG_CFG_ACK)
  2934. ap->ack_match = 1;
  2935. else
  2936. ap->ack_match = 0;
  2937. ap->idle_match = 0;
  2938. } else {
  2939. ap->idle_match = 1;
  2940. ap->ability_match_cfg = 0;
  2941. ap->ability_match_count = 0;
  2942. ap->ability_match = 0;
  2943. ap->ack_match = 0;
  2944. rx_cfg_reg = 0;
  2945. }
  2946. ap->rxconfig = rx_cfg_reg;
  2947. ret = ANEG_OK;
  2948. switch (ap->state) {
  2949. case ANEG_STATE_UNKNOWN:
  2950. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2951. ap->state = ANEG_STATE_AN_ENABLE;
  2952. /* fallthru */
  2953. case ANEG_STATE_AN_ENABLE:
  2954. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2955. if (ap->flags & MR_AN_ENABLE) {
  2956. ap->link_time = 0;
  2957. ap->cur_time = 0;
  2958. ap->ability_match_cfg = 0;
  2959. ap->ability_match_count = 0;
  2960. ap->ability_match = 0;
  2961. ap->idle_match = 0;
  2962. ap->ack_match = 0;
  2963. ap->state = ANEG_STATE_RESTART_INIT;
  2964. } else {
  2965. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2966. }
  2967. break;
  2968. case ANEG_STATE_RESTART_INIT:
  2969. ap->link_time = ap->cur_time;
  2970. ap->flags &= ~(MR_NP_LOADED);
  2971. ap->txconfig = 0;
  2972. tw32(MAC_TX_AUTO_NEG, 0);
  2973. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2974. tw32_f(MAC_MODE, tp->mac_mode);
  2975. udelay(40);
  2976. ret = ANEG_TIMER_ENAB;
  2977. ap->state = ANEG_STATE_RESTART;
  2978. /* fallthru */
  2979. case ANEG_STATE_RESTART:
  2980. delta = ap->cur_time - ap->link_time;
  2981. if (delta > ANEG_STATE_SETTLE_TIME)
  2982. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2983. else
  2984. ret = ANEG_TIMER_ENAB;
  2985. break;
  2986. case ANEG_STATE_DISABLE_LINK_OK:
  2987. ret = ANEG_DONE;
  2988. break;
  2989. case ANEG_STATE_ABILITY_DETECT_INIT:
  2990. ap->flags &= ~(MR_TOGGLE_TX);
  2991. ap->txconfig = ANEG_CFG_FD;
  2992. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2993. if (flowctrl & ADVERTISE_1000XPAUSE)
  2994. ap->txconfig |= ANEG_CFG_PS1;
  2995. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2996. ap->txconfig |= ANEG_CFG_PS2;
  2997. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2998. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2999. tw32_f(MAC_MODE, tp->mac_mode);
  3000. udelay(40);
  3001. ap->state = ANEG_STATE_ABILITY_DETECT;
  3002. break;
  3003. case ANEG_STATE_ABILITY_DETECT:
  3004. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3005. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3006. break;
  3007. case ANEG_STATE_ACK_DETECT_INIT:
  3008. ap->txconfig |= ANEG_CFG_ACK;
  3009. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3010. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3011. tw32_f(MAC_MODE, tp->mac_mode);
  3012. udelay(40);
  3013. ap->state = ANEG_STATE_ACK_DETECT;
  3014. /* fallthru */
  3015. case ANEG_STATE_ACK_DETECT:
  3016. if (ap->ack_match != 0) {
  3017. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3018. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3019. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3020. } else {
  3021. ap->state = ANEG_STATE_AN_ENABLE;
  3022. }
  3023. } else if (ap->ability_match != 0 &&
  3024. ap->rxconfig == 0) {
  3025. ap->state = ANEG_STATE_AN_ENABLE;
  3026. }
  3027. break;
  3028. case ANEG_STATE_COMPLETE_ACK_INIT:
  3029. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3030. ret = ANEG_FAILED;
  3031. break;
  3032. }
  3033. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3034. MR_LP_ADV_HALF_DUPLEX |
  3035. MR_LP_ADV_SYM_PAUSE |
  3036. MR_LP_ADV_ASYM_PAUSE |
  3037. MR_LP_ADV_REMOTE_FAULT1 |
  3038. MR_LP_ADV_REMOTE_FAULT2 |
  3039. MR_LP_ADV_NEXT_PAGE |
  3040. MR_TOGGLE_RX |
  3041. MR_NP_RX);
  3042. if (ap->rxconfig & ANEG_CFG_FD)
  3043. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3044. if (ap->rxconfig & ANEG_CFG_HD)
  3045. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3046. if (ap->rxconfig & ANEG_CFG_PS1)
  3047. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3048. if (ap->rxconfig & ANEG_CFG_PS2)
  3049. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3050. if (ap->rxconfig & ANEG_CFG_RF1)
  3051. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3052. if (ap->rxconfig & ANEG_CFG_RF2)
  3053. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3054. if (ap->rxconfig & ANEG_CFG_NP)
  3055. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3056. ap->link_time = ap->cur_time;
  3057. ap->flags ^= (MR_TOGGLE_TX);
  3058. if (ap->rxconfig & 0x0008)
  3059. ap->flags |= MR_TOGGLE_RX;
  3060. if (ap->rxconfig & ANEG_CFG_NP)
  3061. ap->flags |= MR_NP_RX;
  3062. ap->flags |= MR_PAGE_RX;
  3063. ap->state = ANEG_STATE_COMPLETE_ACK;
  3064. ret = ANEG_TIMER_ENAB;
  3065. break;
  3066. case ANEG_STATE_COMPLETE_ACK:
  3067. if (ap->ability_match != 0 &&
  3068. ap->rxconfig == 0) {
  3069. ap->state = ANEG_STATE_AN_ENABLE;
  3070. break;
  3071. }
  3072. delta = ap->cur_time - ap->link_time;
  3073. if (delta > ANEG_STATE_SETTLE_TIME) {
  3074. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3075. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3076. } else {
  3077. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3078. !(ap->flags & MR_NP_RX)) {
  3079. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3080. } else {
  3081. ret = ANEG_FAILED;
  3082. }
  3083. }
  3084. }
  3085. break;
  3086. case ANEG_STATE_IDLE_DETECT_INIT:
  3087. ap->link_time = ap->cur_time;
  3088. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3089. tw32_f(MAC_MODE, tp->mac_mode);
  3090. udelay(40);
  3091. ap->state = ANEG_STATE_IDLE_DETECT;
  3092. ret = ANEG_TIMER_ENAB;
  3093. break;
  3094. case ANEG_STATE_IDLE_DETECT:
  3095. if (ap->ability_match != 0 &&
  3096. ap->rxconfig == 0) {
  3097. ap->state = ANEG_STATE_AN_ENABLE;
  3098. break;
  3099. }
  3100. delta = ap->cur_time - ap->link_time;
  3101. if (delta > ANEG_STATE_SETTLE_TIME) {
  3102. /* XXX another gem from the Broadcom driver :( */
  3103. ap->state = ANEG_STATE_LINK_OK;
  3104. }
  3105. break;
  3106. case ANEG_STATE_LINK_OK:
  3107. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3108. ret = ANEG_DONE;
  3109. break;
  3110. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3111. /* ??? unimplemented */
  3112. break;
  3113. case ANEG_STATE_NEXT_PAGE_WAIT:
  3114. /* ??? unimplemented */
  3115. break;
  3116. default:
  3117. ret = ANEG_FAILED;
  3118. break;
  3119. }
  3120. return ret;
  3121. }
  3122. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3123. {
  3124. int res = 0;
  3125. struct tg3_fiber_aneginfo aninfo;
  3126. int status = ANEG_FAILED;
  3127. unsigned int tick;
  3128. u32 tmp;
  3129. tw32_f(MAC_TX_AUTO_NEG, 0);
  3130. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3131. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3132. udelay(40);
  3133. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3134. udelay(40);
  3135. memset(&aninfo, 0, sizeof(aninfo));
  3136. aninfo.flags |= MR_AN_ENABLE;
  3137. aninfo.state = ANEG_STATE_UNKNOWN;
  3138. aninfo.cur_time = 0;
  3139. tick = 0;
  3140. while (++tick < 195000) {
  3141. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3142. if (status == ANEG_DONE || status == ANEG_FAILED)
  3143. break;
  3144. udelay(1);
  3145. }
  3146. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3147. tw32_f(MAC_MODE, tp->mac_mode);
  3148. udelay(40);
  3149. *txflags = aninfo.txconfig;
  3150. *rxflags = aninfo.flags;
  3151. if (status == ANEG_DONE &&
  3152. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3153. MR_LP_ADV_FULL_DUPLEX)))
  3154. res = 1;
  3155. return res;
  3156. }
  3157. static void tg3_init_bcm8002(struct tg3 *tp)
  3158. {
  3159. u32 mac_status = tr32(MAC_STATUS);
  3160. int i;
  3161. /* Reset when initting first time or we have a link. */
  3162. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3163. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3164. return;
  3165. /* Set PLL lock range. */
  3166. tg3_writephy(tp, 0x16, 0x8007);
  3167. /* SW reset */
  3168. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3169. /* Wait for reset to complete. */
  3170. /* XXX schedule_timeout() ... */
  3171. for (i = 0; i < 500; i++)
  3172. udelay(10);
  3173. /* Config mode; select PMA/Ch 1 regs. */
  3174. tg3_writephy(tp, 0x10, 0x8411);
  3175. /* Enable auto-lock and comdet, select txclk for tx. */
  3176. tg3_writephy(tp, 0x11, 0x0a10);
  3177. tg3_writephy(tp, 0x18, 0x00a0);
  3178. tg3_writephy(tp, 0x16, 0x41ff);
  3179. /* Assert and deassert POR. */
  3180. tg3_writephy(tp, 0x13, 0x0400);
  3181. udelay(40);
  3182. tg3_writephy(tp, 0x13, 0x0000);
  3183. tg3_writephy(tp, 0x11, 0x0a50);
  3184. udelay(40);
  3185. tg3_writephy(tp, 0x11, 0x0a10);
  3186. /* Wait for signal to stabilize */
  3187. /* XXX schedule_timeout() ... */
  3188. for (i = 0; i < 15000; i++)
  3189. udelay(10);
  3190. /* Deselect the channel register so we can read the PHYID
  3191. * later.
  3192. */
  3193. tg3_writephy(tp, 0x10, 0x8011);
  3194. }
  3195. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3196. {
  3197. u16 flowctrl;
  3198. u32 sg_dig_ctrl, sg_dig_status;
  3199. u32 serdes_cfg, expected_sg_dig_ctrl;
  3200. int workaround, port_a;
  3201. int current_link_up;
  3202. serdes_cfg = 0;
  3203. expected_sg_dig_ctrl = 0;
  3204. workaround = 0;
  3205. port_a = 1;
  3206. current_link_up = 0;
  3207. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3208. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3209. workaround = 1;
  3210. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3211. port_a = 0;
  3212. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3213. /* preserve bits 20-23 for voltage regulator */
  3214. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3215. }
  3216. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3217. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3218. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3219. if (workaround) {
  3220. u32 val = serdes_cfg;
  3221. if (port_a)
  3222. val |= 0xc010000;
  3223. else
  3224. val |= 0x4010000;
  3225. tw32_f(MAC_SERDES_CFG, val);
  3226. }
  3227. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3228. }
  3229. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3230. tg3_setup_flow_control(tp, 0, 0);
  3231. current_link_up = 1;
  3232. }
  3233. goto out;
  3234. }
  3235. /* Want auto-negotiation. */
  3236. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3237. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3238. if (flowctrl & ADVERTISE_1000XPAUSE)
  3239. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3240. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3241. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3242. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3243. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3244. tp->serdes_counter &&
  3245. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3246. MAC_STATUS_RCVD_CFG)) ==
  3247. MAC_STATUS_PCS_SYNCED)) {
  3248. tp->serdes_counter--;
  3249. current_link_up = 1;
  3250. goto out;
  3251. }
  3252. restart_autoneg:
  3253. if (workaround)
  3254. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3255. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3256. udelay(5);
  3257. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3258. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3259. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3260. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3261. MAC_STATUS_SIGNAL_DET)) {
  3262. sg_dig_status = tr32(SG_DIG_STATUS);
  3263. mac_status = tr32(MAC_STATUS);
  3264. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3265. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3266. u32 local_adv = 0, remote_adv = 0;
  3267. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3268. local_adv |= ADVERTISE_1000XPAUSE;
  3269. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3270. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3271. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3272. remote_adv |= LPA_1000XPAUSE;
  3273. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3274. remote_adv |= LPA_1000XPAUSE_ASYM;
  3275. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3276. current_link_up = 1;
  3277. tp->serdes_counter = 0;
  3278. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3279. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3280. if (tp->serdes_counter)
  3281. tp->serdes_counter--;
  3282. else {
  3283. if (workaround) {
  3284. u32 val = serdes_cfg;
  3285. if (port_a)
  3286. val |= 0xc010000;
  3287. else
  3288. val |= 0x4010000;
  3289. tw32_f(MAC_SERDES_CFG, val);
  3290. }
  3291. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3292. udelay(40);
  3293. /* Link parallel detection - link is up */
  3294. /* only if we have PCS_SYNC and not */
  3295. /* receiving config code words */
  3296. mac_status = tr32(MAC_STATUS);
  3297. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3298. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3299. tg3_setup_flow_control(tp, 0, 0);
  3300. current_link_up = 1;
  3301. tp->phy_flags |=
  3302. TG3_PHYFLG_PARALLEL_DETECT;
  3303. tp->serdes_counter =
  3304. SERDES_PARALLEL_DET_TIMEOUT;
  3305. } else
  3306. goto restart_autoneg;
  3307. }
  3308. }
  3309. } else {
  3310. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3311. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3312. }
  3313. out:
  3314. return current_link_up;
  3315. }
  3316. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3317. {
  3318. int current_link_up = 0;
  3319. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3320. goto out;
  3321. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3322. u32 txflags, rxflags;
  3323. int i;
  3324. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3325. u32 local_adv = 0, remote_adv = 0;
  3326. if (txflags & ANEG_CFG_PS1)
  3327. local_adv |= ADVERTISE_1000XPAUSE;
  3328. if (txflags & ANEG_CFG_PS2)
  3329. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3330. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3331. remote_adv |= LPA_1000XPAUSE;
  3332. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3333. remote_adv |= LPA_1000XPAUSE_ASYM;
  3334. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3335. current_link_up = 1;
  3336. }
  3337. for (i = 0; i < 30; i++) {
  3338. udelay(20);
  3339. tw32_f(MAC_STATUS,
  3340. (MAC_STATUS_SYNC_CHANGED |
  3341. MAC_STATUS_CFG_CHANGED));
  3342. udelay(40);
  3343. if ((tr32(MAC_STATUS) &
  3344. (MAC_STATUS_SYNC_CHANGED |
  3345. MAC_STATUS_CFG_CHANGED)) == 0)
  3346. break;
  3347. }
  3348. mac_status = tr32(MAC_STATUS);
  3349. if (current_link_up == 0 &&
  3350. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3351. !(mac_status & MAC_STATUS_RCVD_CFG))
  3352. current_link_up = 1;
  3353. } else {
  3354. tg3_setup_flow_control(tp, 0, 0);
  3355. /* Forcing 1000FD link up. */
  3356. current_link_up = 1;
  3357. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3358. udelay(40);
  3359. tw32_f(MAC_MODE, tp->mac_mode);
  3360. udelay(40);
  3361. }
  3362. out:
  3363. return current_link_up;
  3364. }
  3365. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3366. {
  3367. u32 orig_pause_cfg;
  3368. u16 orig_active_speed;
  3369. u8 orig_active_duplex;
  3370. u32 mac_status;
  3371. int current_link_up;
  3372. int i;
  3373. orig_pause_cfg = tp->link_config.active_flowctrl;
  3374. orig_active_speed = tp->link_config.active_speed;
  3375. orig_active_duplex = tp->link_config.active_duplex;
  3376. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3377. netif_carrier_ok(tp->dev) &&
  3378. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3379. mac_status = tr32(MAC_STATUS);
  3380. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3381. MAC_STATUS_SIGNAL_DET |
  3382. MAC_STATUS_CFG_CHANGED |
  3383. MAC_STATUS_RCVD_CFG);
  3384. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3385. MAC_STATUS_SIGNAL_DET)) {
  3386. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3387. MAC_STATUS_CFG_CHANGED));
  3388. return 0;
  3389. }
  3390. }
  3391. tw32_f(MAC_TX_AUTO_NEG, 0);
  3392. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3393. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3394. tw32_f(MAC_MODE, tp->mac_mode);
  3395. udelay(40);
  3396. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3397. tg3_init_bcm8002(tp);
  3398. /* Enable link change event even when serdes polling. */
  3399. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3400. udelay(40);
  3401. current_link_up = 0;
  3402. mac_status = tr32(MAC_STATUS);
  3403. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3404. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3405. else
  3406. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3407. tp->napi[0].hw_status->status =
  3408. (SD_STATUS_UPDATED |
  3409. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3410. for (i = 0; i < 100; i++) {
  3411. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3412. MAC_STATUS_CFG_CHANGED));
  3413. udelay(5);
  3414. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3415. MAC_STATUS_CFG_CHANGED |
  3416. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3417. break;
  3418. }
  3419. mac_status = tr32(MAC_STATUS);
  3420. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3421. current_link_up = 0;
  3422. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3423. tp->serdes_counter == 0) {
  3424. tw32_f(MAC_MODE, (tp->mac_mode |
  3425. MAC_MODE_SEND_CONFIGS));
  3426. udelay(1);
  3427. tw32_f(MAC_MODE, tp->mac_mode);
  3428. }
  3429. }
  3430. if (current_link_up == 1) {
  3431. tp->link_config.active_speed = SPEED_1000;
  3432. tp->link_config.active_duplex = DUPLEX_FULL;
  3433. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3434. LED_CTRL_LNKLED_OVERRIDE |
  3435. LED_CTRL_1000MBPS_ON));
  3436. } else {
  3437. tp->link_config.active_speed = SPEED_INVALID;
  3438. tp->link_config.active_duplex = DUPLEX_INVALID;
  3439. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3440. LED_CTRL_LNKLED_OVERRIDE |
  3441. LED_CTRL_TRAFFIC_OVERRIDE));
  3442. }
  3443. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3444. if (current_link_up)
  3445. netif_carrier_on(tp->dev);
  3446. else
  3447. netif_carrier_off(tp->dev);
  3448. tg3_link_report(tp);
  3449. } else {
  3450. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3451. if (orig_pause_cfg != now_pause_cfg ||
  3452. orig_active_speed != tp->link_config.active_speed ||
  3453. orig_active_duplex != tp->link_config.active_duplex)
  3454. tg3_link_report(tp);
  3455. }
  3456. return 0;
  3457. }
  3458. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3459. {
  3460. int current_link_up, err = 0;
  3461. u32 bmsr, bmcr;
  3462. u16 current_speed;
  3463. u8 current_duplex;
  3464. u32 local_adv, remote_adv;
  3465. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3466. tw32_f(MAC_MODE, tp->mac_mode);
  3467. udelay(40);
  3468. tw32(MAC_EVENT, 0);
  3469. tw32_f(MAC_STATUS,
  3470. (MAC_STATUS_SYNC_CHANGED |
  3471. MAC_STATUS_CFG_CHANGED |
  3472. MAC_STATUS_MI_COMPLETION |
  3473. MAC_STATUS_LNKSTATE_CHANGED));
  3474. udelay(40);
  3475. if (force_reset)
  3476. tg3_phy_reset(tp);
  3477. current_link_up = 0;
  3478. current_speed = SPEED_INVALID;
  3479. current_duplex = DUPLEX_INVALID;
  3480. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3481. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3482. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3483. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3484. bmsr |= BMSR_LSTATUS;
  3485. else
  3486. bmsr &= ~BMSR_LSTATUS;
  3487. }
  3488. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3489. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3490. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3491. /* do nothing, just check for link up at the end */
  3492. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3493. u32 adv, new_adv;
  3494. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3495. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3496. ADVERTISE_1000XPAUSE |
  3497. ADVERTISE_1000XPSE_ASYM |
  3498. ADVERTISE_SLCT);
  3499. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3500. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3501. new_adv |= ADVERTISE_1000XHALF;
  3502. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3503. new_adv |= ADVERTISE_1000XFULL;
  3504. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3505. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3506. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3507. tg3_writephy(tp, MII_BMCR, bmcr);
  3508. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3509. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3510. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3511. return err;
  3512. }
  3513. } else {
  3514. u32 new_bmcr;
  3515. bmcr &= ~BMCR_SPEED1000;
  3516. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3517. if (tp->link_config.duplex == DUPLEX_FULL)
  3518. new_bmcr |= BMCR_FULLDPLX;
  3519. if (new_bmcr != bmcr) {
  3520. /* BMCR_SPEED1000 is a reserved bit that needs
  3521. * to be set on write.
  3522. */
  3523. new_bmcr |= BMCR_SPEED1000;
  3524. /* Force a linkdown */
  3525. if (netif_carrier_ok(tp->dev)) {
  3526. u32 adv;
  3527. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3528. adv &= ~(ADVERTISE_1000XFULL |
  3529. ADVERTISE_1000XHALF |
  3530. ADVERTISE_SLCT);
  3531. tg3_writephy(tp, MII_ADVERTISE, adv);
  3532. tg3_writephy(tp, MII_BMCR, bmcr |
  3533. BMCR_ANRESTART |
  3534. BMCR_ANENABLE);
  3535. udelay(10);
  3536. netif_carrier_off(tp->dev);
  3537. }
  3538. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3539. bmcr = new_bmcr;
  3540. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3541. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3542. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3543. ASIC_REV_5714) {
  3544. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3545. bmsr |= BMSR_LSTATUS;
  3546. else
  3547. bmsr &= ~BMSR_LSTATUS;
  3548. }
  3549. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3550. }
  3551. }
  3552. if (bmsr & BMSR_LSTATUS) {
  3553. current_speed = SPEED_1000;
  3554. current_link_up = 1;
  3555. if (bmcr & BMCR_FULLDPLX)
  3556. current_duplex = DUPLEX_FULL;
  3557. else
  3558. current_duplex = DUPLEX_HALF;
  3559. local_adv = 0;
  3560. remote_adv = 0;
  3561. if (bmcr & BMCR_ANENABLE) {
  3562. u32 common;
  3563. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3564. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3565. common = local_adv & remote_adv;
  3566. if (common & (ADVERTISE_1000XHALF |
  3567. ADVERTISE_1000XFULL)) {
  3568. if (common & ADVERTISE_1000XFULL)
  3569. current_duplex = DUPLEX_FULL;
  3570. else
  3571. current_duplex = DUPLEX_HALF;
  3572. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3573. /* Link is up via parallel detect */
  3574. } else {
  3575. current_link_up = 0;
  3576. }
  3577. }
  3578. }
  3579. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3580. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3581. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3582. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3583. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3584. tw32_f(MAC_MODE, tp->mac_mode);
  3585. udelay(40);
  3586. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3587. tp->link_config.active_speed = current_speed;
  3588. tp->link_config.active_duplex = current_duplex;
  3589. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3590. if (current_link_up)
  3591. netif_carrier_on(tp->dev);
  3592. else {
  3593. netif_carrier_off(tp->dev);
  3594. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3595. }
  3596. tg3_link_report(tp);
  3597. }
  3598. return err;
  3599. }
  3600. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3601. {
  3602. if (tp->serdes_counter) {
  3603. /* Give autoneg time to complete. */
  3604. tp->serdes_counter--;
  3605. return;
  3606. }
  3607. if (!netif_carrier_ok(tp->dev) &&
  3608. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3609. u32 bmcr;
  3610. tg3_readphy(tp, MII_BMCR, &bmcr);
  3611. if (bmcr & BMCR_ANENABLE) {
  3612. u32 phy1, phy2;
  3613. /* Select shadow register 0x1f */
  3614. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3615. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3616. /* Select expansion interrupt status register */
  3617. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3618. MII_TG3_DSP_EXP1_INT_STAT);
  3619. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3620. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3621. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3622. /* We have signal detect and not receiving
  3623. * config code words, link is up by parallel
  3624. * detection.
  3625. */
  3626. bmcr &= ~BMCR_ANENABLE;
  3627. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3628. tg3_writephy(tp, MII_BMCR, bmcr);
  3629. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3630. }
  3631. }
  3632. } else if (netif_carrier_ok(tp->dev) &&
  3633. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3634. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3635. u32 phy2;
  3636. /* Select expansion interrupt status register */
  3637. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3638. MII_TG3_DSP_EXP1_INT_STAT);
  3639. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3640. if (phy2 & 0x20) {
  3641. u32 bmcr;
  3642. /* Config code words received, turn on autoneg. */
  3643. tg3_readphy(tp, MII_BMCR, &bmcr);
  3644. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3645. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3646. }
  3647. }
  3648. }
  3649. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3650. {
  3651. int err;
  3652. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3653. err = tg3_setup_fiber_phy(tp, force_reset);
  3654. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3655. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3656. else
  3657. err = tg3_setup_copper_phy(tp, force_reset);
  3658. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3659. u32 val, scale;
  3660. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3661. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3662. scale = 65;
  3663. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3664. scale = 6;
  3665. else
  3666. scale = 12;
  3667. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3668. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3669. tw32(GRC_MISC_CFG, val);
  3670. }
  3671. if (tp->link_config.active_speed == SPEED_1000 &&
  3672. tp->link_config.active_duplex == DUPLEX_HALF)
  3673. tw32(MAC_TX_LENGTHS,
  3674. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3675. (6 << TX_LENGTHS_IPG_SHIFT) |
  3676. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3677. else
  3678. tw32(MAC_TX_LENGTHS,
  3679. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3680. (6 << TX_LENGTHS_IPG_SHIFT) |
  3681. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3682. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3683. if (netif_carrier_ok(tp->dev)) {
  3684. tw32(HOSTCC_STAT_COAL_TICKS,
  3685. tp->coal.stats_block_coalesce_usecs);
  3686. } else {
  3687. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3688. }
  3689. }
  3690. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3691. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3692. if (!netif_carrier_ok(tp->dev))
  3693. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3694. tp->pwrmgmt_thresh;
  3695. else
  3696. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3697. tw32(PCIE_PWR_MGMT_THRESH, val);
  3698. }
  3699. return err;
  3700. }
  3701. static inline int tg3_irq_sync(struct tg3 *tp)
  3702. {
  3703. return tp->irq_sync;
  3704. }
  3705. /* This is called whenever we suspect that the system chipset is re-
  3706. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3707. * is bogus tx completions. We try to recover by setting the
  3708. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3709. * in the workqueue.
  3710. */
  3711. static void tg3_tx_recover(struct tg3 *tp)
  3712. {
  3713. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3714. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3715. netdev_warn(tp->dev,
  3716. "The system may be re-ordering memory-mapped I/O "
  3717. "cycles to the network device, attempting to recover. "
  3718. "Please report the problem to the driver maintainer "
  3719. "and include system chipset information.\n");
  3720. spin_lock(&tp->lock);
  3721. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3722. spin_unlock(&tp->lock);
  3723. }
  3724. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3725. {
  3726. /* Tell compiler to fetch tx indices from memory. */
  3727. barrier();
  3728. return tnapi->tx_pending -
  3729. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3730. }
  3731. /* Tigon3 never reports partial packet sends. So we do not
  3732. * need special logic to handle SKBs that have not had all
  3733. * of their frags sent yet, like SunGEM does.
  3734. */
  3735. static void tg3_tx(struct tg3_napi *tnapi)
  3736. {
  3737. struct tg3 *tp = tnapi->tp;
  3738. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3739. u32 sw_idx = tnapi->tx_cons;
  3740. struct netdev_queue *txq;
  3741. int index = tnapi - tp->napi;
  3742. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3743. index--;
  3744. txq = netdev_get_tx_queue(tp->dev, index);
  3745. while (sw_idx != hw_idx) {
  3746. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3747. struct sk_buff *skb = ri->skb;
  3748. int i, tx_bug = 0;
  3749. if (unlikely(skb == NULL)) {
  3750. tg3_tx_recover(tp);
  3751. return;
  3752. }
  3753. pci_unmap_single(tp->pdev,
  3754. dma_unmap_addr(ri, mapping),
  3755. skb_headlen(skb),
  3756. PCI_DMA_TODEVICE);
  3757. ri->skb = NULL;
  3758. sw_idx = NEXT_TX(sw_idx);
  3759. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3760. ri = &tnapi->tx_buffers[sw_idx];
  3761. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3762. tx_bug = 1;
  3763. pci_unmap_page(tp->pdev,
  3764. dma_unmap_addr(ri, mapping),
  3765. skb_shinfo(skb)->frags[i].size,
  3766. PCI_DMA_TODEVICE);
  3767. sw_idx = NEXT_TX(sw_idx);
  3768. }
  3769. dev_kfree_skb(skb);
  3770. if (unlikely(tx_bug)) {
  3771. tg3_tx_recover(tp);
  3772. return;
  3773. }
  3774. }
  3775. tnapi->tx_cons = sw_idx;
  3776. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3777. * before checking for netif_queue_stopped(). Without the
  3778. * memory barrier, there is a small possibility that tg3_start_xmit()
  3779. * will miss it and cause the queue to be stopped forever.
  3780. */
  3781. smp_mb();
  3782. if (unlikely(netif_tx_queue_stopped(txq) &&
  3783. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3784. __netif_tx_lock(txq, smp_processor_id());
  3785. if (netif_tx_queue_stopped(txq) &&
  3786. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3787. netif_tx_wake_queue(txq);
  3788. __netif_tx_unlock(txq);
  3789. }
  3790. }
  3791. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3792. {
  3793. if (!ri->skb)
  3794. return;
  3795. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3796. map_sz, PCI_DMA_FROMDEVICE);
  3797. dev_kfree_skb_any(ri->skb);
  3798. ri->skb = NULL;
  3799. }
  3800. /* Returns size of skb allocated or < 0 on error.
  3801. *
  3802. * We only need to fill in the address because the other members
  3803. * of the RX descriptor are invariant, see tg3_init_rings.
  3804. *
  3805. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3806. * posting buffers we only dirty the first cache line of the RX
  3807. * descriptor (containing the address). Whereas for the RX status
  3808. * buffers the cpu only reads the last cacheline of the RX descriptor
  3809. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3810. */
  3811. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3812. u32 opaque_key, u32 dest_idx_unmasked)
  3813. {
  3814. struct tg3_rx_buffer_desc *desc;
  3815. struct ring_info *map;
  3816. struct sk_buff *skb;
  3817. dma_addr_t mapping;
  3818. int skb_size, dest_idx;
  3819. switch (opaque_key) {
  3820. case RXD_OPAQUE_RING_STD:
  3821. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3822. desc = &tpr->rx_std[dest_idx];
  3823. map = &tpr->rx_std_buffers[dest_idx];
  3824. skb_size = tp->rx_pkt_map_sz;
  3825. break;
  3826. case RXD_OPAQUE_RING_JUMBO:
  3827. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3828. desc = &tpr->rx_jmb[dest_idx].std;
  3829. map = &tpr->rx_jmb_buffers[dest_idx];
  3830. skb_size = TG3_RX_JMB_MAP_SZ;
  3831. break;
  3832. default:
  3833. return -EINVAL;
  3834. }
  3835. /* Do not overwrite any of the map or rp information
  3836. * until we are sure we can commit to a new buffer.
  3837. *
  3838. * Callers depend upon this behavior and assume that
  3839. * we leave everything unchanged if we fail.
  3840. */
  3841. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3842. if (skb == NULL)
  3843. return -ENOMEM;
  3844. skb_reserve(skb, tp->rx_offset);
  3845. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3846. PCI_DMA_FROMDEVICE);
  3847. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3848. dev_kfree_skb(skb);
  3849. return -EIO;
  3850. }
  3851. map->skb = skb;
  3852. dma_unmap_addr_set(map, mapping, mapping);
  3853. desc->addr_hi = ((u64)mapping >> 32);
  3854. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3855. return skb_size;
  3856. }
  3857. /* We only need to move over in the address because the other
  3858. * members of the RX descriptor are invariant. See notes above
  3859. * tg3_alloc_rx_skb for full details.
  3860. */
  3861. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3862. struct tg3_rx_prodring_set *dpr,
  3863. u32 opaque_key, int src_idx,
  3864. u32 dest_idx_unmasked)
  3865. {
  3866. struct tg3 *tp = tnapi->tp;
  3867. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3868. struct ring_info *src_map, *dest_map;
  3869. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3870. int dest_idx;
  3871. switch (opaque_key) {
  3872. case RXD_OPAQUE_RING_STD:
  3873. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3874. dest_desc = &dpr->rx_std[dest_idx];
  3875. dest_map = &dpr->rx_std_buffers[dest_idx];
  3876. src_desc = &spr->rx_std[src_idx];
  3877. src_map = &spr->rx_std_buffers[src_idx];
  3878. break;
  3879. case RXD_OPAQUE_RING_JUMBO:
  3880. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3881. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3882. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3883. src_desc = &spr->rx_jmb[src_idx].std;
  3884. src_map = &spr->rx_jmb_buffers[src_idx];
  3885. break;
  3886. default:
  3887. return;
  3888. }
  3889. dest_map->skb = src_map->skb;
  3890. dma_unmap_addr_set(dest_map, mapping,
  3891. dma_unmap_addr(src_map, mapping));
  3892. dest_desc->addr_hi = src_desc->addr_hi;
  3893. dest_desc->addr_lo = src_desc->addr_lo;
  3894. /* Ensure that the update to the skb happens after the physical
  3895. * addresses have been transferred to the new BD location.
  3896. */
  3897. smp_wmb();
  3898. src_map->skb = NULL;
  3899. }
  3900. /* The RX ring scheme is composed of multiple rings which post fresh
  3901. * buffers to the chip, and one special ring the chip uses to report
  3902. * status back to the host.
  3903. *
  3904. * The special ring reports the status of received packets to the
  3905. * host. The chip does not write into the original descriptor the
  3906. * RX buffer was obtained from. The chip simply takes the original
  3907. * descriptor as provided by the host, updates the status and length
  3908. * field, then writes this into the next status ring entry.
  3909. *
  3910. * Each ring the host uses to post buffers to the chip is described
  3911. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3912. * it is first placed into the on-chip ram. When the packet's length
  3913. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3914. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3915. * which is within the range of the new packet's length is chosen.
  3916. *
  3917. * The "separate ring for rx status" scheme may sound queer, but it makes
  3918. * sense from a cache coherency perspective. If only the host writes
  3919. * to the buffer post rings, and only the chip writes to the rx status
  3920. * rings, then cache lines never move beyond shared-modified state.
  3921. * If both the host and chip were to write into the same ring, cache line
  3922. * eviction could occur since both entities want it in an exclusive state.
  3923. */
  3924. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3925. {
  3926. struct tg3 *tp = tnapi->tp;
  3927. u32 work_mask, rx_std_posted = 0;
  3928. u32 std_prod_idx, jmb_prod_idx;
  3929. u32 sw_idx = tnapi->rx_rcb_ptr;
  3930. u16 hw_idx;
  3931. int received;
  3932. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  3933. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3934. /*
  3935. * We need to order the read of hw_idx and the read of
  3936. * the opaque cookie.
  3937. */
  3938. rmb();
  3939. work_mask = 0;
  3940. received = 0;
  3941. std_prod_idx = tpr->rx_std_prod_idx;
  3942. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3943. while (sw_idx != hw_idx && budget > 0) {
  3944. struct ring_info *ri;
  3945. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3946. unsigned int len;
  3947. struct sk_buff *skb;
  3948. dma_addr_t dma_addr;
  3949. u32 opaque_key, desc_idx, *post_ptr;
  3950. bool hw_vlan __maybe_unused = false;
  3951. u16 vtag __maybe_unused = 0;
  3952. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3953. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3954. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3955. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  3956. dma_addr = dma_unmap_addr(ri, mapping);
  3957. skb = ri->skb;
  3958. post_ptr = &std_prod_idx;
  3959. rx_std_posted++;
  3960. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3961. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  3962. dma_addr = dma_unmap_addr(ri, mapping);
  3963. skb = ri->skb;
  3964. post_ptr = &jmb_prod_idx;
  3965. } else
  3966. goto next_pkt_nopost;
  3967. work_mask |= opaque_key;
  3968. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3969. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3970. drop_it:
  3971. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3972. desc_idx, *post_ptr);
  3973. drop_it_no_recycle:
  3974. /* Other statistics kept track of by card. */
  3975. tp->rx_dropped++;
  3976. goto next_pkt;
  3977. }
  3978. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3979. ETH_FCS_LEN;
  3980. if (len > TG3_RX_COPY_THRESH(tp)) {
  3981. int skb_size;
  3982. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3983. *post_ptr);
  3984. if (skb_size < 0)
  3985. goto drop_it;
  3986. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3987. PCI_DMA_FROMDEVICE);
  3988. /* Ensure that the update to the skb happens
  3989. * after the usage of the old DMA mapping.
  3990. */
  3991. smp_wmb();
  3992. ri->skb = NULL;
  3993. skb_put(skb, len);
  3994. } else {
  3995. struct sk_buff *copy_skb;
  3996. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3997. desc_idx, *post_ptr);
  3998. copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
  3999. TG3_RAW_IP_ALIGN);
  4000. if (copy_skb == NULL)
  4001. goto drop_it_no_recycle;
  4002. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
  4003. skb_put(copy_skb, len);
  4004. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4005. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4006. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4007. /* We'll reuse the original ring buffer. */
  4008. skb = copy_skb;
  4009. }
  4010. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  4011. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4012. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4013. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4014. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4015. else
  4016. skb_checksum_none_assert(skb);
  4017. skb->protocol = eth_type_trans(skb, tp->dev);
  4018. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4019. skb->protocol != htons(ETH_P_8021Q)) {
  4020. dev_kfree_skb(skb);
  4021. goto drop_it_no_recycle;
  4022. }
  4023. if (desc->type_flags & RXD_FLAG_VLAN &&
  4024. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
  4025. vtag = desc->err_vlan & RXD_VLAN_MASK;
  4026. #if TG3_VLAN_TAG_USED
  4027. if (tp->vlgrp)
  4028. hw_vlan = true;
  4029. else
  4030. #endif
  4031. {
  4032. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  4033. __skb_push(skb, VLAN_HLEN);
  4034. memmove(ve, skb->data + VLAN_HLEN,
  4035. ETH_ALEN * 2);
  4036. ve->h_vlan_proto = htons(ETH_P_8021Q);
  4037. ve->h_vlan_TCI = htons(vtag);
  4038. }
  4039. }
  4040. #if TG3_VLAN_TAG_USED
  4041. if (hw_vlan)
  4042. vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
  4043. else
  4044. #endif
  4045. napi_gro_receive(&tnapi->napi, skb);
  4046. received++;
  4047. budget--;
  4048. next_pkt:
  4049. (*post_ptr)++;
  4050. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4051. tpr->rx_std_prod_idx = std_prod_idx &
  4052. tp->rx_std_ring_mask;
  4053. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4054. tpr->rx_std_prod_idx);
  4055. work_mask &= ~RXD_OPAQUE_RING_STD;
  4056. rx_std_posted = 0;
  4057. }
  4058. next_pkt_nopost:
  4059. sw_idx++;
  4060. sw_idx &= tp->rx_ret_ring_mask;
  4061. /* Refresh hw_idx to see if there is new work */
  4062. if (sw_idx == hw_idx) {
  4063. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4064. rmb();
  4065. }
  4066. }
  4067. /* ACK the status ring. */
  4068. tnapi->rx_rcb_ptr = sw_idx;
  4069. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4070. /* Refill RX ring(s). */
  4071. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4072. if (work_mask & RXD_OPAQUE_RING_STD) {
  4073. tpr->rx_std_prod_idx = std_prod_idx &
  4074. tp->rx_std_ring_mask;
  4075. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4076. tpr->rx_std_prod_idx);
  4077. }
  4078. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4079. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4080. tp->rx_jmb_ring_mask;
  4081. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4082. tpr->rx_jmb_prod_idx);
  4083. }
  4084. mmiowb();
  4085. } else if (work_mask) {
  4086. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4087. * updated before the producer indices can be updated.
  4088. */
  4089. smp_wmb();
  4090. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4091. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4092. if (tnapi != &tp->napi[1])
  4093. napi_schedule(&tp->napi[1].napi);
  4094. }
  4095. return received;
  4096. }
  4097. static void tg3_poll_link(struct tg3 *tp)
  4098. {
  4099. /* handle link change and other phy events */
  4100. if (!(tp->tg3_flags &
  4101. (TG3_FLAG_USE_LINKCHG_REG |
  4102. TG3_FLAG_POLL_SERDES))) {
  4103. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4104. if (sblk->status & SD_STATUS_LINK_CHG) {
  4105. sblk->status = SD_STATUS_UPDATED |
  4106. (sblk->status & ~SD_STATUS_LINK_CHG);
  4107. spin_lock(&tp->lock);
  4108. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4109. tw32_f(MAC_STATUS,
  4110. (MAC_STATUS_SYNC_CHANGED |
  4111. MAC_STATUS_CFG_CHANGED |
  4112. MAC_STATUS_MI_COMPLETION |
  4113. MAC_STATUS_LNKSTATE_CHANGED));
  4114. udelay(40);
  4115. } else
  4116. tg3_setup_phy(tp, 0);
  4117. spin_unlock(&tp->lock);
  4118. }
  4119. }
  4120. }
  4121. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4122. struct tg3_rx_prodring_set *dpr,
  4123. struct tg3_rx_prodring_set *spr)
  4124. {
  4125. u32 si, di, cpycnt, src_prod_idx;
  4126. int i, err = 0;
  4127. while (1) {
  4128. src_prod_idx = spr->rx_std_prod_idx;
  4129. /* Make sure updates to the rx_std_buffers[] entries and the
  4130. * standard producer index are seen in the correct order.
  4131. */
  4132. smp_rmb();
  4133. if (spr->rx_std_cons_idx == src_prod_idx)
  4134. break;
  4135. if (spr->rx_std_cons_idx < src_prod_idx)
  4136. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4137. else
  4138. cpycnt = tp->rx_std_ring_mask + 1 -
  4139. spr->rx_std_cons_idx;
  4140. cpycnt = min(cpycnt,
  4141. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4142. si = spr->rx_std_cons_idx;
  4143. di = dpr->rx_std_prod_idx;
  4144. for (i = di; i < di + cpycnt; i++) {
  4145. if (dpr->rx_std_buffers[i].skb) {
  4146. cpycnt = i - di;
  4147. err = -ENOSPC;
  4148. break;
  4149. }
  4150. }
  4151. if (!cpycnt)
  4152. break;
  4153. /* Ensure that updates to the rx_std_buffers ring and the
  4154. * shadowed hardware producer ring from tg3_recycle_skb() are
  4155. * ordered correctly WRT the skb check above.
  4156. */
  4157. smp_rmb();
  4158. memcpy(&dpr->rx_std_buffers[di],
  4159. &spr->rx_std_buffers[si],
  4160. cpycnt * sizeof(struct ring_info));
  4161. for (i = 0; i < cpycnt; i++, di++, si++) {
  4162. struct tg3_rx_buffer_desc *sbd, *dbd;
  4163. sbd = &spr->rx_std[si];
  4164. dbd = &dpr->rx_std[di];
  4165. dbd->addr_hi = sbd->addr_hi;
  4166. dbd->addr_lo = sbd->addr_lo;
  4167. }
  4168. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4169. tp->rx_std_ring_mask;
  4170. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4171. tp->rx_std_ring_mask;
  4172. }
  4173. while (1) {
  4174. src_prod_idx = spr->rx_jmb_prod_idx;
  4175. /* Make sure updates to the rx_jmb_buffers[] entries and
  4176. * the jumbo producer index are seen in the correct order.
  4177. */
  4178. smp_rmb();
  4179. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4180. break;
  4181. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4182. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4183. else
  4184. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4185. spr->rx_jmb_cons_idx;
  4186. cpycnt = min(cpycnt,
  4187. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4188. si = spr->rx_jmb_cons_idx;
  4189. di = dpr->rx_jmb_prod_idx;
  4190. for (i = di; i < di + cpycnt; i++) {
  4191. if (dpr->rx_jmb_buffers[i].skb) {
  4192. cpycnt = i - di;
  4193. err = -ENOSPC;
  4194. break;
  4195. }
  4196. }
  4197. if (!cpycnt)
  4198. break;
  4199. /* Ensure that updates to the rx_jmb_buffers ring and the
  4200. * shadowed hardware producer ring from tg3_recycle_skb() are
  4201. * ordered correctly WRT the skb check above.
  4202. */
  4203. smp_rmb();
  4204. memcpy(&dpr->rx_jmb_buffers[di],
  4205. &spr->rx_jmb_buffers[si],
  4206. cpycnt * sizeof(struct ring_info));
  4207. for (i = 0; i < cpycnt; i++, di++, si++) {
  4208. struct tg3_rx_buffer_desc *sbd, *dbd;
  4209. sbd = &spr->rx_jmb[si].std;
  4210. dbd = &dpr->rx_jmb[di].std;
  4211. dbd->addr_hi = sbd->addr_hi;
  4212. dbd->addr_lo = sbd->addr_lo;
  4213. }
  4214. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4215. tp->rx_jmb_ring_mask;
  4216. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4217. tp->rx_jmb_ring_mask;
  4218. }
  4219. return err;
  4220. }
  4221. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4222. {
  4223. struct tg3 *tp = tnapi->tp;
  4224. /* run TX completion thread */
  4225. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4226. tg3_tx(tnapi);
  4227. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4228. return work_done;
  4229. }
  4230. /* run RX thread, within the bounds set by NAPI.
  4231. * All RX "locking" is done by ensuring outside
  4232. * code synchronizes with tg3->napi.poll()
  4233. */
  4234. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4235. work_done += tg3_rx(tnapi, budget - work_done);
  4236. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4237. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4238. int i, err = 0;
  4239. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4240. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4241. for (i = 1; i < tp->irq_cnt; i++)
  4242. err |= tg3_rx_prodring_xfer(tp, dpr,
  4243. &tp->napi[i].prodring);
  4244. wmb();
  4245. if (std_prod_idx != dpr->rx_std_prod_idx)
  4246. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4247. dpr->rx_std_prod_idx);
  4248. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4249. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4250. dpr->rx_jmb_prod_idx);
  4251. mmiowb();
  4252. if (err)
  4253. tw32_f(HOSTCC_MODE, tp->coal_now);
  4254. }
  4255. return work_done;
  4256. }
  4257. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4258. {
  4259. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4260. struct tg3 *tp = tnapi->tp;
  4261. int work_done = 0;
  4262. struct tg3_hw_status *sblk = tnapi->hw_status;
  4263. while (1) {
  4264. work_done = tg3_poll_work(tnapi, work_done, budget);
  4265. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4266. goto tx_recovery;
  4267. if (unlikely(work_done >= budget))
  4268. break;
  4269. /* tp->last_tag is used in tg3_int_reenable() below
  4270. * to tell the hw how much work has been processed,
  4271. * so we must read it before checking for more work.
  4272. */
  4273. tnapi->last_tag = sblk->status_tag;
  4274. tnapi->last_irq_tag = tnapi->last_tag;
  4275. rmb();
  4276. /* check for RX/TX work to do */
  4277. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4278. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4279. napi_complete(napi);
  4280. /* Reenable interrupts. */
  4281. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4282. mmiowb();
  4283. break;
  4284. }
  4285. }
  4286. return work_done;
  4287. tx_recovery:
  4288. /* work_done is guaranteed to be less than budget. */
  4289. napi_complete(napi);
  4290. schedule_work(&tp->reset_task);
  4291. return work_done;
  4292. }
  4293. static int tg3_poll(struct napi_struct *napi, int budget)
  4294. {
  4295. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4296. struct tg3 *tp = tnapi->tp;
  4297. int work_done = 0;
  4298. struct tg3_hw_status *sblk = tnapi->hw_status;
  4299. while (1) {
  4300. tg3_poll_link(tp);
  4301. work_done = tg3_poll_work(tnapi, work_done, budget);
  4302. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4303. goto tx_recovery;
  4304. if (unlikely(work_done >= budget))
  4305. break;
  4306. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4307. /* tp->last_tag is used in tg3_int_reenable() below
  4308. * to tell the hw how much work has been processed,
  4309. * so we must read it before checking for more work.
  4310. */
  4311. tnapi->last_tag = sblk->status_tag;
  4312. tnapi->last_irq_tag = tnapi->last_tag;
  4313. rmb();
  4314. } else
  4315. sblk->status &= ~SD_STATUS_UPDATED;
  4316. if (likely(!tg3_has_work(tnapi))) {
  4317. napi_complete(napi);
  4318. tg3_int_reenable(tnapi);
  4319. break;
  4320. }
  4321. }
  4322. return work_done;
  4323. tx_recovery:
  4324. /* work_done is guaranteed to be less than budget. */
  4325. napi_complete(napi);
  4326. schedule_work(&tp->reset_task);
  4327. return work_done;
  4328. }
  4329. static void tg3_napi_disable(struct tg3 *tp)
  4330. {
  4331. int i;
  4332. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4333. napi_disable(&tp->napi[i].napi);
  4334. }
  4335. static void tg3_napi_enable(struct tg3 *tp)
  4336. {
  4337. int i;
  4338. for (i = 0; i < tp->irq_cnt; i++)
  4339. napi_enable(&tp->napi[i].napi);
  4340. }
  4341. static void tg3_napi_init(struct tg3 *tp)
  4342. {
  4343. int i;
  4344. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4345. for (i = 1; i < tp->irq_cnt; i++)
  4346. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4347. }
  4348. static void tg3_napi_fini(struct tg3 *tp)
  4349. {
  4350. int i;
  4351. for (i = 0; i < tp->irq_cnt; i++)
  4352. netif_napi_del(&tp->napi[i].napi);
  4353. }
  4354. static inline void tg3_netif_stop(struct tg3 *tp)
  4355. {
  4356. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4357. tg3_napi_disable(tp);
  4358. netif_tx_disable(tp->dev);
  4359. }
  4360. static inline void tg3_netif_start(struct tg3 *tp)
  4361. {
  4362. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4363. * appropriate so long as all callers are assured to
  4364. * have free tx slots (such as after tg3_init_hw)
  4365. */
  4366. netif_tx_wake_all_queues(tp->dev);
  4367. tg3_napi_enable(tp);
  4368. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4369. tg3_enable_ints(tp);
  4370. }
  4371. static void tg3_irq_quiesce(struct tg3 *tp)
  4372. {
  4373. int i;
  4374. BUG_ON(tp->irq_sync);
  4375. tp->irq_sync = 1;
  4376. smp_mb();
  4377. for (i = 0; i < tp->irq_cnt; i++)
  4378. synchronize_irq(tp->napi[i].irq_vec);
  4379. }
  4380. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4381. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4382. * with as well. Most of the time, this is not necessary except when
  4383. * shutting down the device.
  4384. */
  4385. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4386. {
  4387. spin_lock_bh(&tp->lock);
  4388. if (irq_sync)
  4389. tg3_irq_quiesce(tp);
  4390. }
  4391. static inline void tg3_full_unlock(struct tg3 *tp)
  4392. {
  4393. spin_unlock_bh(&tp->lock);
  4394. }
  4395. /* One-shot MSI handler - Chip automatically disables interrupt
  4396. * after sending MSI so driver doesn't have to do it.
  4397. */
  4398. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4399. {
  4400. struct tg3_napi *tnapi = dev_id;
  4401. struct tg3 *tp = tnapi->tp;
  4402. prefetch(tnapi->hw_status);
  4403. if (tnapi->rx_rcb)
  4404. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4405. if (likely(!tg3_irq_sync(tp)))
  4406. napi_schedule(&tnapi->napi);
  4407. return IRQ_HANDLED;
  4408. }
  4409. /* MSI ISR - No need to check for interrupt sharing and no need to
  4410. * flush status block and interrupt mailbox. PCI ordering rules
  4411. * guarantee that MSI will arrive after the status block.
  4412. */
  4413. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4414. {
  4415. struct tg3_napi *tnapi = dev_id;
  4416. struct tg3 *tp = tnapi->tp;
  4417. prefetch(tnapi->hw_status);
  4418. if (tnapi->rx_rcb)
  4419. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4420. /*
  4421. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4422. * chip-internal interrupt pending events.
  4423. * Writing non-zero to intr-mbox-0 additional tells the
  4424. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4425. * event coalescing.
  4426. */
  4427. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4428. if (likely(!tg3_irq_sync(tp)))
  4429. napi_schedule(&tnapi->napi);
  4430. return IRQ_RETVAL(1);
  4431. }
  4432. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4433. {
  4434. struct tg3_napi *tnapi = dev_id;
  4435. struct tg3 *tp = tnapi->tp;
  4436. struct tg3_hw_status *sblk = tnapi->hw_status;
  4437. unsigned int handled = 1;
  4438. /* In INTx mode, it is possible for the interrupt to arrive at
  4439. * the CPU before the status block posted prior to the interrupt.
  4440. * Reading the PCI State register will confirm whether the
  4441. * interrupt is ours and will flush the status block.
  4442. */
  4443. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4444. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4445. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4446. handled = 0;
  4447. goto out;
  4448. }
  4449. }
  4450. /*
  4451. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4452. * chip-internal interrupt pending events.
  4453. * Writing non-zero to intr-mbox-0 additional tells the
  4454. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4455. * event coalescing.
  4456. *
  4457. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4458. * spurious interrupts. The flush impacts performance but
  4459. * excessive spurious interrupts can be worse in some cases.
  4460. */
  4461. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4462. if (tg3_irq_sync(tp))
  4463. goto out;
  4464. sblk->status &= ~SD_STATUS_UPDATED;
  4465. if (likely(tg3_has_work(tnapi))) {
  4466. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4467. napi_schedule(&tnapi->napi);
  4468. } else {
  4469. /* No work, shared interrupt perhaps? re-enable
  4470. * interrupts, and flush that PCI write
  4471. */
  4472. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4473. 0x00000000);
  4474. }
  4475. out:
  4476. return IRQ_RETVAL(handled);
  4477. }
  4478. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4479. {
  4480. struct tg3_napi *tnapi = dev_id;
  4481. struct tg3 *tp = tnapi->tp;
  4482. struct tg3_hw_status *sblk = tnapi->hw_status;
  4483. unsigned int handled = 1;
  4484. /* In INTx mode, it is possible for the interrupt to arrive at
  4485. * the CPU before the status block posted prior to the interrupt.
  4486. * Reading the PCI State register will confirm whether the
  4487. * interrupt is ours and will flush the status block.
  4488. */
  4489. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4490. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4491. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4492. handled = 0;
  4493. goto out;
  4494. }
  4495. }
  4496. /*
  4497. * writing any value to intr-mbox-0 clears PCI INTA# and
  4498. * chip-internal interrupt pending events.
  4499. * writing non-zero to intr-mbox-0 additional tells the
  4500. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4501. * event coalescing.
  4502. *
  4503. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4504. * spurious interrupts. The flush impacts performance but
  4505. * excessive spurious interrupts can be worse in some cases.
  4506. */
  4507. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4508. /*
  4509. * In a shared interrupt configuration, sometimes other devices'
  4510. * interrupts will scream. We record the current status tag here
  4511. * so that the above check can report that the screaming interrupts
  4512. * are unhandled. Eventually they will be silenced.
  4513. */
  4514. tnapi->last_irq_tag = sblk->status_tag;
  4515. if (tg3_irq_sync(tp))
  4516. goto out;
  4517. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4518. napi_schedule(&tnapi->napi);
  4519. out:
  4520. return IRQ_RETVAL(handled);
  4521. }
  4522. /* ISR for interrupt test */
  4523. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4524. {
  4525. struct tg3_napi *tnapi = dev_id;
  4526. struct tg3 *tp = tnapi->tp;
  4527. struct tg3_hw_status *sblk = tnapi->hw_status;
  4528. if ((sblk->status & SD_STATUS_UPDATED) ||
  4529. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4530. tg3_disable_ints(tp);
  4531. return IRQ_RETVAL(1);
  4532. }
  4533. return IRQ_RETVAL(0);
  4534. }
  4535. static int tg3_init_hw(struct tg3 *, int);
  4536. static int tg3_halt(struct tg3 *, int, int);
  4537. /* Restart hardware after configuration changes, self-test, etc.
  4538. * Invoked with tp->lock held.
  4539. */
  4540. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4541. __releases(tp->lock)
  4542. __acquires(tp->lock)
  4543. {
  4544. int err;
  4545. err = tg3_init_hw(tp, reset_phy);
  4546. if (err) {
  4547. netdev_err(tp->dev,
  4548. "Failed to re-initialize device, aborting\n");
  4549. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4550. tg3_full_unlock(tp);
  4551. del_timer_sync(&tp->timer);
  4552. tp->irq_sync = 0;
  4553. tg3_napi_enable(tp);
  4554. dev_close(tp->dev);
  4555. tg3_full_lock(tp, 0);
  4556. }
  4557. return err;
  4558. }
  4559. #ifdef CONFIG_NET_POLL_CONTROLLER
  4560. static void tg3_poll_controller(struct net_device *dev)
  4561. {
  4562. int i;
  4563. struct tg3 *tp = netdev_priv(dev);
  4564. for (i = 0; i < tp->irq_cnt; i++)
  4565. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4566. }
  4567. #endif
  4568. static void tg3_reset_task(struct work_struct *work)
  4569. {
  4570. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4571. int err;
  4572. unsigned int restart_timer;
  4573. tg3_full_lock(tp, 0);
  4574. if (!netif_running(tp->dev)) {
  4575. tg3_full_unlock(tp);
  4576. return;
  4577. }
  4578. tg3_full_unlock(tp);
  4579. tg3_phy_stop(tp);
  4580. tg3_netif_stop(tp);
  4581. tg3_full_lock(tp, 1);
  4582. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4583. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4584. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4585. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4586. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4587. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4588. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4589. }
  4590. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4591. err = tg3_init_hw(tp, 1);
  4592. if (err)
  4593. goto out;
  4594. tg3_netif_start(tp);
  4595. if (restart_timer)
  4596. mod_timer(&tp->timer, jiffies + 1);
  4597. out:
  4598. tg3_full_unlock(tp);
  4599. if (!err)
  4600. tg3_phy_start(tp);
  4601. }
  4602. static void tg3_dump_short_state(struct tg3 *tp)
  4603. {
  4604. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4605. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4606. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4607. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4608. }
  4609. static void tg3_tx_timeout(struct net_device *dev)
  4610. {
  4611. struct tg3 *tp = netdev_priv(dev);
  4612. if (netif_msg_tx_err(tp)) {
  4613. netdev_err(dev, "transmit timed out, resetting\n");
  4614. tg3_dump_short_state(tp);
  4615. }
  4616. schedule_work(&tp->reset_task);
  4617. }
  4618. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4619. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4620. {
  4621. u32 base = (u32) mapping & 0xffffffff;
  4622. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4623. }
  4624. /* Test for DMA addresses > 40-bit */
  4625. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4626. int len)
  4627. {
  4628. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4629. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4630. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4631. return 0;
  4632. #else
  4633. return 0;
  4634. #endif
  4635. }
  4636. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4637. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4638. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4639. struct sk_buff *skb, u32 last_plus_one,
  4640. u32 *start, u32 base_flags, u32 mss)
  4641. {
  4642. struct tg3 *tp = tnapi->tp;
  4643. struct sk_buff *new_skb;
  4644. dma_addr_t new_addr = 0;
  4645. u32 entry = *start;
  4646. int i, ret = 0;
  4647. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4648. new_skb = skb_copy(skb, GFP_ATOMIC);
  4649. else {
  4650. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4651. new_skb = skb_copy_expand(skb,
  4652. skb_headroom(skb) + more_headroom,
  4653. skb_tailroom(skb), GFP_ATOMIC);
  4654. }
  4655. if (!new_skb) {
  4656. ret = -1;
  4657. } else {
  4658. /* New SKB is guaranteed to be linear. */
  4659. entry = *start;
  4660. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4661. PCI_DMA_TODEVICE);
  4662. /* Make sure the mapping succeeded */
  4663. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4664. ret = -1;
  4665. dev_kfree_skb(new_skb);
  4666. new_skb = NULL;
  4667. /* Make sure new skb does not cross any 4G boundaries.
  4668. * Drop the packet if it does.
  4669. */
  4670. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4671. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4672. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4673. PCI_DMA_TODEVICE);
  4674. ret = -1;
  4675. dev_kfree_skb(new_skb);
  4676. new_skb = NULL;
  4677. } else {
  4678. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4679. base_flags, 1 | (mss << 1));
  4680. *start = NEXT_TX(entry);
  4681. }
  4682. }
  4683. /* Now clean up the sw ring entries. */
  4684. i = 0;
  4685. while (entry != last_plus_one) {
  4686. int len;
  4687. if (i == 0)
  4688. len = skb_headlen(skb);
  4689. else
  4690. len = skb_shinfo(skb)->frags[i-1].size;
  4691. pci_unmap_single(tp->pdev,
  4692. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4693. mapping),
  4694. len, PCI_DMA_TODEVICE);
  4695. if (i == 0) {
  4696. tnapi->tx_buffers[entry].skb = new_skb;
  4697. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4698. new_addr);
  4699. } else {
  4700. tnapi->tx_buffers[entry].skb = NULL;
  4701. }
  4702. entry = NEXT_TX(entry);
  4703. i++;
  4704. }
  4705. dev_kfree_skb(skb);
  4706. return ret;
  4707. }
  4708. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4709. dma_addr_t mapping, int len, u32 flags,
  4710. u32 mss_and_is_end)
  4711. {
  4712. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4713. int is_end = (mss_and_is_end & 0x1);
  4714. u32 mss = (mss_and_is_end >> 1);
  4715. u32 vlan_tag = 0;
  4716. if (is_end)
  4717. flags |= TXD_FLAG_END;
  4718. if (flags & TXD_FLAG_VLAN) {
  4719. vlan_tag = flags >> 16;
  4720. flags &= 0xffff;
  4721. }
  4722. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4723. txd->addr_hi = ((u64) mapping >> 32);
  4724. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4725. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4726. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4727. }
  4728. /* hard_start_xmit for devices that don't have any bugs and
  4729. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4730. */
  4731. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4732. struct net_device *dev)
  4733. {
  4734. struct tg3 *tp = netdev_priv(dev);
  4735. u32 len, entry, base_flags, mss;
  4736. dma_addr_t mapping;
  4737. struct tg3_napi *tnapi;
  4738. struct netdev_queue *txq;
  4739. unsigned int i, last;
  4740. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4741. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4742. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4743. tnapi++;
  4744. /* We are running in BH disabled context with netif_tx_lock
  4745. * and TX reclaim runs via tp->napi.poll inside of a software
  4746. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4747. * no IRQ context deadlocks to worry about either. Rejoice!
  4748. */
  4749. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4750. if (!netif_tx_queue_stopped(txq)) {
  4751. netif_tx_stop_queue(txq);
  4752. /* This is a hard error, log it. */
  4753. netdev_err(dev,
  4754. "BUG! Tx Ring full when queue awake!\n");
  4755. }
  4756. return NETDEV_TX_BUSY;
  4757. }
  4758. entry = tnapi->tx_prod;
  4759. base_flags = 0;
  4760. mss = skb_shinfo(skb)->gso_size;
  4761. if (mss) {
  4762. int tcp_opt_len, ip_tcp_len;
  4763. u32 hdrlen;
  4764. if (skb_header_cloned(skb) &&
  4765. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4766. dev_kfree_skb(skb);
  4767. goto out_unlock;
  4768. }
  4769. if (skb_is_gso_v6(skb)) {
  4770. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4771. } else {
  4772. struct iphdr *iph = ip_hdr(skb);
  4773. tcp_opt_len = tcp_optlen(skb);
  4774. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4775. iph->check = 0;
  4776. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4777. hdrlen = ip_tcp_len + tcp_opt_len;
  4778. }
  4779. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4780. mss |= (hdrlen & 0xc) << 12;
  4781. if (hdrlen & 0x10)
  4782. base_flags |= 0x00000010;
  4783. base_flags |= (hdrlen & 0x3e0) << 5;
  4784. } else
  4785. mss |= hdrlen << 9;
  4786. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4787. TXD_FLAG_CPU_POST_DMA);
  4788. tcp_hdr(skb)->check = 0;
  4789. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4790. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4791. }
  4792. #if TG3_VLAN_TAG_USED
  4793. if (vlan_tx_tag_present(skb))
  4794. base_flags |= (TXD_FLAG_VLAN |
  4795. (vlan_tx_tag_get(skb) << 16));
  4796. #endif
  4797. len = skb_headlen(skb);
  4798. /* Queue skb data, a.k.a. the main skb fragment. */
  4799. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4800. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4801. dev_kfree_skb(skb);
  4802. goto out_unlock;
  4803. }
  4804. tnapi->tx_buffers[entry].skb = skb;
  4805. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4806. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4807. !mss && skb->len > ETH_DATA_LEN)
  4808. base_flags |= TXD_FLAG_JMB_PKT;
  4809. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4810. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4811. entry = NEXT_TX(entry);
  4812. /* Now loop through additional data fragments, and queue them. */
  4813. if (skb_shinfo(skb)->nr_frags > 0) {
  4814. last = skb_shinfo(skb)->nr_frags - 1;
  4815. for (i = 0; i <= last; i++) {
  4816. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4817. len = frag->size;
  4818. mapping = pci_map_page(tp->pdev,
  4819. frag->page,
  4820. frag->page_offset,
  4821. len, PCI_DMA_TODEVICE);
  4822. if (pci_dma_mapping_error(tp->pdev, mapping))
  4823. goto dma_error;
  4824. tnapi->tx_buffers[entry].skb = NULL;
  4825. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4826. mapping);
  4827. tg3_set_txd(tnapi, entry, mapping, len,
  4828. base_flags, (i == last) | (mss << 1));
  4829. entry = NEXT_TX(entry);
  4830. }
  4831. }
  4832. /* Packets are ready, update Tx producer idx local and on card. */
  4833. tw32_tx_mbox(tnapi->prodmbox, entry);
  4834. tnapi->tx_prod = entry;
  4835. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4836. netif_tx_stop_queue(txq);
  4837. /* netif_tx_stop_queue() must be done before checking
  4838. * checking tx index in tg3_tx_avail() below, because in
  4839. * tg3_tx(), we update tx index before checking for
  4840. * netif_tx_queue_stopped().
  4841. */
  4842. smp_mb();
  4843. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4844. netif_tx_wake_queue(txq);
  4845. }
  4846. out_unlock:
  4847. mmiowb();
  4848. return NETDEV_TX_OK;
  4849. dma_error:
  4850. last = i;
  4851. entry = tnapi->tx_prod;
  4852. tnapi->tx_buffers[entry].skb = NULL;
  4853. pci_unmap_single(tp->pdev,
  4854. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4855. skb_headlen(skb),
  4856. PCI_DMA_TODEVICE);
  4857. for (i = 0; i <= last; i++) {
  4858. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4859. entry = NEXT_TX(entry);
  4860. pci_unmap_page(tp->pdev,
  4861. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4862. mapping),
  4863. frag->size, PCI_DMA_TODEVICE);
  4864. }
  4865. dev_kfree_skb(skb);
  4866. return NETDEV_TX_OK;
  4867. }
  4868. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4869. struct net_device *);
  4870. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4871. * TSO header is greater than 80 bytes.
  4872. */
  4873. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4874. {
  4875. struct sk_buff *segs, *nskb;
  4876. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4877. /* Estimate the number of fragments in the worst case */
  4878. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4879. netif_stop_queue(tp->dev);
  4880. /* netif_tx_stop_queue() must be done before checking
  4881. * checking tx index in tg3_tx_avail() below, because in
  4882. * tg3_tx(), we update tx index before checking for
  4883. * netif_tx_queue_stopped().
  4884. */
  4885. smp_mb();
  4886. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4887. return NETDEV_TX_BUSY;
  4888. netif_wake_queue(tp->dev);
  4889. }
  4890. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4891. if (IS_ERR(segs))
  4892. goto tg3_tso_bug_end;
  4893. do {
  4894. nskb = segs;
  4895. segs = segs->next;
  4896. nskb->next = NULL;
  4897. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4898. } while (segs);
  4899. tg3_tso_bug_end:
  4900. dev_kfree_skb(skb);
  4901. return NETDEV_TX_OK;
  4902. }
  4903. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4904. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4905. */
  4906. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4907. struct net_device *dev)
  4908. {
  4909. struct tg3 *tp = netdev_priv(dev);
  4910. u32 len, entry, base_flags, mss;
  4911. int would_hit_hwbug;
  4912. dma_addr_t mapping;
  4913. struct tg3_napi *tnapi;
  4914. struct netdev_queue *txq;
  4915. unsigned int i, last;
  4916. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4917. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4918. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4919. tnapi++;
  4920. /* We are running in BH disabled context with netif_tx_lock
  4921. * and TX reclaim runs via tp->napi.poll inside of a software
  4922. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4923. * no IRQ context deadlocks to worry about either. Rejoice!
  4924. */
  4925. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4926. if (!netif_tx_queue_stopped(txq)) {
  4927. netif_tx_stop_queue(txq);
  4928. /* This is a hard error, log it. */
  4929. netdev_err(dev,
  4930. "BUG! Tx Ring full when queue awake!\n");
  4931. }
  4932. return NETDEV_TX_BUSY;
  4933. }
  4934. entry = tnapi->tx_prod;
  4935. base_flags = 0;
  4936. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4937. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4938. mss = skb_shinfo(skb)->gso_size;
  4939. if (mss) {
  4940. struct iphdr *iph;
  4941. u32 tcp_opt_len, hdr_len;
  4942. if (skb_header_cloned(skb) &&
  4943. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4944. dev_kfree_skb(skb);
  4945. goto out_unlock;
  4946. }
  4947. iph = ip_hdr(skb);
  4948. tcp_opt_len = tcp_optlen(skb);
  4949. if (skb_is_gso_v6(skb)) {
  4950. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4951. } else {
  4952. u32 ip_tcp_len;
  4953. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4954. hdr_len = ip_tcp_len + tcp_opt_len;
  4955. iph->check = 0;
  4956. iph->tot_len = htons(mss + hdr_len);
  4957. }
  4958. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4959. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4960. return tg3_tso_bug(tp, skb);
  4961. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4962. TXD_FLAG_CPU_POST_DMA);
  4963. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4964. tcp_hdr(skb)->check = 0;
  4965. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4966. } else
  4967. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4968. iph->daddr, 0,
  4969. IPPROTO_TCP,
  4970. 0);
  4971. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4972. mss |= (hdr_len & 0xc) << 12;
  4973. if (hdr_len & 0x10)
  4974. base_flags |= 0x00000010;
  4975. base_flags |= (hdr_len & 0x3e0) << 5;
  4976. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4977. mss |= hdr_len << 9;
  4978. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4979. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4980. if (tcp_opt_len || iph->ihl > 5) {
  4981. int tsflags;
  4982. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4983. mss |= (tsflags << 11);
  4984. }
  4985. } else {
  4986. if (tcp_opt_len || iph->ihl > 5) {
  4987. int tsflags;
  4988. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4989. base_flags |= tsflags << 12;
  4990. }
  4991. }
  4992. }
  4993. #if TG3_VLAN_TAG_USED
  4994. if (vlan_tx_tag_present(skb))
  4995. base_flags |= (TXD_FLAG_VLAN |
  4996. (vlan_tx_tag_get(skb) << 16));
  4997. #endif
  4998. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4999. !mss && skb->len > ETH_DATA_LEN)
  5000. base_flags |= TXD_FLAG_JMB_PKT;
  5001. len = skb_headlen(skb);
  5002. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5003. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5004. dev_kfree_skb(skb);
  5005. goto out_unlock;
  5006. }
  5007. tnapi->tx_buffers[entry].skb = skb;
  5008. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5009. would_hit_hwbug = 0;
  5010. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  5011. would_hit_hwbug = 1;
  5012. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5013. tg3_4g_overflow_test(mapping, len))
  5014. would_hit_hwbug = 1;
  5015. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5016. tg3_40bit_overflow_test(tp, mapping, len))
  5017. would_hit_hwbug = 1;
  5018. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  5019. would_hit_hwbug = 1;
  5020. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5021. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5022. entry = NEXT_TX(entry);
  5023. /* Now loop through additional data fragments, and queue them. */
  5024. if (skb_shinfo(skb)->nr_frags > 0) {
  5025. last = skb_shinfo(skb)->nr_frags - 1;
  5026. for (i = 0; i <= last; i++) {
  5027. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5028. len = frag->size;
  5029. mapping = pci_map_page(tp->pdev,
  5030. frag->page,
  5031. frag->page_offset,
  5032. len, PCI_DMA_TODEVICE);
  5033. tnapi->tx_buffers[entry].skb = NULL;
  5034. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5035. mapping);
  5036. if (pci_dma_mapping_error(tp->pdev, mapping))
  5037. goto dma_error;
  5038. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  5039. len <= 8)
  5040. would_hit_hwbug = 1;
  5041. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  5042. tg3_4g_overflow_test(mapping, len))
  5043. would_hit_hwbug = 1;
  5044. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  5045. tg3_40bit_overflow_test(tp, mapping, len))
  5046. would_hit_hwbug = 1;
  5047. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5048. tg3_set_txd(tnapi, entry, mapping, len,
  5049. base_flags, (i == last)|(mss << 1));
  5050. else
  5051. tg3_set_txd(tnapi, entry, mapping, len,
  5052. base_flags, (i == last));
  5053. entry = NEXT_TX(entry);
  5054. }
  5055. }
  5056. if (would_hit_hwbug) {
  5057. u32 last_plus_one = entry;
  5058. u32 start;
  5059. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  5060. start &= (TG3_TX_RING_SIZE - 1);
  5061. /* If the workaround fails due to memory/mapping
  5062. * failure, silently drop this packet.
  5063. */
  5064. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  5065. &start, base_flags, mss))
  5066. goto out_unlock;
  5067. entry = start;
  5068. }
  5069. /* Packets are ready, update Tx producer idx local and on card. */
  5070. tw32_tx_mbox(tnapi->prodmbox, entry);
  5071. tnapi->tx_prod = entry;
  5072. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5073. netif_tx_stop_queue(txq);
  5074. /* netif_tx_stop_queue() must be done before checking
  5075. * checking tx index in tg3_tx_avail() below, because in
  5076. * tg3_tx(), we update tx index before checking for
  5077. * netif_tx_queue_stopped().
  5078. */
  5079. smp_mb();
  5080. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5081. netif_tx_wake_queue(txq);
  5082. }
  5083. out_unlock:
  5084. mmiowb();
  5085. return NETDEV_TX_OK;
  5086. dma_error:
  5087. last = i;
  5088. entry = tnapi->tx_prod;
  5089. tnapi->tx_buffers[entry].skb = NULL;
  5090. pci_unmap_single(tp->pdev,
  5091. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  5092. skb_headlen(skb),
  5093. PCI_DMA_TODEVICE);
  5094. for (i = 0; i <= last; i++) {
  5095. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5096. entry = NEXT_TX(entry);
  5097. pci_unmap_page(tp->pdev,
  5098. dma_unmap_addr(&tnapi->tx_buffers[entry],
  5099. mapping),
  5100. frag->size, PCI_DMA_TODEVICE);
  5101. }
  5102. dev_kfree_skb(skb);
  5103. return NETDEV_TX_OK;
  5104. }
  5105. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5106. int new_mtu)
  5107. {
  5108. dev->mtu = new_mtu;
  5109. if (new_mtu > ETH_DATA_LEN) {
  5110. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5111. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  5112. ethtool_op_set_tso(dev, 0);
  5113. } else {
  5114. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  5115. }
  5116. } else {
  5117. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5118. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  5119. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  5120. }
  5121. }
  5122. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5123. {
  5124. struct tg3 *tp = netdev_priv(dev);
  5125. int err;
  5126. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5127. return -EINVAL;
  5128. if (!netif_running(dev)) {
  5129. /* We'll just catch it later when the
  5130. * device is up'd.
  5131. */
  5132. tg3_set_mtu(dev, tp, new_mtu);
  5133. return 0;
  5134. }
  5135. tg3_phy_stop(tp);
  5136. tg3_netif_stop(tp);
  5137. tg3_full_lock(tp, 1);
  5138. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5139. tg3_set_mtu(dev, tp, new_mtu);
  5140. err = tg3_restart_hw(tp, 0);
  5141. if (!err)
  5142. tg3_netif_start(tp);
  5143. tg3_full_unlock(tp);
  5144. if (!err)
  5145. tg3_phy_start(tp);
  5146. return err;
  5147. }
  5148. static void tg3_rx_prodring_free(struct tg3 *tp,
  5149. struct tg3_rx_prodring_set *tpr)
  5150. {
  5151. int i;
  5152. if (tpr != &tp->napi[0].prodring) {
  5153. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5154. i = (i + 1) & tp->rx_std_ring_mask)
  5155. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5156. tp->rx_pkt_map_sz);
  5157. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5158. for (i = tpr->rx_jmb_cons_idx;
  5159. i != tpr->rx_jmb_prod_idx;
  5160. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5161. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5162. TG3_RX_JMB_MAP_SZ);
  5163. }
  5164. }
  5165. return;
  5166. }
  5167. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5168. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5169. tp->rx_pkt_map_sz);
  5170. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5171. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5172. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5173. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5174. TG3_RX_JMB_MAP_SZ);
  5175. }
  5176. }
  5177. /* Initialize rx rings for packet processing.
  5178. *
  5179. * The chip has been shut down and the driver detached from
  5180. * the networking, so no interrupts or new tx packets will
  5181. * end up in the driver. tp->{tx,}lock are held and thus
  5182. * we may not sleep.
  5183. */
  5184. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5185. struct tg3_rx_prodring_set *tpr)
  5186. {
  5187. u32 i, rx_pkt_dma_sz;
  5188. tpr->rx_std_cons_idx = 0;
  5189. tpr->rx_std_prod_idx = 0;
  5190. tpr->rx_jmb_cons_idx = 0;
  5191. tpr->rx_jmb_prod_idx = 0;
  5192. if (tpr != &tp->napi[0].prodring) {
  5193. memset(&tpr->rx_std_buffers[0], 0,
  5194. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5195. if (tpr->rx_jmb_buffers)
  5196. memset(&tpr->rx_jmb_buffers[0], 0,
  5197. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5198. goto done;
  5199. }
  5200. /* Zero out all descriptors. */
  5201. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5202. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5203. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5204. tp->dev->mtu > ETH_DATA_LEN)
  5205. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5206. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5207. /* Initialize invariants of the rings, we only set this
  5208. * stuff once. This works because the card does not
  5209. * write into the rx buffer posting rings.
  5210. */
  5211. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5212. struct tg3_rx_buffer_desc *rxd;
  5213. rxd = &tpr->rx_std[i];
  5214. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5215. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5216. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5217. (i << RXD_OPAQUE_INDEX_SHIFT));
  5218. }
  5219. /* Now allocate fresh SKBs for each rx ring. */
  5220. for (i = 0; i < tp->rx_pending; i++) {
  5221. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5222. netdev_warn(tp->dev,
  5223. "Using a smaller RX standard ring. Only "
  5224. "%d out of %d buffers were allocated "
  5225. "successfully\n", i, tp->rx_pending);
  5226. if (i == 0)
  5227. goto initfail;
  5228. tp->rx_pending = i;
  5229. break;
  5230. }
  5231. }
  5232. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ||
  5233. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5234. goto done;
  5235. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5236. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5237. goto done;
  5238. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5239. struct tg3_rx_buffer_desc *rxd;
  5240. rxd = &tpr->rx_jmb[i].std;
  5241. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5242. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5243. RXD_FLAG_JUMBO;
  5244. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5245. (i << RXD_OPAQUE_INDEX_SHIFT));
  5246. }
  5247. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5248. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5249. netdev_warn(tp->dev,
  5250. "Using a smaller RX jumbo ring. Only %d "
  5251. "out of %d buffers were allocated "
  5252. "successfully\n", i, tp->rx_jumbo_pending);
  5253. if (i == 0)
  5254. goto initfail;
  5255. tp->rx_jumbo_pending = i;
  5256. break;
  5257. }
  5258. }
  5259. done:
  5260. return 0;
  5261. initfail:
  5262. tg3_rx_prodring_free(tp, tpr);
  5263. return -ENOMEM;
  5264. }
  5265. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5266. struct tg3_rx_prodring_set *tpr)
  5267. {
  5268. kfree(tpr->rx_std_buffers);
  5269. tpr->rx_std_buffers = NULL;
  5270. kfree(tpr->rx_jmb_buffers);
  5271. tpr->rx_jmb_buffers = NULL;
  5272. if (tpr->rx_std) {
  5273. pci_free_consistent(tp->pdev, TG3_RX_STD_RING_BYTES(tp),
  5274. tpr->rx_std, tpr->rx_std_mapping);
  5275. tpr->rx_std = NULL;
  5276. }
  5277. if (tpr->rx_jmb) {
  5278. pci_free_consistent(tp->pdev, TG3_RX_JMB_RING_BYTES(tp),
  5279. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5280. tpr->rx_jmb = NULL;
  5281. }
  5282. }
  5283. static int tg3_rx_prodring_init(struct tg3 *tp,
  5284. struct tg3_rx_prodring_set *tpr)
  5285. {
  5286. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5287. GFP_KERNEL);
  5288. if (!tpr->rx_std_buffers)
  5289. return -ENOMEM;
  5290. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_STD_RING_BYTES(tp),
  5291. &tpr->rx_std_mapping);
  5292. if (!tpr->rx_std)
  5293. goto err_out;
  5294. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  5295. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  5296. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5297. GFP_KERNEL);
  5298. if (!tpr->rx_jmb_buffers)
  5299. goto err_out;
  5300. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5301. TG3_RX_JMB_RING_BYTES(tp),
  5302. &tpr->rx_jmb_mapping);
  5303. if (!tpr->rx_jmb)
  5304. goto err_out;
  5305. }
  5306. return 0;
  5307. err_out:
  5308. tg3_rx_prodring_fini(tp, tpr);
  5309. return -ENOMEM;
  5310. }
  5311. /* Free up pending packets in all rx/tx rings.
  5312. *
  5313. * The chip has been shut down and the driver detached from
  5314. * the networking, so no interrupts or new tx packets will
  5315. * end up in the driver. tp->{tx,}lock is not held and we are not
  5316. * in an interrupt context and thus may sleep.
  5317. */
  5318. static void tg3_free_rings(struct tg3 *tp)
  5319. {
  5320. int i, j;
  5321. for (j = 0; j < tp->irq_cnt; j++) {
  5322. struct tg3_napi *tnapi = &tp->napi[j];
  5323. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5324. if (!tnapi->tx_buffers)
  5325. continue;
  5326. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5327. struct ring_info *txp;
  5328. struct sk_buff *skb;
  5329. unsigned int k;
  5330. txp = &tnapi->tx_buffers[i];
  5331. skb = txp->skb;
  5332. if (skb == NULL) {
  5333. i++;
  5334. continue;
  5335. }
  5336. pci_unmap_single(tp->pdev,
  5337. dma_unmap_addr(txp, mapping),
  5338. skb_headlen(skb),
  5339. PCI_DMA_TODEVICE);
  5340. txp->skb = NULL;
  5341. i++;
  5342. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5343. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5344. pci_unmap_page(tp->pdev,
  5345. dma_unmap_addr(txp, mapping),
  5346. skb_shinfo(skb)->frags[k].size,
  5347. PCI_DMA_TODEVICE);
  5348. i++;
  5349. }
  5350. dev_kfree_skb_any(skb);
  5351. }
  5352. }
  5353. }
  5354. /* Initialize tx/rx rings for packet processing.
  5355. *
  5356. * The chip has been shut down and the driver detached from
  5357. * the networking, so no interrupts or new tx packets will
  5358. * end up in the driver. tp->{tx,}lock are held and thus
  5359. * we may not sleep.
  5360. */
  5361. static int tg3_init_rings(struct tg3 *tp)
  5362. {
  5363. int i;
  5364. /* Free up all the SKBs. */
  5365. tg3_free_rings(tp);
  5366. for (i = 0; i < tp->irq_cnt; i++) {
  5367. struct tg3_napi *tnapi = &tp->napi[i];
  5368. tnapi->last_tag = 0;
  5369. tnapi->last_irq_tag = 0;
  5370. tnapi->hw_status->status = 0;
  5371. tnapi->hw_status->status_tag = 0;
  5372. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5373. tnapi->tx_prod = 0;
  5374. tnapi->tx_cons = 0;
  5375. if (tnapi->tx_ring)
  5376. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5377. tnapi->rx_rcb_ptr = 0;
  5378. if (tnapi->rx_rcb)
  5379. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5380. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5381. tg3_free_rings(tp);
  5382. return -ENOMEM;
  5383. }
  5384. }
  5385. return 0;
  5386. }
  5387. /*
  5388. * Must not be invoked with interrupt sources disabled and
  5389. * the hardware shutdown down.
  5390. */
  5391. static void tg3_free_consistent(struct tg3 *tp)
  5392. {
  5393. int i;
  5394. for (i = 0; i < tp->irq_cnt; i++) {
  5395. struct tg3_napi *tnapi = &tp->napi[i];
  5396. if (tnapi->tx_ring) {
  5397. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5398. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5399. tnapi->tx_ring = NULL;
  5400. }
  5401. kfree(tnapi->tx_buffers);
  5402. tnapi->tx_buffers = NULL;
  5403. if (tnapi->rx_rcb) {
  5404. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5405. tnapi->rx_rcb,
  5406. tnapi->rx_rcb_mapping);
  5407. tnapi->rx_rcb = NULL;
  5408. }
  5409. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5410. if (tnapi->hw_status) {
  5411. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5412. tnapi->hw_status,
  5413. tnapi->status_mapping);
  5414. tnapi->hw_status = NULL;
  5415. }
  5416. }
  5417. if (tp->hw_stats) {
  5418. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5419. tp->hw_stats, tp->stats_mapping);
  5420. tp->hw_stats = NULL;
  5421. }
  5422. }
  5423. /*
  5424. * Must not be invoked with interrupt sources disabled and
  5425. * the hardware shutdown down. Can sleep.
  5426. */
  5427. static int tg3_alloc_consistent(struct tg3 *tp)
  5428. {
  5429. int i;
  5430. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5431. sizeof(struct tg3_hw_stats),
  5432. &tp->stats_mapping);
  5433. if (!tp->hw_stats)
  5434. goto err_out;
  5435. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5436. for (i = 0; i < tp->irq_cnt; i++) {
  5437. struct tg3_napi *tnapi = &tp->napi[i];
  5438. struct tg3_hw_status *sblk;
  5439. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5440. TG3_HW_STATUS_SIZE,
  5441. &tnapi->status_mapping);
  5442. if (!tnapi->hw_status)
  5443. goto err_out;
  5444. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5445. sblk = tnapi->hw_status;
  5446. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5447. goto err_out;
  5448. /* If multivector TSS is enabled, vector 0 does not handle
  5449. * tx interrupts. Don't allocate any resources for it.
  5450. */
  5451. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5452. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5453. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5454. TG3_TX_RING_SIZE,
  5455. GFP_KERNEL);
  5456. if (!tnapi->tx_buffers)
  5457. goto err_out;
  5458. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5459. TG3_TX_RING_BYTES,
  5460. &tnapi->tx_desc_mapping);
  5461. if (!tnapi->tx_ring)
  5462. goto err_out;
  5463. }
  5464. /*
  5465. * When RSS is enabled, the status block format changes
  5466. * slightly. The "rx_jumbo_consumer", "reserved",
  5467. * and "rx_mini_consumer" members get mapped to the
  5468. * other three rx return ring producer indexes.
  5469. */
  5470. switch (i) {
  5471. default:
  5472. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5473. break;
  5474. case 2:
  5475. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5476. break;
  5477. case 3:
  5478. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5479. break;
  5480. case 4:
  5481. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5482. break;
  5483. }
  5484. /*
  5485. * If multivector RSS is enabled, vector 0 does not handle
  5486. * rx or tx interrupts. Don't allocate any resources for it.
  5487. */
  5488. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5489. continue;
  5490. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5491. TG3_RX_RCB_RING_BYTES(tp),
  5492. &tnapi->rx_rcb_mapping);
  5493. if (!tnapi->rx_rcb)
  5494. goto err_out;
  5495. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5496. }
  5497. return 0;
  5498. err_out:
  5499. tg3_free_consistent(tp);
  5500. return -ENOMEM;
  5501. }
  5502. #define MAX_WAIT_CNT 1000
  5503. /* To stop a block, clear the enable bit and poll till it
  5504. * clears. tp->lock is held.
  5505. */
  5506. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5507. {
  5508. unsigned int i;
  5509. u32 val;
  5510. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5511. switch (ofs) {
  5512. case RCVLSC_MODE:
  5513. case DMAC_MODE:
  5514. case MBFREE_MODE:
  5515. case BUFMGR_MODE:
  5516. case MEMARB_MODE:
  5517. /* We can't enable/disable these bits of the
  5518. * 5705/5750, just say success.
  5519. */
  5520. return 0;
  5521. default:
  5522. break;
  5523. }
  5524. }
  5525. val = tr32(ofs);
  5526. val &= ~enable_bit;
  5527. tw32_f(ofs, val);
  5528. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5529. udelay(100);
  5530. val = tr32(ofs);
  5531. if ((val & enable_bit) == 0)
  5532. break;
  5533. }
  5534. if (i == MAX_WAIT_CNT && !silent) {
  5535. dev_err(&tp->pdev->dev,
  5536. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5537. ofs, enable_bit);
  5538. return -ENODEV;
  5539. }
  5540. return 0;
  5541. }
  5542. /* tp->lock is held. */
  5543. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5544. {
  5545. int i, err;
  5546. tg3_disable_ints(tp);
  5547. tp->rx_mode &= ~RX_MODE_ENABLE;
  5548. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5549. udelay(10);
  5550. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5551. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5552. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5553. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5554. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5555. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5556. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5557. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5558. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5559. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5560. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5561. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5562. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5563. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5564. tw32_f(MAC_MODE, tp->mac_mode);
  5565. udelay(40);
  5566. tp->tx_mode &= ~TX_MODE_ENABLE;
  5567. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5568. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5569. udelay(100);
  5570. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5571. break;
  5572. }
  5573. if (i >= MAX_WAIT_CNT) {
  5574. dev_err(&tp->pdev->dev,
  5575. "%s timed out, TX_MODE_ENABLE will not clear "
  5576. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5577. err |= -ENODEV;
  5578. }
  5579. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5580. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5581. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5582. tw32(FTQ_RESET, 0xffffffff);
  5583. tw32(FTQ_RESET, 0x00000000);
  5584. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5585. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5586. for (i = 0; i < tp->irq_cnt; i++) {
  5587. struct tg3_napi *tnapi = &tp->napi[i];
  5588. if (tnapi->hw_status)
  5589. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5590. }
  5591. if (tp->hw_stats)
  5592. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5593. return err;
  5594. }
  5595. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5596. {
  5597. int i;
  5598. u32 apedata;
  5599. /* NCSI does not support APE events */
  5600. if (tp->tg3_flags3 & TG3_FLG3_APE_HAS_NCSI)
  5601. return;
  5602. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5603. if (apedata != APE_SEG_SIG_MAGIC)
  5604. return;
  5605. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5606. if (!(apedata & APE_FW_STATUS_READY))
  5607. return;
  5608. /* Wait for up to 1 millisecond for APE to service previous event. */
  5609. for (i = 0; i < 10; i++) {
  5610. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5611. return;
  5612. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5613. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5614. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5615. event | APE_EVENT_STATUS_EVENT_PENDING);
  5616. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5617. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5618. break;
  5619. udelay(100);
  5620. }
  5621. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5622. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5623. }
  5624. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5625. {
  5626. u32 event;
  5627. u32 apedata;
  5628. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5629. return;
  5630. switch (kind) {
  5631. case RESET_KIND_INIT:
  5632. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5633. APE_HOST_SEG_SIG_MAGIC);
  5634. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5635. APE_HOST_SEG_LEN_MAGIC);
  5636. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5637. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5638. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5639. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5640. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5641. APE_HOST_BEHAV_NO_PHYLOCK);
  5642. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5643. TG3_APE_HOST_DRVR_STATE_START);
  5644. event = APE_EVENT_STATUS_STATE_START;
  5645. break;
  5646. case RESET_KIND_SHUTDOWN:
  5647. /* With the interface we are currently using,
  5648. * APE does not track driver state. Wiping
  5649. * out the HOST SEGMENT SIGNATURE forces
  5650. * the APE to assume OS absent status.
  5651. */
  5652. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5653. if (device_may_wakeup(&tp->pdev->dev) &&
  5654. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  5655. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5656. TG3_APE_HOST_WOL_SPEED_AUTO);
  5657. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5658. } else
  5659. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5660. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5661. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5662. break;
  5663. case RESET_KIND_SUSPEND:
  5664. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5665. break;
  5666. default:
  5667. return;
  5668. }
  5669. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5670. tg3_ape_send_event(tp, event);
  5671. }
  5672. /* tp->lock is held. */
  5673. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5674. {
  5675. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5676. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5677. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5678. switch (kind) {
  5679. case RESET_KIND_INIT:
  5680. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5681. DRV_STATE_START);
  5682. break;
  5683. case RESET_KIND_SHUTDOWN:
  5684. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5685. DRV_STATE_UNLOAD);
  5686. break;
  5687. case RESET_KIND_SUSPEND:
  5688. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5689. DRV_STATE_SUSPEND);
  5690. break;
  5691. default:
  5692. break;
  5693. }
  5694. }
  5695. if (kind == RESET_KIND_INIT ||
  5696. kind == RESET_KIND_SUSPEND)
  5697. tg3_ape_driver_state_change(tp, kind);
  5698. }
  5699. /* tp->lock is held. */
  5700. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5701. {
  5702. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5703. switch (kind) {
  5704. case RESET_KIND_INIT:
  5705. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5706. DRV_STATE_START_DONE);
  5707. break;
  5708. case RESET_KIND_SHUTDOWN:
  5709. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5710. DRV_STATE_UNLOAD_DONE);
  5711. break;
  5712. default:
  5713. break;
  5714. }
  5715. }
  5716. if (kind == RESET_KIND_SHUTDOWN)
  5717. tg3_ape_driver_state_change(tp, kind);
  5718. }
  5719. /* tp->lock is held. */
  5720. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5721. {
  5722. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5723. switch (kind) {
  5724. case RESET_KIND_INIT:
  5725. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5726. DRV_STATE_START);
  5727. break;
  5728. case RESET_KIND_SHUTDOWN:
  5729. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5730. DRV_STATE_UNLOAD);
  5731. break;
  5732. case RESET_KIND_SUSPEND:
  5733. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5734. DRV_STATE_SUSPEND);
  5735. break;
  5736. default:
  5737. break;
  5738. }
  5739. }
  5740. }
  5741. static int tg3_poll_fw(struct tg3 *tp)
  5742. {
  5743. int i;
  5744. u32 val;
  5745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5746. /* Wait up to 20ms for init done. */
  5747. for (i = 0; i < 200; i++) {
  5748. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5749. return 0;
  5750. udelay(100);
  5751. }
  5752. return -ENODEV;
  5753. }
  5754. /* Wait for firmware initialization to complete. */
  5755. for (i = 0; i < 100000; i++) {
  5756. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5757. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5758. break;
  5759. udelay(10);
  5760. }
  5761. /* Chip might not be fitted with firmware. Some Sun onboard
  5762. * parts are configured like that. So don't signal the timeout
  5763. * of the above loop as an error, but do report the lack of
  5764. * running firmware once.
  5765. */
  5766. if (i >= 100000 &&
  5767. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5768. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5769. netdev_info(tp->dev, "No firmware running\n");
  5770. }
  5771. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5772. /* The 57765 A0 needs a little more
  5773. * time to do some important work.
  5774. */
  5775. mdelay(10);
  5776. }
  5777. return 0;
  5778. }
  5779. /* Save PCI command register before chip reset */
  5780. static void tg3_save_pci_state(struct tg3 *tp)
  5781. {
  5782. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5783. }
  5784. /* Restore PCI state after chip reset */
  5785. static void tg3_restore_pci_state(struct tg3 *tp)
  5786. {
  5787. u32 val;
  5788. /* Re-enable indirect register accesses. */
  5789. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5790. tp->misc_host_ctrl);
  5791. /* Set MAX PCI retry to zero. */
  5792. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5793. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5794. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5795. val |= PCISTATE_RETRY_SAME_DMA;
  5796. /* Allow reads and writes to the APE register and memory space. */
  5797. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5798. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5799. PCISTATE_ALLOW_APE_SHMEM_WR |
  5800. PCISTATE_ALLOW_APE_PSPACE_WR;
  5801. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5802. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5803. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5804. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5805. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5806. else {
  5807. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5808. tp->pci_cacheline_sz);
  5809. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5810. tp->pci_lat_timer);
  5811. }
  5812. }
  5813. /* Make sure PCI-X relaxed ordering bit is clear. */
  5814. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5815. u16 pcix_cmd;
  5816. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5817. &pcix_cmd);
  5818. pcix_cmd &= ~PCI_X_CMD_ERO;
  5819. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5820. pcix_cmd);
  5821. }
  5822. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5823. /* Chip reset on 5780 will reset MSI enable bit,
  5824. * so need to restore it.
  5825. */
  5826. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5827. u16 ctrl;
  5828. pci_read_config_word(tp->pdev,
  5829. tp->msi_cap + PCI_MSI_FLAGS,
  5830. &ctrl);
  5831. pci_write_config_word(tp->pdev,
  5832. tp->msi_cap + PCI_MSI_FLAGS,
  5833. ctrl | PCI_MSI_FLAGS_ENABLE);
  5834. val = tr32(MSGINT_MODE);
  5835. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5836. }
  5837. }
  5838. }
  5839. static void tg3_stop_fw(struct tg3 *);
  5840. /* tp->lock is held. */
  5841. static int tg3_chip_reset(struct tg3 *tp)
  5842. {
  5843. u32 val;
  5844. void (*write_op)(struct tg3 *, u32, u32);
  5845. int i, err;
  5846. tg3_nvram_lock(tp);
  5847. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5848. /* No matching tg3_nvram_unlock() after this because
  5849. * chip reset below will undo the nvram lock.
  5850. */
  5851. tp->nvram_lock_cnt = 0;
  5852. /* GRC_MISC_CFG core clock reset will clear the memory
  5853. * enable bit in PCI register 4 and the MSI enable bit
  5854. * on some chips, so we save relevant registers here.
  5855. */
  5856. tg3_save_pci_state(tp);
  5857. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5858. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5859. tw32(GRC_FASTBOOT_PC, 0);
  5860. /*
  5861. * We must avoid the readl() that normally takes place.
  5862. * It locks machines, causes machine checks, and other
  5863. * fun things. So, temporarily disable the 5701
  5864. * hardware workaround, while we do the reset.
  5865. */
  5866. write_op = tp->write32;
  5867. if (write_op == tg3_write_flush_reg32)
  5868. tp->write32 = tg3_write32;
  5869. /* Prevent the irq handler from reading or writing PCI registers
  5870. * during chip reset when the memory enable bit in the PCI command
  5871. * register may be cleared. The chip does not generate interrupt
  5872. * at this time, but the irq handler may still be called due to irq
  5873. * sharing or irqpoll.
  5874. */
  5875. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5876. for (i = 0; i < tp->irq_cnt; i++) {
  5877. struct tg3_napi *tnapi = &tp->napi[i];
  5878. if (tnapi->hw_status) {
  5879. tnapi->hw_status->status = 0;
  5880. tnapi->hw_status->status_tag = 0;
  5881. }
  5882. tnapi->last_tag = 0;
  5883. tnapi->last_irq_tag = 0;
  5884. }
  5885. smp_mb();
  5886. for (i = 0; i < tp->irq_cnt; i++)
  5887. synchronize_irq(tp->napi[i].irq_vec);
  5888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5889. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5890. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5891. }
  5892. /* do the reset */
  5893. val = GRC_MISC_CFG_CORECLK_RESET;
  5894. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5895. /* Force PCIe 1.0a mode */
  5896. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5897. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  5898. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5899. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5900. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5901. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5902. tw32(GRC_MISC_CFG, (1 << 29));
  5903. val |= (1 << 29);
  5904. }
  5905. }
  5906. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5907. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5908. tw32(GRC_VCPU_EXT_CTRL,
  5909. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5910. }
  5911. /* Manage gphy power for all CPMU absent PCIe devices. */
  5912. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5913. !(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5914. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5915. tw32(GRC_MISC_CFG, val);
  5916. /* restore 5701 hardware bug workaround write method */
  5917. tp->write32 = write_op;
  5918. /* Unfortunately, we have to delay before the PCI read back.
  5919. * Some 575X chips even will not respond to a PCI cfg access
  5920. * when the reset command is given to the chip.
  5921. *
  5922. * How do these hardware designers expect things to work
  5923. * properly if the PCI write is posted for a long period
  5924. * of time? It is always necessary to have some method by
  5925. * which a register read back can occur to push the write
  5926. * out which does the reset.
  5927. *
  5928. * For most tg3 variants the trick below was working.
  5929. * Ho hum...
  5930. */
  5931. udelay(120);
  5932. /* Flush PCI posted writes. The normal MMIO registers
  5933. * are inaccessible at this time so this is the only
  5934. * way to make this reliably (actually, this is no longer
  5935. * the case, see above). I tried to use indirect
  5936. * register read/write but this upset some 5701 variants.
  5937. */
  5938. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5939. udelay(120);
  5940. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5941. u16 val16;
  5942. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5943. int i;
  5944. u32 cfg_val;
  5945. /* Wait for link training to complete. */
  5946. for (i = 0; i < 5000; i++)
  5947. udelay(100);
  5948. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5949. pci_write_config_dword(tp->pdev, 0xc4,
  5950. cfg_val | (1 << 15));
  5951. }
  5952. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5953. pci_read_config_word(tp->pdev,
  5954. tp->pcie_cap + PCI_EXP_DEVCTL,
  5955. &val16);
  5956. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5957. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5958. /*
  5959. * Older PCIe devices only support the 128 byte
  5960. * MPS setting. Enforce the restriction.
  5961. */
  5962. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT))
  5963. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5964. pci_write_config_word(tp->pdev,
  5965. tp->pcie_cap + PCI_EXP_DEVCTL,
  5966. val16);
  5967. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5968. /* Clear error status */
  5969. pci_write_config_word(tp->pdev,
  5970. tp->pcie_cap + PCI_EXP_DEVSTA,
  5971. PCI_EXP_DEVSTA_CED |
  5972. PCI_EXP_DEVSTA_NFED |
  5973. PCI_EXP_DEVSTA_FED |
  5974. PCI_EXP_DEVSTA_URD);
  5975. }
  5976. tg3_restore_pci_state(tp);
  5977. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5978. val = 0;
  5979. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5980. val = tr32(MEMARB_MODE);
  5981. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5982. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5983. tg3_stop_fw(tp);
  5984. tw32(0x5000, 0x400);
  5985. }
  5986. tw32(GRC_MODE, tp->grc_mode);
  5987. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5988. val = tr32(0xc4);
  5989. tw32(0xc4, val | (1 << 15));
  5990. }
  5991. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5992. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5993. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5994. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5995. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5996. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5997. }
  5998. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5999. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6000. MAC_MODE_APE_RX_EN |
  6001. MAC_MODE_TDE_ENABLE;
  6002. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6003. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6004. val = tp->mac_mode;
  6005. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6006. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6007. val = tp->mac_mode;
  6008. } else
  6009. val = 0;
  6010. tw32_f(MAC_MODE, val);
  6011. udelay(40);
  6012. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6013. err = tg3_poll_fw(tp);
  6014. if (err)
  6015. return err;
  6016. tg3_mdio_start(tp);
  6017. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  6018. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6019. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6020. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6021. val = tr32(0x7c00);
  6022. tw32(0x7c00, val | (1 << 25));
  6023. }
  6024. /* Reprobe ASF enable state. */
  6025. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  6026. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  6027. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6028. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6029. u32 nic_cfg;
  6030. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6031. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6032. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6033. tp->last_event_jiffies = jiffies;
  6034. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6035. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6036. }
  6037. }
  6038. return 0;
  6039. }
  6040. /* tp->lock is held. */
  6041. static void tg3_stop_fw(struct tg3 *tp)
  6042. {
  6043. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6044. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6045. /* Wait for RX cpu to ACK the previous event. */
  6046. tg3_wait_for_event_ack(tp);
  6047. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6048. tg3_generate_fw_event(tp);
  6049. /* Wait for RX cpu to ACK this event. */
  6050. tg3_wait_for_event_ack(tp);
  6051. }
  6052. }
  6053. /* tp->lock is held. */
  6054. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6055. {
  6056. int err;
  6057. tg3_stop_fw(tp);
  6058. tg3_write_sig_pre_reset(tp, kind);
  6059. tg3_abort_hw(tp, silent);
  6060. err = tg3_chip_reset(tp);
  6061. __tg3_set_mac_addr(tp, 0);
  6062. tg3_write_sig_legacy(tp, kind);
  6063. tg3_write_sig_post_reset(tp, kind);
  6064. if (err)
  6065. return err;
  6066. return 0;
  6067. }
  6068. #define RX_CPU_SCRATCH_BASE 0x30000
  6069. #define RX_CPU_SCRATCH_SIZE 0x04000
  6070. #define TX_CPU_SCRATCH_BASE 0x34000
  6071. #define TX_CPU_SCRATCH_SIZE 0x04000
  6072. /* tp->lock is held. */
  6073. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6074. {
  6075. int i;
  6076. BUG_ON(offset == TX_CPU_BASE &&
  6077. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  6078. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6079. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6080. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6081. return 0;
  6082. }
  6083. if (offset == RX_CPU_BASE) {
  6084. for (i = 0; i < 10000; i++) {
  6085. tw32(offset + CPU_STATE, 0xffffffff);
  6086. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6087. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6088. break;
  6089. }
  6090. tw32(offset + CPU_STATE, 0xffffffff);
  6091. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6092. udelay(10);
  6093. } else {
  6094. for (i = 0; i < 10000; i++) {
  6095. tw32(offset + CPU_STATE, 0xffffffff);
  6096. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6097. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6098. break;
  6099. }
  6100. }
  6101. if (i >= 10000) {
  6102. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6103. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6104. return -ENODEV;
  6105. }
  6106. /* Clear firmware's nvram arbitration. */
  6107. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6108. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6109. return 0;
  6110. }
  6111. struct fw_info {
  6112. unsigned int fw_base;
  6113. unsigned int fw_len;
  6114. const __be32 *fw_data;
  6115. };
  6116. /* tp->lock is held. */
  6117. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6118. int cpu_scratch_size, struct fw_info *info)
  6119. {
  6120. int err, lock_err, i;
  6121. void (*write_op)(struct tg3 *, u32, u32);
  6122. if (cpu_base == TX_CPU_BASE &&
  6123. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6124. netdev_err(tp->dev,
  6125. "%s: Trying to load TX cpu firmware which is 5705\n",
  6126. __func__);
  6127. return -EINVAL;
  6128. }
  6129. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6130. write_op = tg3_write_mem;
  6131. else
  6132. write_op = tg3_write_indirect_reg32;
  6133. /* It is possible that bootcode is still loading at this point.
  6134. * Get the nvram lock first before halting the cpu.
  6135. */
  6136. lock_err = tg3_nvram_lock(tp);
  6137. err = tg3_halt_cpu(tp, cpu_base);
  6138. if (!lock_err)
  6139. tg3_nvram_unlock(tp);
  6140. if (err)
  6141. goto out;
  6142. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6143. write_op(tp, cpu_scratch_base + i, 0);
  6144. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6145. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6146. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6147. write_op(tp, (cpu_scratch_base +
  6148. (info->fw_base & 0xffff) +
  6149. (i * sizeof(u32))),
  6150. be32_to_cpu(info->fw_data[i]));
  6151. err = 0;
  6152. out:
  6153. return err;
  6154. }
  6155. /* tp->lock is held. */
  6156. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6157. {
  6158. struct fw_info info;
  6159. const __be32 *fw_data;
  6160. int err, i;
  6161. fw_data = (void *)tp->fw->data;
  6162. /* Firmware blob starts with version numbers, followed by
  6163. start address and length. We are setting complete length.
  6164. length = end_address_of_bss - start_address_of_text.
  6165. Remainder is the blob to be loaded contiguously
  6166. from start address. */
  6167. info.fw_base = be32_to_cpu(fw_data[1]);
  6168. info.fw_len = tp->fw->size - 12;
  6169. info.fw_data = &fw_data[3];
  6170. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6171. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6172. &info);
  6173. if (err)
  6174. return err;
  6175. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6176. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6177. &info);
  6178. if (err)
  6179. return err;
  6180. /* Now startup only the RX cpu. */
  6181. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6182. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6183. for (i = 0; i < 5; i++) {
  6184. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6185. break;
  6186. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6187. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6188. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6189. udelay(1000);
  6190. }
  6191. if (i >= 5) {
  6192. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6193. "should be %08x\n", __func__,
  6194. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6195. return -ENODEV;
  6196. }
  6197. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6198. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6199. return 0;
  6200. }
  6201. /* 5705 needs a special version of the TSO firmware. */
  6202. /* tp->lock is held. */
  6203. static int tg3_load_tso_firmware(struct tg3 *tp)
  6204. {
  6205. struct fw_info info;
  6206. const __be32 *fw_data;
  6207. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6208. int err, i;
  6209. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6210. return 0;
  6211. fw_data = (void *)tp->fw->data;
  6212. /* Firmware blob starts with version numbers, followed by
  6213. start address and length. We are setting complete length.
  6214. length = end_address_of_bss - start_address_of_text.
  6215. Remainder is the blob to be loaded contiguously
  6216. from start address. */
  6217. info.fw_base = be32_to_cpu(fw_data[1]);
  6218. cpu_scratch_size = tp->fw_len;
  6219. info.fw_len = tp->fw->size - 12;
  6220. info.fw_data = &fw_data[3];
  6221. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6222. cpu_base = RX_CPU_BASE;
  6223. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6224. } else {
  6225. cpu_base = TX_CPU_BASE;
  6226. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6227. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6228. }
  6229. err = tg3_load_firmware_cpu(tp, cpu_base,
  6230. cpu_scratch_base, cpu_scratch_size,
  6231. &info);
  6232. if (err)
  6233. return err;
  6234. /* Now startup the cpu. */
  6235. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6236. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6237. for (i = 0; i < 5; i++) {
  6238. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6239. break;
  6240. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6241. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6242. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6243. udelay(1000);
  6244. }
  6245. if (i >= 5) {
  6246. netdev_err(tp->dev,
  6247. "%s fails to set CPU PC, is %08x should be %08x\n",
  6248. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6249. return -ENODEV;
  6250. }
  6251. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6252. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6253. return 0;
  6254. }
  6255. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6256. {
  6257. struct tg3 *tp = netdev_priv(dev);
  6258. struct sockaddr *addr = p;
  6259. int err = 0, skip_mac_1 = 0;
  6260. if (!is_valid_ether_addr(addr->sa_data))
  6261. return -EINVAL;
  6262. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6263. if (!netif_running(dev))
  6264. return 0;
  6265. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6266. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6267. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6268. addr0_low = tr32(MAC_ADDR_0_LOW);
  6269. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6270. addr1_low = tr32(MAC_ADDR_1_LOW);
  6271. /* Skip MAC addr 1 if ASF is using it. */
  6272. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6273. !(addr1_high == 0 && addr1_low == 0))
  6274. skip_mac_1 = 1;
  6275. }
  6276. spin_lock_bh(&tp->lock);
  6277. __tg3_set_mac_addr(tp, skip_mac_1);
  6278. spin_unlock_bh(&tp->lock);
  6279. return err;
  6280. }
  6281. /* tp->lock is held. */
  6282. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6283. dma_addr_t mapping, u32 maxlen_flags,
  6284. u32 nic_addr)
  6285. {
  6286. tg3_write_mem(tp,
  6287. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6288. ((u64) mapping >> 32));
  6289. tg3_write_mem(tp,
  6290. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6291. ((u64) mapping & 0xffffffff));
  6292. tg3_write_mem(tp,
  6293. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6294. maxlen_flags);
  6295. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6296. tg3_write_mem(tp,
  6297. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6298. nic_addr);
  6299. }
  6300. static void __tg3_set_rx_mode(struct net_device *);
  6301. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6302. {
  6303. int i;
  6304. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6305. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6306. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6307. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6308. } else {
  6309. tw32(HOSTCC_TXCOL_TICKS, 0);
  6310. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6311. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6312. }
  6313. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6314. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6315. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6316. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6317. } else {
  6318. tw32(HOSTCC_RXCOL_TICKS, 0);
  6319. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6320. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6321. }
  6322. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6323. u32 val = ec->stats_block_coalesce_usecs;
  6324. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6325. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6326. if (!netif_carrier_ok(tp->dev))
  6327. val = 0;
  6328. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6329. }
  6330. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6331. u32 reg;
  6332. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6333. tw32(reg, ec->rx_coalesce_usecs);
  6334. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6335. tw32(reg, ec->rx_max_coalesced_frames);
  6336. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6337. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6338. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6339. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6340. tw32(reg, ec->tx_coalesce_usecs);
  6341. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6342. tw32(reg, ec->tx_max_coalesced_frames);
  6343. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6344. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6345. }
  6346. }
  6347. for (; i < tp->irq_max - 1; i++) {
  6348. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6349. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6350. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6351. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6352. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6353. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6354. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6355. }
  6356. }
  6357. }
  6358. /* tp->lock is held. */
  6359. static void tg3_rings_reset(struct tg3 *tp)
  6360. {
  6361. int i;
  6362. u32 stblk, txrcb, rxrcb, limit;
  6363. struct tg3_napi *tnapi = &tp->napi[0];
  6364. /* Disable all transmit rings but the first. */
  6365. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6366. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6367. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6368. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6369. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6370. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6371. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6372. else
  6373. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6374. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6375. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6376. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6377. BDINFO_FLAGS_DISABLED);
  6378. /* Disable all receive return rings but the first. */
  6379. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6380. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6381. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6382. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6383. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6384. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6386. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6387. else
  6388. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6389. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6390. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6391. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6392. BDINFO_FLAGS_DISABLED);
  6393. /* Disable interrupts */
  6394. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6395. /* Zero mailbox registers. */
  6396. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6397. for (i = 1; i < tp->irq_max; i++) {
  6398. tp->napi[i].tx_prod = 0;
  6399. tp->napi[i].tx_cons = 0;
  6400. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6401. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6402. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6403. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6404. }
  6405. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6406. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6407. } else {
  6408. tp->napi[0].tx_prod = 0;
  6409. tp->napi[0].tx_cons = 0;
  6410. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6411. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6412. }
  6413. /* Make sure the NIC-based send BD rings are disabled. */
  6414. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6415. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6416. for (i = 0; i < 16; i++)
  6417. tw32_tx_mbox(mbox + i * 8, 0);
  6418. }
  6419. txrcb = NIC_SRAM_SEND_RCB;
  6420. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6421. /* Clear status block in ram. */
  6422. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6423. /* Set status block DMA address */
  6424. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6425. ((u64) tnapi->status_mapping >> 32));
  6426. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6427. ((u64) tnapi->status_mapping & 0xffffffff));
  6428. if (tnapi->tx_ring) {
  6429. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6430. (TG3_TX_RING_SIZE <<
  6431. BDINFO_FLAGS_MAXLEN_SHIFT),
  6432. NIC_SRAM_TX_BUFFER_DESC);
  6433. txrcb += TG3_BDINFO_SIZE;
  6434. }
  6435. if (tnapi->rx_rcb) {
  6436. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6437. (tp->rx_ret_ring_mask + 1) <<
  6438. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6439. rxrcb += TG3_BDINFO_SIZE;
  6440. }
  6441. stblk = HOSTCC_STATBLCK_RING1;
  6442. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6443. u64 mapping = (u64)tnapi->status_mapping;
  6444. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6445. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6446. /* Clear status block in ram. */
  6447. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6448. if (tnapi->tx_ring) {
  6449. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6450. (TG3_TX_RING_SIZE <<
  6451. BDINFO_FLAGS_MAXLEN_SHIFT),
  6452. NIC_SRAM_TX_BUFFER_DESC);
  6453. txrcb += TG3_BDINFO_SIZE;
  6454. }
  6455. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6456. ((tp->rx_ret_ring_mask + 1) <<
  6457. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6458. stblk += 8;
  6459. rxrcb += TG3_BDINFO_SIZE;
  6460. }
  6461. }
  6462. /* tp->lock is held. */
  6463. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6464. {
  6465. u32 val, rdmac_mode;
  6466. int i, err, limit;
  6467. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6468. tg3_disable_ints(tp);
  6469. tg3_stop_fw(tp);
  6470. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6471. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6472. tg3_abort_hw(tp, 1);
  6473. if (reset_phy)
  6474. tg3_phy_reset(tp);
  6475. err = tg3_chip_reset(tp);
  6476. if (err)
  6477. return err;
  6478. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6479. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6480. val = tr32(TG3_CPMU_CTRL);
  6481. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6482. tw32(TG3_CPMU_CTRL, val);
  6483. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6484. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6485. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6486. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6487. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6488. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6489. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6490. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6491. val = tr32(TG3_CPMU_HST_ACC);
  6492. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6493. val |= CPMU_HST_ACC_MACCLK_6_25;
  6494. tw32(TG3_CPMU_HST_ACC, val);
  6495. }
  6496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6497. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6498. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6499. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6500. tw32(PCIE_PWR_MGMT_THRESH, val);
  6501. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6502. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6503. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6504. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6505. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6506. }
  6507. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6508. u32 grc_mode = tr32(GRC_MODE);
  6509. /* Access the lower 1K of PL PCIE block registers. */
  6510. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6511. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6512. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6513. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6514. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6515. tw32(GRC_MODE, grc_mode);
  6516. }
  6517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6518. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6519. u32 grc_mode = tr32(GRC_MODE);
  6520. /* Access the lower 1K of PL PCIE block registers. */
  6521. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6522. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6523. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6524. TG3_PCIE_PL_LO_PHYCTL5);
  6525. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6526. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6527. tw32(GRC_MODE, grc_mode);
  6528. }
  6529. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6530. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6531. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6532. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6533. }
  6534. /* Enable MAC control of LPI */
  6535. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6536. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6537. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6538. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6539. tw32_f(TG3_CPMU_EEE_CTRL,
  6540. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6541. tw32_f(TG3_CPMU_EEE_MODE,
  6542. TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6543. TG3_CPMU_EEEMD_LPI_IN_TX |
  6544. TG3_CPMU_EEEMD_LPI_IN_RX |
  6545. TG3_CPMU_EEEMD_EEE_ENABLE);
  6546. }
  6547. /* This works around an issue with Athlon chipsets on
  6548. * B3 tigon3 silicon. This bit has no effect on any
  6549. * other revision. But do not set this on PCI Express
  6550. * chips and don't even touch the clocks if the CPMU is present.
  6551. */
  6552. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6553. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6554. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6555. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6556. }
  6557. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6558. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6559. val = tr32(TG3PCI_PCISTATE);
  6560. val |= PCISTATE_RETRY_SAME_DMA;
  6561. tw32(TG3PCI_PCISTATE, val);
  6562. }
  6563. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6564. /* Allow reads and writes to the
  6565. * APE register and memory space.
  6566. */
  6567. val = tr32(TG3PCI_PCISTATE);
  6568. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6569. PCISTATE_ALLOW_APE_SHMEM_WR |
  6570. PCISTATE_ALLOW_APE_PSPACE_WR;
  6571. tw32(TG3PCI_PCISTATE, val);
  6572. }
  6573. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6574. /* Enable some hw fixes. */
  6575. val = tr32(TG3PCI_MSI_DATA);
  6576. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6577. tw32(TG3PCI_MSI_DATA, val);
  6578. }
  6579. /* Descriptor ring init may make accesses to the
  6580. * NIC SRAM area to setup the TX descriptors, so we
  6581. * can only do this after the hardware has been
  6582. * successfully reset.
  6583. */
  6584. err = tg3_init_rings(tp);
  6585. if (err)
  6586. return err;
  6587. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6588. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6589. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6590. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6591. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6592. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6593. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6594. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6595. /* This value is determined during the probe time DMA
  6596. * engine test, tg3_test_dma.
  6597. */
  6598. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6599. }
  6600. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6601. GRC_MODE_4X_NIC_SEND_RINGS |
  6602. GRC_MODE_NO_TX_PHDR_CSUM |
  6603. GRC_MODE_NO_RX_PHDR_CSUM);
  6604. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6605. /* Pseudo-header checksum is done by hardware logic and not
  6606. * the offload processers, so make the chip do the pseudo-
  6607. * header checksums on receive. For transmit it is more
  6608. * convenient to do the pseudo-header checksum in software
  6609. * as Linux does that on transmit for us in all cases.
  6610. */
  6611. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6612. tw32(GRC_MODE,
  6613. tp->grc_mode |
  6614. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6615. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6616. val = tr32(GRC_MISC_CFG);
  6617. val &= ~0xff;
  6618. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6619. tw32(GRC_MISC_CFG, val);
  6620. /* Initialize MBUF/DESC pool. */
  6621. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6622. /* Do nothing. */
  6623. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6624. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6625. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6626. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6627. else
  6628. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6629. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6630. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6631. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6632. int fw_len;
  6633. fw_len = tp->fw_len;
  6634. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6635. tw32(BUFMGR_MB_POOL_ADDR,
  6636. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6637. tw32(BUFMGR_MB_POOL_SIZE,
  6638. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6639. }
  6640. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6641. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6642. tp->bufmgr_config.mbuf_read_dma_low_water);
  6643. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6644. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6645. tw32(BUFMGR_MB_HIGH_WATER,
  6646. tp->bufmgr_config.mbuf_high_water);
  6647. } else {
  6648. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6649. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6650. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6651. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6652. tw32(BUFMGR_MB_HIGH_WATER,
  6653. tp->bufmgr_config.mbuf_high_water_jumbo);
  6654. }
  6655. tw32(BUFMGR_DMA_LOW_WATER,
  6656. tp->bufmgr_config.dma_low_water);
  6657. tw32(BUFMGR_DMA_HIGH_WATER,
  6658. tp->bufmgr_config.dma_high_water);
  6659. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6661. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6662. tw32(BUFMGR_MODE, val);
  6663. for (i = 0; i < 2000; i++) {
  6664. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6665. break;
  6666. udelay(10);
  6667. }
  6668. if (i >= 2000) {
  6669. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6670. return -ENODEV;
  6671. }
  6672. /* Setup replenish threshold. */
  6673. val = tp->rx_pending / 8;
  6674. if (val == 0)
  6675. val = 1;
  6676. else if (val > tp->rx_std_max_post)
  6677. val = tp->rx_std_max_post;
  6678. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6679. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6680. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6681. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6682. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6683. }
  6684. tw32(RCVBDI_STD_THRESH, val);
  6685. /* Initialize TG3_BDINFO's at:
  6686. * RCVDBDI_STD_BD: standard eth size rx ring
  6687. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6688. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6689. *
  6690. * like so:
  6691. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6692. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6693. * ring attribute flags
  6694. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6695. *
  6696. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6697. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6698. *
  6699. * The size of each ring is fixed in the firmware, but the location is
  6700. * configurable.
  6701. */
  6702. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6703. ((u64) tpr->rx_std_mapping >> 32));
  6704. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6705. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6706. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6707. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6708. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6709. NIC_SRAM_RX_BUFFER_DESC);
  6710. /* Disable the mini ring */
  6711. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6712. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6713. BDINFO_FLAGS_DISABLED);
  6714. /* Program the jumbo buffer descriptor ring control
  6715. * blocks on those devices that have them.
  6716. */
  6717. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6718. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6719. /* Setup replenish threshold. */
  6720. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6721. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6722. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6723. ((u64) tpr->rx_jmb_mapping >> 32));
  6724. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6725. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6726. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6727. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6728. BDINFO_FLAGS_USE_EXT_RECV);
  6729. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6731. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6732. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6733. } else {
  6734. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6735. BDINFO_FLAGS_DISABLED);
  6736. }
  6737. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6739. val = RX_STD_MAX_SIZE_5705;
  6740. else
  6741. val = RX_STD_MAX_SIZE_5717;
  6742. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6743. val |= (TG3_RX_STD_DMA_SZ << 2);
  6744. } else
  6745. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6746. } else
  6747. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6748. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6749. tpr->rx_std_prod_idx = tp->rx_pending;
  6750. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6751. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6752. tp->rx_jumbo_pending : 0;
  6753. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6754. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  6755. tw32(STD_REPLENISH_LWM, 32);
  6756. tw32(JMB_REPLENISH_LWM, 16);
  6757. }
  6758. tg3_rings_reset(tp);
  6759. /* Initialize MAC address and backoff seed. */
  6760. __tg3_set_mac_addr(tp, 0);
  6761. /* MTU + ethernet header + FCS + optional VLAN tag */
  6762. tw32(MAC_RX_MTU_SIZE,
  6763. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6764. /* The slot time is changed by tg3_setup_phy if we
  6765. * run at gigabit with half duplex.
  6766. */
  6767. tw32(MAC_TX_LENGTHS,
  6768. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6769. (6 << TX_LENGTHS_IPG_SHIFT) |
  6770. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6771. /* Receive rules. */
  6772. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6773. tw32(RCVLPC_CONFIG, 0x0181);
  6774. /* Calculate RDMAC_MODE setting early, we need it to determine
  6775. * the RCVLPC_STATE_ENABLE mask.
  6776. */
  6777. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6778. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6779. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6780. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6781. RDMAC_MODE_LNGREAD_ENAB);
  6782. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6783. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6784. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6785. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6786. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6788. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6789. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6790. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6791. /* If statement applies to 5705 and 5750 PCI devices only */
  6792. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6793. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6794. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6795. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6797. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6798. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6799. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6800. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6801. }
  6802. }
  6803. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6804. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6805. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6806. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6807. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6808. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6809. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6810. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6815. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  6816. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6817. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6818. val &= ~TG3_RDMA_RSRVCTRL_TXMRGN_MASK;
  6819. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B;
  6820. }
  6821. tw32(TG3_RDMA_RSRVCTRL_REG,
  6822. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6823. }
  6824. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  6825. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6826. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6827. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6828. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6829. }
  6830. /* Receive/send statistics. */
  6831. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6832. val = tr32(RCVLPC_STATS_ENABLE);
  6833. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6834. tw32(RCVLPC_STATS_ENABLE, val);
  6835. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6836. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6837. val = tr32(RCVLPC_STATS_ENABLE);
  6838. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6839. tw32(RCVLPC_STATS_ENABLE, val);
  6840. } else {
  6841. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6842. }
  6843. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6844. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6845. tw32(SNDDATAI_STATSCTRL,
  6846. (SNDDATAI_SCTRL_ENABLE |
  6847. SNDDATAI_SCTRL_FASTUPD));
  6848. /* Setup host coalescing engine. */
  6849. tw32(HOSTCC_MODE, 0);
  6850. for (i = 0; i < 2000; i++) {
  6851. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6852. break;
  6853. udelay(10);
  6854. }
  6855. __tg3_set_coalesce(tp, &tp->coal);
  6856. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6857. /* Status/statistics block address. See tg3_timer,
  6858. * the tg3_periodic_fetch_stats call there, and
  6859. * tg3_get_stats to see how this works for 5705/5750 chips.
  6860. */
  6861. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6862. ((u64) tp->stats_mapping >> 32));
  6863. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6864. ((u64) tp->stats_mapping & 0xffffffff));
  6865. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6866. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6867. /* Clear statistics and status block memory areas */
  6868. for (i = NIC_SRAM_STATS_BLK;
  6869. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6870. i += sizeof(u32)) {
  6871. tg3_write_mem(tp, i, 0);
  6872. udelay(40);
  6873. }
  6874. }
  6875. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6876. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6877. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6878. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6879. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6880. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6881. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6882. /* reset to prevent losing 1st rx packet intermittently */
  6883. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6884. udelay(10);
  6885. }
  6886. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6887. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6888. else
  6889. tp->mac_mode = 0;
  6890. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6891. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6892. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6893. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6894. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6895. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6896. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6897. udelay(40);
  6898. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6899. * If TG3_FLG2_IS_NIC is zero, we should read the
  6900. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6901. * whether used as inputs or outputs, are set by boot code after
  6902. * reset.
  6903. */
  6904. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6905. u32 gpio_mask;
  6906. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6907. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6908. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6909. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6910. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6911. GRC_LCLCTRL_GPIO_OUTPUT3;
  6912. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6913. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6914. tp->grc_local_ctrl &= ~gpio_mask;
  6915. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6916. /* GPIO1 must be driven high for eeprom write protect */
  6917. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6918. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6919. GRC_LCLCTRL_GPIO_OUTPUT1);
  6920. }
  6921. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6922. udelay(100);
  6923. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6924. val = tr32(MSGINT_MODE);
  6925. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6926. tw32(MSGINT_MODE, val);
  6927. }
  6928. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6929. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6930. udelay(40);
  6931. }
  6932. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6933. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6934. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6935. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6936. WDMAC_MODE_LNGREAD_ENAB);
  6937. /* If statement applies to 5705 and 5750 PCI devices only */
  6938. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6939. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6940. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6941. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6942. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6943. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6944. /* nothing */
  6945. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6946. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6947. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6948. val |= WDMAC_MODE_RX_ACCEL;
  6949. }
  6950. }
  6951. /* Enable host coalescing bug fix */
  6952. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6953. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6954. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6955. val |= WDMAC_MODE_BURST_ALL_DATA;
  6956. tw32_f(WDMAC_MODE, val);
  6957. udelay(40);
  6958. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6959. u16 pcix_cmd;
  6960. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6961. &pcix_cmd);
  6962. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6963. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6964. pcix_cmd |= PCI_X_CMD_READ_2K;
  6965. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6966. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6967. pcix_cmd |= PCI_X_CMD_READ_2K;
  6968. }
  6969. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6970. pcix_cmd);
  6971. }
  6972. tw32_f(RDMAC_MODE, rdmac_mode);
  6973. udelay(40);
  6974. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6975. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6976. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6977. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6978. tw32(SNDDATAC_MODE,
  6979. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6980. else
  6981. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6982. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6983. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6984. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  6985. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6986. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6987. val |= RCVDBDI_MODE_LRG_RING_SZ;
  6988. tw32(RCVDBDI_MODE, val);
  6989. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6990. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6991. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6992. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6993. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6994. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6995. tw32(SNDBDI_MODE, val);
  6996. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6997. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6998. err = tg3_load_5701_a0_firmware_fix(tp);
  6999. if (err)
  7000. return err;
  7001. }
  7002. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  7003. err = tg3_load_tso_firmware(tp);
  7004. if (err)
  7005. return err;
  7006. }
  7007. tp->tx_mode = TX_MODE_ENABLE;
  7008. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  7009. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7010. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7011. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7012. udelay(100);
  7013. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  7014. u32 reg = MAC_RSS_INDIR_TBL_0;
  7015. u8 *ent = (u8 *)&val;
  7016. /* Setup the indirection table */
  7017. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7018. int idx = i % sizeof(val);
  7019. ent[idx] = i % (tp->irq_cnt - 1);
  7020. if (idx == sizeof(val) - 1) {
  7021. tw32(reg, val);
  7022. reg += 4;
  7023. }
  7024. }
  7025. /* Setup the "secret" hash key. */
  7026. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7027. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7028. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7029. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7030. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7031. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7032. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7033. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7034. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7035. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7036. }
  7037. tp->rx_mode = RX_MODE_ENABLE;
  7038. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  7039. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7040. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  7041. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7042. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7043. RX_MODE_RSS_IPV6_HASH_EN |
  7044. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7045. RX_MODE_RSS_IPV4_HASH_EN |
  7046. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7047. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7048. udelay(10);
  7049. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7050. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7051. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7052. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7053. udelay(10);
  7054. }
  7055. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7056. udelay(10);
  7057. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7058. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7059. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7060. /* Set drive transmission level to 1.2V */
  7061. /* only if the signal pre-emphasis bit is not set */
  7062. val = tr32(MAC_SERDES_CFG);
  7063. val &= 0xfffff000;
  7064. val |= 0x880;
  7065. tw32(MAC_SERDES_CFG, val);
  7066. }
  7067. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7068. tw32(MAC_SERDES_CFG, 0x616000);
  7069. }
  7070. /* Prevent chip from dropping frames when flow control
  7071. * is enabled.
  7072. */
  7073. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7074. val = 1;
  7075. else
  7076. val = 2;
  7077. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7078. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7079. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7080. /* Use hardware link auto-negotiation */
  7081. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  7082. }
  7083. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7084. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7085. u32 tmp;
  7086. tmp = tr32(SERDES_RX_CTRL);
  7087. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7088. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7089. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7090. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7091. }
  7092. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  7093. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7094. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7095. tp->link_config.speed = tp->link_config.orig_speed;
  7096. tp->link_config.duplex = tp->link_config.orig_duplex;
  7097. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7098. }
  7099. err = tg3_setup_phy(tp, 0);
  7100. if (err)
  7101. return err;
  7102. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7103. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7104. u32 tmp;
  7105. /* Clear CRC stats. */
  7106. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7107. tg3_writephy(tp, MII_TG3_TEST1,
  7108. tmp | MII_TG3_TEST1_CRC_EN);
  7109. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7110. }
  7111. }
  7112. }
  7113. __tg3_set_rx_mode(tp->dev);
  7114. /* Initialize receive rules. */
  7115. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7116. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7117. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7118. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7119. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  7120. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  7121. limit = 8;
  7122. else
  7123. limit = 16;
  7124. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  7125. limit -= 4;
  7126. switch (limit) {
  7127. case 16:
  7128. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7129. case 15:
  7130. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7131. case 14:
  7132. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7133. case 13:
  7134. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7135. case 12:
  7136. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7137. case 11:
  7138. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7139. case 10:
  7140. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7141. case 9:
  7142. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7143. case 8:
  7144. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7145. case 7:
  7146. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7147. case 6:
  7148. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7149. case 5:
  7150. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7151. case 4:
  7152. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7153. case 3:
  7154. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7155. case 2:
  7156. case 1:
  7157. default:
  7158. break;
  7159. }
  7160. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  7161. /* Write our heartbeat update interval to APE. */
  7162. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7163. APE_HOST_HEARTBEAT_INT_DISABLE);
  7164. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7165. return 0;
  7166. }
  7167. /* Called at device open time to get the chip ready for
  7168. * packet processing. Invoked with tp->lock held.
  7169. */
  7170. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7171. {
  7172. tg3_switch_clocks(tp);
  7173. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7174. return tg3_reset_hw(tp, reset_phy);
  7175. }
  7176. #define TG3_STAT_ADD32(PSTAT, REG) \
  7177. do { u32 __val = tr32(REG); \
  7178. (PSTAT)->low += __val; \
  7179. if ((PSTAT)->low < __val) \
  7180. (PSTAT)->high += 1; \
  7181. } while (0)
  7182. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7183. {
  7184. struct tg3_hw_stats *sp = tp->hw_stats;
  7185. if (!netif_carrier_ok(tp->dev))
  7186. return;
  7187. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7188. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7189. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7190. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7191. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7192. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7193. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7194. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7195. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7196. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7197. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7198. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7199. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7200. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7201. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7202. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7203. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7204. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7205. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7206. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7207. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7208. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7209. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7210. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7211. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7212. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7213. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7214. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7215. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7216. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7217. }
  7218. static void tg3_timer(unsigned long __opaque)
  7219. {
  7220. struct tg3 *tp = (struct tg3 *) __opaque;
  7221. if (tp->irq_sync)
  7222. goto restart_timer;
  7223. spin_lock(&tp->lock);
  7224. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7225. /* All of this garbage is because when using non-tagged
  7226. * IRQ status the mailbox/status_block protocol the chip
  7227. * uses with the cpu is race prone.
  7228. */
  7229. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7230. tw32(GRC_LOCAL_CTRL,
  7231. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7232. } else {
  7233. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7234. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7235. }
  7236. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7237. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7238. spin_unlock(&tp->lock);
  7239. schedule_work(&tp->reset_task);
  7240. return;
  7241. }
  7242. }
  7243. /* This part only runs once per second. */
  7244. if (!--tp->timer_counter) {
  7245. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7246. tg3_periodic_fetch_stats(tp);
  7247. if (tp->setlpicnt && !--tp->setlpicnt) {
  7248. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7249. tw32(TG3_CPMU_EEE_MODE,
  7250. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7251. }
  7252. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7253. u32 mac_stat;
  7254. int phy_event;
  7255. mac_stat = tr32(MAC_STATUS);
  7256. phy_event = 0;
  7257. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7258. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7259. phy_event = 1;
  7260. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7261. phy_event = 1;
  7262. if (phy_event)
  7263. tg3_setup_phy(tp, 0);
  7264. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7265. u32 mac_stat = tr32(MAC_STATUS);
  7266. int need_setup = 0;
  7267. if (netif_carrier_ok(tp->dev) &&
  7268. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7269. need_setup = 1;
  7270. }
  7271. if (!netif_carrier_ok(tp->dev) &&
  7272. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7273. MAC_STATUS_SIGNAL_DET))) {
  7274. need_setup = 1;
  7275. }
  7276. if (need_setup) {
  7277. if (!tp->serdes_counter) {
  7278. tw32_f(MAC_MODE,
  7279. (tp->mac_mode &
  7280. ~MAC_MODE_PORT_MODE_MASK));
  7281. udelay(40);
  7282. tw32_f(MAC_MODE, tp->mac_mode);
  7283. udelay(40);
  7284. }
  7285. tg3_setup_phy(tp, 0);
  7286. }
  7287. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7288. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7289. tg3_serdes_parallel_detect(tp);
  7290. }
  7291. tp->timer_counter = tp->timer_multiplier;
  7292. }
  7293. /* Heartbeat is only sent once every 2 seconds.
  7294. *
  7295. * The heartbeat is to tell the ASF firmware that the host
  7296. * driver is still alive. In the event that the OS crashes,
  7297. * ASF needs to reset the hardware to free up the FIFO space
  7298. * that may be filled with rx packets destined for the host.
  7299. * If the FIFO is full, ASF will no longer function properly.
  7300. *
  7301. * Unintended resets have been reported on real time kernels
  7302. * where the timer doesn't run on time. Netpoll will also have
  7303. * same problem.
  7304. *
  7305. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7306. * to check the ring condition when the heartbeat is expiring
  7307. * before doing the reset. This will prevent most unintended
  7308. * resets.
  7309. */
  7310. if (!--tp->asf_counter) {
  7311. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7312. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7313. tg3_wait_for_event_ack(tp);
  7314. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7315. FWCMD_NICDRV_ALIVE3);
  7316. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7317. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7318. TG3_FW_UPDATE_TIMEOUT_SEC);
  7319. tg3_generate_fw_event(tp);
  7320. }
  7321. tp->asf_counter = tp->asf_multiplier;
  7322. }
  7323. spin_unlock(&tp->lock);
  7324. restart_timer:
  7325. tp->timer.expires = jiffies + tp->timer_offset;
  7326. add_timer(&tp->timer);
  7327. }
  7328. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7329. {
  7330. irq_handler_t fn;
  7331. unsigned long flags;
  7332. char *name;
  7333. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7334. if (tp->irq_cnt == 1)
  7335. name = tp->dev->name;
  7336. else {
  7337. name = &tnapi->irq_lbl[0];
  7338. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7339. name[IFNAMSIZ-1] = 0;
  7340. }
  7341. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7342. fn = tg3_msi;
  7343. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7344. fn = tg3_msi_1shot;
  7345. flags = IRQF_SAMPLE_RANDOM;
  7346. } else {
  7347. fn = tg3_interrupt;
  7348. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7349. fn = tg3_interrupt_tagged;
  7350. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7351. }
  7352. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7353. }
  7354. static int tg3_test_interrupt(struct tg3 *tp)
  7355. {
  7356. struct tg3_napi *tnapi = &tp->napi[0];
  7357. struct net_device *dev = tp->dev;
  7358. int err, i, intr_ok = 0;
  7359. u32 val;
  7360. if (!netif_running(dev))
  7361. return -ENODEV;
  7362. tg3_disable_ints(tp);
  7363. free_irq(tnapi->irq_vec, tnapi);
  7364. /*
  7365. * Turn off MSI one shot mode. Otherwise this test has no
  7366. * observable way to know whether the interrupt was delivered.
  7367. */
  7368. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7369. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7370. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7371. tw32(MSGINT_MODE, val);
  7372. }
  7373. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7374. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7375. if (err)
  7376. return err;
  7377. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7378. tg3_enable_ints(tp);
  7379. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7380. tnapi->coal_now);
  7381. for (i = 0; i < 5; i++) {
  7382. u32 int_mbox, misc_host_ctrl;
  7383. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7384. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7385. if ((int_mbox != 0) ||
  7386. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7387. intr_ok = 1;
  7388. break;
  7389. }
  7390. msleep(10);
  7391. }
  7392. tg3_disable_ints(tp);
  7393. free_irq(tnapi->irq_vec, tnapi);
  7394. err = tg3_request_irq(tp, 0);
  7395. if (err)
  7396. return err;
  7397. if (intr_ok) {
  7398. /* Reenable MSI one shot mode. */
  7399. if ((tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7400. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7401. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7402. tw32(MSGINT_MODE, val);
  7403. }
  7404. return 0;
  7405. }
  7406. return -EIO;
  7407. }
  7408. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7409. * successfully restored
  7410. */
  7411. static int tg3_test_msi(struct tg3 *tp)
  7412. {
  7413. int err;
  7414. u16 pci_cmd;
  7415. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7416. return 0;
  7417. /* Turn off SERR reporting in case MSI terminates with Master
  7418. * Abort.
  7419. */
  7420. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7421. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7422. pci_cmd & ~PCI_COMMAND_SERR);
  7423. err = tg3_test_interrupt(tp);
  7424. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7425. if (!err)
  7426. return 0;
  7427. /* other failures */
  7428. if (err != -EIO)
  7429. return err;
  7430. /* MSI test failed, go back to INTx mode */
  7431. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7432. "to INTx mode. Please report this failure to the PCI "
  7433. "maintainer and include system chipset information\n");
  7434. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7435. pci_disable_msi(tp->pdev);
  7436. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7437. tp->napi[0].irq_vec = tp->pdev->irq;
  7438. err = tg3_request_irq(tp, 0);
  7439. if (err)
  7440. return err;
  7441. /* Need to reset the chip because the MSI cycle may have terminated
  7442. * with Master Abort.
  7443. */
  7444. tg3_full_lock(tp, 1);
  7445. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7446. err = tg3_init_hw(tp, 1);
  7447. tg3_full_unlock(tp);
  7448. if (err)
  7449. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7450. return err;
  7451. }
  7452. static int tg3_request_firmware(struct tg3 *tp)
  7453. {
  7454. const __be32 *fw_data;
  7455. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7456. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7457. tp->fw_needed);
  7458. return -ENOENT;
  7459. }
  7460. fw_data = (void *)tp->fw->data;
  7461. /* Firmware blob starts with version numbers, followed by
  7462. * start address and _full_ length including BSS sections
  7463. * (which must be longer than the actual data, of course
  7464. */
  7465. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7466. if (tp->fw_len < (tp->fw->size - 12)) {
  7467. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7468. tp->fw_len, tp->fw_needed);
  7469. release_firmware(tp->fw);
  7470. tp->fw = NULL;
  7471. return -EINVAL;
  7472. }
  7473. /* We no longer need firmware; we have it. */
  7474. tp->fw_needed = NULL;
  7475. return 0;
  7476. }
  7477. static bool tg3_enable_msix(struct tg3 *tp)
  7478. {
  7479. int i, rc, cpus = num_online_cpus();
  7480. struct msix_entry msix_ent[tp->irq_max];
  7481. if (cpus == 1)
  7482. /* Just fallback to the simpler MSI mode. */
  7483. return false;
  7484. /*
  7485. * We want as many rx rings enabled as there are cpus.
  7486. * The first MSIX vector only deals with link interrupts, etc,
  7487. * so we add one to the number of vectors we are requesting.
  7488. */
  7489. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7490. for (i = 0; i < tp->irq_max; i++) {
  7491. msix_ent[i].entry = i;
  7492. msix_ent[i].vector = 0;
  7493. }
  7494. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7495. if (rc < 0) {
  7496. return false;
  7497. } else if (rc != 0) {
  7498. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7499. return false;
  7500. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7501. tp->irq_cnt, rc);
  7502. tp->irq_cnt = rc;
  7503. }
  7504. for (i = 0; i < tp->irq_max; i++)
  7505. tp->napi[i].irq_vec = msix_ent[i].vector;
  7506. netif_set_real_num_tx_queues(tp->dev, 1);
  7507. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7508. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7509. pci_disable_msix(tp->pdev);
  7510. return false;
  7511. }
  7512. if (tp->irq_cnt > 1)
  7513. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7514. return true;
  7515. }
  7516. static void tg3_ints_init(struct tg3 *tp)
  7517. {
  7518. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7519. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7520. /* All MSI supporting chips should support tagged
  7521. * status. Assert that this is the case.
  7522. */
  7523. netdev_warn(tp->dev,
  7524. "MSI without TAGGED_STATUS? Not using MSI\n");
  7525. goto defcfg;
  7526. }
  7527. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7528. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7529. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7530. pci_enable_msi(tp->pdev) == 0)
  7531. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7532. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7533. u32 msi_mode = tr32(MSGINT_MODE);
  7534. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7535. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7536. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7537. }
  7538. defcfg:
  7539. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7540. tp->irq_cnt = 1;
  7541. tp->napi[0].irq_vec = tp->pdev->irq;
  7542. netif_set_real_num_tx_queues(tp->dev, 1);
  7543. netif_set_real_num_rx_queues(tp->dev, 1);
  7544. }
  7545. }
  7546. static void tg3_ints_fini(struct tg3 *tp)
  7547. {
  7548. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7549. pci_disable_msix(tp->pdev);
  7550. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7551. pci_disable_msi(tp->pdev);
  7552. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7553. tp->tg3_flags3 &= ~(TG3_FLG3_ENABLE_RSS | TG3_FLG3_ENABLE_TSS);
  7554. }
  7555. static int tg3_open(struct net_device *dev)
  7556. {
  7557. struct tg3 *tp = netdev_priv(dev);
  7558. int i, err;
  7559. if (tp->fw_needed) {
  7560. err = tg3_request_firmware(tp);
  7561. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7562. if (err)
  7563. return err;
  7564. } else if (err) {
  7565. netdev_warn(tp->dev, "TSO capability disabled\n");
  7566. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7567. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7568. netdev_notice(tp->dev, "TSO capability restored\n");
  7569. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7570. }
  7571. }
  7572. netif_carrier_off(tp->dev);
  7573. err = tg3_set_power_state(tp, PCI_D0);
  7574. if (err)
  7575. return err;
  7576. tg3_full_lock(tp, 0);
  7577. tg3_disable_ints(tp);
  7578. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7579. tg3_full_unlock(tp);
  7580. /*
  7581. * Setup interrupts first so we know how
  7582. * many NAPI resources to allocate
  7583. */
  7584. tg3_ints_init(tp);
  7585. /* The placement of this call is tied
  7586. * to the setup and use of Host TX descriptors.
  7587. */
  7588. err = tg3_alloc_consistent(tp);
  7589. if (err)
  7590. goto err_out1;
  7591. tg3_napi_init(tp);
  7592. tg3_napi_enable(tp);
  7593. for (i = 0; i < tp->irq_cnt; i++) {
  7594. struct tg3_napi *tnapi = &tp->napi[i];
  7595. err = tg3_request_irq(tp, i);
  7596. if (err) {
  7597. for (i--; i >= 0; i--)
  7598. free_irq(tnapi->irq_vec, tnapi);
  7599. break;
  7600. }
  7601. }
  7602. if (err)
  7603. goto err_out2;
  7604. tg3_full_lock(tp, 0);
  7605. err = tg3_init_hw(tp, 1);
  7606. if (err) {
  7607. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7608. tg3_free_rings(tp);
  7609. } else {
  7610. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7611. tp->timer_offset = HZ;
  7612. else
  7613. tp->timer_offset = HZ / 10;
  7614. BUG_ON(tp->timer_offset > HZ);
  7615. tp->timer_counter = tp->timer_multiplier =
  7616. (HZ / tp->timer_offset);
  7617. tp->asf_counter = tp->asf_multiplier =
  7618. ((HZ / tp->timer_offset) * 2);
  7619. init_timer(&tp->timer);
  7620. tp->timer.expires = jiffies + tp->timer_offset;
  7621. tp->timer.data = (unsigned long) tp;
  7622. tp->timer.function = tg3_timer;
  7623. }
  7624. tg3_full_unlock(tp);
  7625. if (err)
  7626. goto err_out3;
  7627. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7628. err = tg3_test_msi(tp);
  7629. if (err) {
  7630. tg3_full_lock(tp, 0);
  7631. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7632. tg3_free_rings(tp);
  7633. tg3_full_unlock(tp);
  7634. goto err_out2;
  7635. }
  7636. if (!(tp->tg3_flags3 & TG3_FLG3_5717_PLUS) &&
  7637. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7638. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7639. tw32(PCIE_TRANSACTION_CFG,
  7640. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7641. }
  7642. }
  7643. tg3_phy_start(tp);
  7644. tg3_full_lock(tp, 0);
  7645. add_timer(&tp->timer);
  7646. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7647. tg3_enable_ints(tp);
  7648. tg3_full_unlock(tp);
  7649. netif_tx_start_all_queues(dev);
  7650. return 0;
  7651. err_out3:
  7652. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7653. struct tg3_napi *tnapi = &tp->napi[i];
  7654. free_irq(tnapi->irq_vec, tnapi);
  7655. }
  7656. err_out2:
  7657. tg3_napi_disable(tp);
  7658. tg3_napi_fini(tp);
  7659. tg3_free_consistent(tp);
  7660. err_out1:
  7661. tg3_ints_fini(tp);
  7662. return err;
  7663. }
  7664. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7665. struct rtnl_link_stats64 *);
  7666. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7667. static int tg3_close(struct net_device *dev)
  7668. {
  7669. int i;
  7670. struct tg3 *tp = netdev_priv(dev);
  7671. tg3_napi_disable(tp);
  7672. cancel_work_sync(&tp->reset_task);
  7673. netif_tx_stop_all_queues(dev);
  7674. del_timer_sync(&tp->timer);
  7675. tg3_phy_stop(tp);
  7676. tg3_full_lock(tp, 1);
  7677. tg3_disable_ints(tp);
  7678. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7679. tg3_free_rings(tp);
  7680. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7681. tg3_full_unlock(tp);
  7682. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7683. struct tg3_napi *tnapi = &tp->napi[i];
  7684. free_irq(tnapi->irq_vec, tnapi);
  7685. }
  7686. tg3_ints_fini(tp);
  7687. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7688. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7689. sizeof(tp->estats_prev));
  7690. tg3_napi_fini(tp);
  7691. tg3_free_consistent(tp);
  7692. tg3_set_power_state(tp, PCI_D3hot);
  7693. netif_carrier_off(tp->dev);
  7694. return 0;
  7695. }
  7696. static inline u64 get_stat64(tg3_stat64_t *val)
  7697. {
  7698. return ((u64)val->high << 32) | ((u64)val->low);
  7699. }
  7700. static u64 calc_crc_errors(struct tg3 *tp)
  7701. {
  7702. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7703. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7704. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7705. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7706. u32 val;
  7707. spin_lock_bh(&tp->lock);
  7708. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7709. tg3_writephy(tp, MII_TG3_TEST1,
  7710. val | MII_TG3_TEST1_CRC_EN);
  7711. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7712. } else
  7713. val = 0;
  7714. spin_unlock_bh(&tp->lock);
  7715. tp->phy_crc_errors += val;
  7716. return tp->phy_crc_errors;
  7717. }
  7718. return get_stat64(&hw_stats->rx_fcs_errors);
  7719. }
  7720. #define ESTAT_ADD(member) \
  7721. estats->member = old_estats->member + \
  7722. get_stat64(&hw_stats->member)
  7723. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7724. {
  7725. struct tg3_ethtool_stats *estats = &tp->estats;
  7726. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7727. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7728. if (!hw_stats)
  7729. return old_estats;
  7730. ESTAT_ADD(rx_octets);
  7731. ESTAT_ADD(rx_fragments);
  7732. ESTAT_ADD(rx_ucast_packets);
  7733. ESTAT_ADD(rx_mcast_packets);
  7734. ESTAT_ADD(rx_bcast_packets);
  7735. ESTAT_ADD(rx_fcs_errors);
  7736. ESTAT_ADD(rx_align_errors);
  7737. ESTAT_ADD(rx_xon_pause_rcvd);
  7738. ESTAT_ADD(rx_xoff_pause_rcvd);
  7739. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7740. ESTAT_ADD(rx_xoff_entered);
  7741. ESTAT_ADD(rx_frame_too_long_errors);
  7742. ESTAT_ADD(rx_jabbers);
  7743. ESTAT_ADD(rx_undersize_packets);
  7744. ESTAT_ADD(rx_in_length_errors);
  7745. ESTAT_ADD(rx_out_length_errors);
  7746. ESTAT_ADD(rx_64_or_less_octet_packets);
  7747. ESTAT_ADD(rx_65_to_127_octet_packets);
  7748. ESTAT_ADD(rx_128_to_255_octet_packets);
  7749. ESTAT_ADD(rx_256_to_511_octet_packets);
  7750. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7751. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7752. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7753. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7754. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7755. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7756. ESTAT_ADD(tx_octets);
  7757. ESTAT_ADD(tx_collisions);
  7758. ESTAT_ADD(tx_xon_sent);
  7759. ESTAT_ADD(tx_xoff_sent);
  7760. ESTAT_ADD(tx_flow_control);
  7761. ESTAT_ADD(tx_mac_errors);
  7762. ESTAT_ADD(tx_single_collisions);
  7763. ESTAT_ADD(tx_mult_collisions);
  7764. ESTAT_ADD(tx_deferred);
  7765. ESTAT_ADD(tx_excessive_collisions);
  7766. ESTAT_ADD(tx_late_collisions);
  7767. ESTAT_ADD(tx_collide_2times);
  7768. ESTAT_ADD(tx_collide_3times);
  7769. ESTAT_ADD(tx_collide_4times);
  7770. ESTAT_ADD(tx_collide_5times);
  7771. ESTAT_ADD(tx_collide_6times);
  7772. ESTAT_ADD(tx_collide_7times);
  7773. ESTAT_ADD(tx_collide_8times);
  7774. ESTAT_ADD(tx_collide_9times);
  7775. ESTAT_ADD(tx_collide_10times);
  7776. ESTAT_ADD(tx_collide_11times);
  7777. ESTAT_ADD(tx_collide_12times);
  7778. ESTAT_ADD(tx_collide_13times);
  7779. ESTAT_ADD(tx_collide_14times);
  7780. ESTAT_ADD(tx_collide_15times);
  7781. ESTAT_ADD(tx_ucast_packets);
  7782. ESTAT_ADD(tx_mcast_packets);
  7783. ESTAT_ADD(tx_bcast_packets);
  7784. ESTAT_ADD(tx_carrier_sense_errors);
  7785. ESTAT_ADD(tx_discards);
  7786. ESTAT_ADD(tx_errors);
  7787. ESTAT_ADD(dma_writeq_full);
  7788. ESTAT_ADD(dma_write_prioq_full);
  7789. ESTAT_ADD(rxbds_empty);
  7790. ESTAT_ADD(rx_discards);
  7791. ESTAT_ADD(rx_errors);
  7792. ESTAT_ADD(rx_threshold_hit);
  7793. ESTAT_ADD(dma_readq_full);
  7794. ESTAT_ADD(dma_read_prioq_full);
  7795. ESTAT_ADD(tx_comp_queue_full);
  7796. ESTAT_ADD(ring_set_send_prod_index);
  7797. ESTAT_ADD(ring_status_update);
  7798. ESTAT_ADD(nic_irqs);
  7799. ESTAT_ADD(nic_avoided_irqs);
  7800. ESTAT_ADD(nic_tx_threshold_hit);
  7801. return estats;
  7802. }
  7803. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7804. struct rtnl_link_stats64 *stats)
  7805. {
  7806. struct tg3 *tp = netdev_priv(dev);
  7807. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7808. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7809. if (!hw_stats)
  7810. return old_stats;
  7811. stats->rx_packets = old_stats->rx_packets +
  7812. get_stat64(&hw_stats->rx_ucast_packets) +
  7813. get_stat64(&hw_stats->rx_mcast_packets) +
  7814. get_stat64(&hw_stats->rx_bcast_packets);
  7815. stats->tx_packets = old_stats->tx_packets +
  7816. get_stat64(&hw_stats->tx_ucast_packets) +
  7817. get_stat64(&hw_stats->tx_mcast_packets) +
  7818. get_stat64(&hw_stats->tx_bcast_packets);
  7819. stats->rx_bytes = old_stats->rx_bytes +
  7820. get_stat64(&hw_stats->rx_octets);
  7821. stats->tx_bytes = old_stats->tx_bytes +
  7822. get_stat64(&hw_stats->tx_octets);
  7823. stats->rx_errors = old_stats->rx_errors +
  7824. get_stat64(&hw_stats->rx_errors);
  7825. stats->tx_errors = old_stats->tx_errors +
  7826. get_stat64(&hw_stats->tx_errors) +
  7827. get_stat64(&hw_stats->tx_mac_errors) +
  7828. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7829. get_stat64(&hw_stats->tx_discards);
  7830. stats->multicast = old_stats->multicast +
  7831. get_stat64(&hw_stats->rx_mcast_packets);
  7832. stats->collisions = old_stats->collisions +
  7833. get_stat64(&hw_stats->tx_collisions);
  7834. stats->rx_length_errors = old_stats->rx_length_errors +
  7835. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7836. get_stat64(&hw_stats->rx_undersize_packets);
  7837. stats->rx_over_errors = old_stats->rx_over_errors +
  7838. get_stat64(&hw_stats->rxbds_empty);
  7839. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7840. get_stat64(&hw_stats->rx_align_errors);
  7841. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7842. get_stat64(&hw_stats->tx_discards);
  7843. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7844. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7845. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7846. calc_crc_errors(tp);
  7847. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7848. get_stat64(&hw_stats->rx_discards);
  7849. stats->rx_dropped = tp->rx_dropped;
  7850. return stats;
  7851. }
  7852. static inline u32 calc_crc(unsigned char *buf, int len)
  7853. {
  7854. u32 reg;
  7855. u32 tmp;
  7856. int j, k;
  7857. reg = 0xffffffff;
  7858. for (j = 0; j < len; j++) {
  7859. reg ^= buf[j];
  7860. for (k = 0; k < 8; k++) {
  7861. tmp = reg & 0x01;
  7862. reg >>= 1;
  7863. if (tmp)
  7864. reg ^= 0xedb88320;
  7865. }
  7866. }
  7867. return ~reg;
  7868. }
  7869. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7870. {
  7871. /* accept or reject all multicast frames */
  7872. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7873. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7874. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7875. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7876. }
  7877. static void __tg3_set_rx_mode(struct net_device *dev)
  7878. {
  7879. struct tg3 *tp = netdev_priv(dev);
  7880. u32 rx_mode;
  7881. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7882. RX_MODE_KEEP_VLAN_TAG);
  7883. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7884. * flag clear.
  7885. */
  7886. #if TG3_VLAN_TAG_USED
  7887. if (!tp->vlgrp &&
  7888. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7889. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7890. #else
  7891. /* By definition, VLAN is disabled always in this
  7892. * case.
  7893. */
  7894. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7895. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7896. #endif
  7897. if (dev->flags & IFF_PROMISC) {
  7898. /* Promiscuous mode. */
  7899. rx_mode |= RX_MODE_PROMISC;
  7900. } else if (dev->flags & IFF_ALLMULTI) {
  7901. /* Accept all multicast. */
  7902. tg3_set_multi(tp, 1);
  7903. } else if (netdev_mc_empty(dev)) {
  7904. /* Reject all multicast. */
  7905. tg3_set_multi(tp, 0);
  7906. } else {
  7907. /* Accept one or more multicast(s). */
  7908. struct netdev_hw_addr *ha;
  7909. u32 mc_filter[4] = { 0, };
  7910. u32 regidx;
  7911. u32 bit;
  7912. u32 crc;
  7913. netdev_for_each_mc_addr(ha, dev) {
  7914. crc = calc_crc(ha->addr, ETH_ALEN);
  7915. bit = ~crc & 0x7f;
  7916. regidx = (bit & 0x60) >> 5;
  7917. bit &= 0x1f;
  7918. mc_filter[regidx] |= (1 << bit);
  7919. }
  7920. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7921. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7922. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7923. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7924. }
  7925. if (rx_mode != tp->rx_mode) {
  7926. tp->rx_mode = rx_mode;
  7927. tw32_f(MAC_RX_MODE, rx_mode);
  7928. udelay(10);
  7929. }
  7930. }
  7931. static void tg3_set_rx_mode(struct net_device *dev)
  7932. {
  7933. struct tg3 *tp = netdev_priv(dev);
  7934. if (!netif_running(dev))
  7935. return;
  7936. tg3_full_lock(tp, 0);
  7937. __tg3_set_rx_mode(dev);
  7938. tg3_full_unlock(tp);
  7939. }
  7940. #define TG3_REGDUMP_LEN (32 * 1024)
  7941. static int tg3_get_regs_len(struct net_device *dev)
  7942. {
  7943. return TG3_REGDUMP_LEN;
  7944. }
  7945. static void tg3_get_regs(struct net_device *dev,
  7946. struct ethtool_regs *regs, void *_p)
  7947. {
  7948. u32 *p = _p;
  7949. struct tg3 *tp = netdev_priv(dev);
  7950. u8 *orig_p = _p;
  7951. int i;
  7952. regs->version = 0;
  7953. memset(p, 0, TG3_REGDUMP_LEN);
  7954. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7955. return;
  7956. tg3_full_lock(tp, 0);
  7957. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7958. #define GET_REG32_LOOP(base, len) \
  7959. do { p = (u32 *)(orig_p + (base)); \
  7960. for (i = 0; i < len; i += 4) \
  7961. __GET_REG32((base) + i); \
  7962. } while (0)
  7963. #define GET_REG32_1(reg) \
  7964. do { p = (u32 *)(orig_p + (reg)); \
  7965. __GET_REG32((reg)); \
  7966. } while (0)
  7967. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7968. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7969. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7970. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7971. GET_REG32_1(SNDDATAC_MODE);
  7972. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7973. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7974. GET_REG32_1(SNDBDC_MODE);
  7975. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7976. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7977. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7978. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7979. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7980. GET_REG32_1(RCVDCC_MODE);
  7981. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7982. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7983. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7984. GET_REG32_1(MBFREE_MODE);
  7985. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7986. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7987. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7988. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7989. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7990. GET_REG32_1(RX_CPU_MODE);
  7991. GET_REG32_1(RX_CPU_STATE);
  7992. GET_REG32_1(RX_CPU_PGMCTR);
  7993. GET_REG32_1(RX_CPU_HWBKPT);
  7994. GET_REG32_1(TX_CPU_MODE);
  7995. GET_REG32_1(TX_CPU_STATE);
  7996. GET_REG32_1(TX_CPU_PGMCTR);
  7997. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7998. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7999. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  8000. GET_REG32_1(DMAC_MODE);
  8001. GET_REG32_LOOP(GRC_MODE, 0x4c);
  8002. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  8003. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  8004. #undef __GET_REG32
  8005. #undef GET_REG32_LOOP
  8006. #undef GET_REG32_1
  8007. tg3_full_unlock(tp);
  8008. }
  8009. static int tg3_get_eeprom_len(struct net_device *dev)
  8010. {
  8011. struct tg3 *tp = netdev_priv(dev);
  8012. return tp->nvram_size;
  8013. }
  8014. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8015. {
  8016. struct tg3 *tp = netdev_priv(dev);
  8017. int ret;
  8018. u8 *pd;
  8019. u32 i, offset, len, b_offset, b_count;
  8020. __be32 val;
  8021. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8022. return -EINVAL;
  8023. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8024. return -EAGAIN;
  8025. offset = eeprom->offset;
  8026. len = eeprom->len;
  8027. eeprom->len = 0;
  8028. eeprom->magic = TG3_EEPROM_MAGIC;
  8029. if (offset & 3) {
  8030. /* adjustments to start on required 4 byte boundary */
  8031. b_offset = offset & 3;
  8032. b_count = 4 - b_offset;
  8033. if (b_count > len) {
  8034. /* i.e. offset=1 len=2 */
  8035. b_count = len;
  8036. }
  8037. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8038. if (ret)
  8039. return ret;
  8040. memcpy(data, ((char *)&val) + b_offset, b_count);
  8041. len -= b_count;
  8042. offset += b_count;
  8043. eeprom->len += b_count;
  8044. }
  8045. /* read bytes upto the last 4 byte boundary */
  8046. pd = &data[eeprom->len];
  8047. for (i = 0; i < (len - (len & 3)); i += 4) {
  8048. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8049. if (ret) {
  8050. eeprom->len += i;
  8051. return ret;
  8052. }
  8053. memcpy(pd + i, &val, 4);
  8054. }
  8055. eeprom->len += i;
  8056. if (len & 3) {
  8057. /* read last bytes not ending on 4 byte boundary */
  8058. pd = &data[eeprom->len];
  8059. b_count = len & 3;
  8060. b_offset = offset + len - b_count;
  8061. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8062. if (ret)
  8063. return ret;
  8064. memcpy(pd, &val, b_count);
  8065. eeprom->len += b_count;
  8066. }
  8067. return 0;
  8068. }
  8069. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8070. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8071. {
  8072. struct tg3 *tp = netdev_priv(dev);
  8073. int ret;
  8074. u32 offset, len, b_offset, odd_len;
  8075. u8 *buf;
  8076. __be32 start, end;
  8077. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8078. return -EAGAIN;
  8079. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  8080. eeprom->magic != TG3_EEPROM_MAGIC)
  8081. return -EINVAL;
  8082. offset = eeprom->offset;
  8083. len = eeprom->len;
  8084. if ((b_offset = (offset & 3))) {
  8085. /* adjustments to start on required 4 byte boundary */
  8086. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8087. if (ret)
  8088. return ret;
  8089. len += b_offset;
  8090. offset &= ~3;
  8091. if (len < 4)
  8092. len = 4;
  8093. }
  8094. odd_len = 0;
  8095. if (len & 3) {
  8096. /* adjustments to end on required 4 byte boundary */
  8097. odd_len = 1;
  8098. len = (len + 3) & ~3;
  8099. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8100. if (ret)
  8101. return ret;
  8102. }
  8103. buf = data;
  8104. if (b_offset || odd_len) {
  8105. buf = kmalloc(len, GFP_KERNEL);
  8106. if (!buf)
  8107. return -ENOMEM;
  8108. if (b_offset)
  8109. memcpy(buf, &start, 4);
  8110. if (odd_len)
  8111. memcpy(buf+len-4, &end, 4);
  8112. memcpy(buf + b_offset, data, eeprom->len);
  8113. }
  8114. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8115. if (buf != data)
  8116. kfree(buf);
  8117. return ret;
  8118. }
  8119. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8120. {
  8121. struct tg3 *tp = netdev_priv(dev);
  8122. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8123. struct phy_device *phydev;
  8124. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8125. return -EAGAIN;
  8126. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8127. return phy_ethtool_gset(phydev, cmd);
  8128. }
  8129. cmd->supported = (SUPPORTED_Autoneg);
  8130. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8131. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8132. SUPPORTED_1000baseT_Full);
  8133. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8134. cmd->supported |= (SUPPORTED_100baseT_Half |
  8135. SUPPORTED_100baseT_Full |
  8136. SUPPORTED_10baseT_Half |
  8137. SUPPORTED_10baseT_Full |
  8138. SUPPORTED_TP);
  8139. cmd->port = PORT_TP;
  8140. } else {
  8141. cmd->supported |= SUPPORTED_FIBRE;
  8142. cmd->port = PORT_FIBRE;
  8143. }
  8144. cmd->advertising = tp->link_config.advertising;
  8145. if (netif_running(dev)) {
  8146. cmd->speed = tp->link_config.active_speed;
  8147. cmd->duplex = tp->link_config.active_duplex;
  8148. } else {
  8149. cmd->speed = SPEED_INVALID;
  8150. cmd->duplex = DUPLEX_INVALID;
  8151. }
  8152. cmd->phy_address = tp->phy_addr;
  8153. cmd->transceiver = XCVR_INTERNAL;
  8154. cmd->autoneg = tp->link_config.autoneg;
  8155. cmd->maxtxpkt = 0;
  8156. cmd->maxrxpkt = 0;
  8157. return 0;
  8158. }
  8159. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8160. {
  8161. struct tg3 *tp = netdev_priv(dev);
  8162. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8163. struct phy_device *phydev;
  8164. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8165. return -EAGAIN;
  8166. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8167. return phy_ethtool_sset(phydev, cmd);
  8168. }
  8169. if (cmd->autoneg != AUTONEG_ENABLE &&
  8170. cmd->autoneg != AUTONEG_DISABLE)
  8171. return -EINVAL;
  8172. if (cmd->autoneg == AUTONEG_DISABLE &&
  8173. cmd->duplex != DUPLEX_FULL &&
  8174. cmd->duplex != DUPLEX_HALF)
  8175. return -EINVAL;
  8176. if (cmd->autoneg == AUTONEG_ENABLE) {
  8177. u32 mask = ADVERTISED_Autoneg |
  8178. ADVERTISED_Pause |
  8179. ADVERTISED_Asym_Pause;
  8180. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8181. mask |= ADVERTISED_1000baseT_Half |
  8182. ADVERTISED_1000baseT_Full;
  8183. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8184. mask |= ADVERTISED_100baseT_Half |
  8185. ADVERTISED_100baseT_Full |
  8186. ADVERTISED_10baseT_Half |
  8187. ADVERTISED_10baseT_Full |
  8188. ADVERTISED_TP;
  8189. else
  8190. mask |= ADVERTISED_FIBRE;
  8191. if (cmd->advertising & ~mask)
  8192. return -EINVAL;
  8193. mask &= (ADVERTISED_1000baseT_Half |
  8194. ADVERTISED_1000baseT_Full |
  8195. ADVERTISED_100baseT_Half |
  8196. ADVERTISED_100baseT_Full |
  8197. ADVERTISED_10baseT_Half |
  8198. ADVERTISED_10baseT_Full);
  8199. cmd->advertising &= mask;
  8200. } else {
  8201. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8202. if (cmd->speed != SPEED_1000)
  8203. return -EINVAL;
  8204. if (cmd->duplex != DUPLEX_FULL)
  8205. return -EINVAL;
  8206. } else {
  8207. if (cmd->speed != SPEED_100 &&
  8208. cmd->speed != SPEED_10)
  8209. return -EINVAL;
  8210. }
  8211. }
  8212. tg3_full_lock(tp, 0);
  8213. tp->link_config.autoneg = cmd->autoneg;
  8214. if (cmd->autoneg == AUTONEG_ENABLE) {
  8215. tp->link_config.advertising = (cmd->advertising |
  8216. ADVERTISED_Autoneg);
  8217. tp->link_config.speed = SPEED_INVALID;
  8218. tp->link_config.duplex = DUPLEX_INVALID;
  8219. } else {
  8220. tp->link_config.advertising = 0;
  8221. tp->link_config.speed = cmd->speed;
  8222. tp->link_config.duplex = cmd->duplex;
  8223. }
  8224. tp->link_config.orig_speed = tp->link_config.speed;
  8225. tp->link_config.orig_duplex = tp->link_config.duplex;
  8226. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8227. if (netif_running(dev))
  8228. tg3_setup_phy(tp, 1);
  8229. tg3_full_unlock(tp);
  8230. return 0;
  8231. }
  8232. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8233. {
  8234. struct tg3 *tp = netdev_priv(dev);
  8235. strcpy(info->driver, DRV_MODULE_NAME);
  8236. strcpy(info->version, DRV_MODULE_VERSION);
  8237. strcpy(info->fw_version, tp->fw_ver);
  8238. strcpy(info->bus_info, pci_name(tp->pdev));
  8239. }
  8240. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8241. {
  8242. struct tg3 *tp = netdev_priv(dev);
  8243. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8244. device_can_wakeup(&tp->pdev->dev))
  8245. wol->supported = WAKE_MAGIC;
  8246. else
  8247. wol->supported = 0;
  8248. wol->wolopts = 0;
  8249. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8250. device_can_wakeup(&tp->pdev->dev))
  8251. wol->wolopts = WAKE_MAGIC;
  8252. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8253. }
  8254. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8255. {
  8256. struct tg3 *tp = netdev_priv(dev);
  8257. struct device *dp = &tp->pdev->dev;
  8258. if (wol->wolopts & ~WAKE_MAGIC)
  8259. return -EINVAL;
  8260. if ((wol->wolopts & WAKE_MAGIC) &&
  8261. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8262. return -EINVAL;
  8263. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8264. spin_lock_bh(&tp->lock);
  8265. if (device_may_wakeup(dp))
  8266. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8267. else
  8268. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8269. spin_unlock_bh(&tp->lock);
  8270. return 0;
  8271. }
  8272. static u32 tg3_get_msglevel(struct net_device *dev)
  8273. {
  8274. struct tg3 *tp = netdev_priv(dev);
  8275. return tp->msg_enable;
  8276. }
  8277. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8278. {
  8279. struct tg3 *tp = netdev_priv(dev);
  8280. tp->msg_enable = value;
  8281. }
  8282. static int tg3_set_tso(struct net_device *dev, u32 value)
  8283. {
  8284. struct tg3 *tp = netdev_priv(dev);
  8285. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8286. if (value)
  8287. return -EINVAL;
  8288. return 0;
  8289. }
  8290. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8291. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8292. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8293. if (value) {
  8294. dev->features |= NETIF_F_TSO6;
  8295. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8296. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8297. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8298. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8299. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8300. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8301. dev->features |= NETIF_F_TSO_ECN;
  8302. } else
  8303. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8304. }
  8305. return ethtool_op_set_tso(dev, value);
  8306. }
  8307. static int tg3_nway_reset(struct net_device *dev)
  8308. {
  8309. struct tg3 *tp = netdev_priv(dev);
  8310. int r;
  8311. if (!netif_running(dev))
  8312. return -EAGAIN;
  8313. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8314. return -EINVAL;
  8315. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8316. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8317. return -EAGAIN;
  8318. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8319. } else {
  8320. u32 bmcr;
  8321. spin_lock_bh(&tp->lock);
  8322. r = -EINVAL;
  8323. tg3_readphy(tp, MII_BMCR, &bmcr);
  8324. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8325. ((bmcr & BMCR_ANENABLE) ||
  8326. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8327. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8328. BMCR_ANENABLE);
  8329. r = 0;
  8330. }
  8331. spin_unlock_bh(&tp->lock);
  8332. }
  8333. return r;
  8334. }
  8335. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8336. {
  8337. struct tg3 *tp = netdev_priv(dev);
  8338. ering->rx_max_pending = tp->rx_std_ring_mask;
  8339. ering->rx_mini_max_pending = 0;
  8340. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8341. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8342. else
  8343. ering->rx_jumbo_max_pending = 0;
  8344. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8345. ering->rx_pending = tp->rx_pending;
  8346. ering->rx_mini_pending = 0;
  8347. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8348. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8349. else
  8350. ering->rx_jumbo_pending = 0;
  8351. ering->tx_pending = tp->napi[0].tx_pending;
  8352. }
  8353. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8354. {
  8355. struct tg3 *tp = netdev_priv(dev);
  8356. int i, irq_sync = 0, err = 0;
  8357. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8358. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8359. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8360. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8361. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8362. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8363. return -EINVAL;
  8364. if (netif_running(dev)) {
  8365. tg3_phy_stop(tp);
  8366. tg3_netif_stop(tp);
  8367. irq_sync = 1;
  8368. }
  8369. tg3_full_lock(tp, irq_sync);
  8370. tp->rx_pending = ering->rx_pending;
  8371. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8372. tp->rx_pending > 63)
  8373. tp->rx_pending = 63;
  8374. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8375. for (i = 0; i < tp->irq_max; i++)
  8376. tp->napi[i].tx_pending = ering->tx_pending;
  8377. if (netif_running(dev)) {
  8378. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8379. err = tg3_restart_hw(tp, 1);
  8380. if (!err)
  8381. tg3_netif_start(tp);
  8382. }
  8383. tg3_full_unlock(tp);
  8384. if (irq_sync && !err)
  8385. tg3_phy_start(tp);
  8386. return err;
  8387. }
  8388. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8389. {
  8390. struct tg3 *tp = netdev_priv(dev);
  8391. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8392. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8393. epause->rx_pause = 1;
  8394. else
  8395. epause->rx_pause = 0;
  8396. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8397. epause->tx_pause = 1;
  8398. else
  8399. epause->tx_pause = 0;
  8400. }
  8401. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8402. {
  8403. struct tg3 *tp = netdev_priv(dev);
  8404. int err = 0;
  8405. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8406. u32 newadv;
  8407. struct phy_device *phydev;
  8408. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8409. if (!(phydev->supported & SUPPORTED_Pause) ||
  8410. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8411. (epause->rx_pause != epause->tx_pause)))
  8412. return -EINVAL;
  8413. tp->link_config.flowctrl = 0;
  8414. if (epause->rx_pause) {
  8415. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8416. if (epause->tx_pause) {
  8417. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8418. newadv = ADVERTISED_Pause;
  8419. } else
  8420. newadv = ADVERTISED_Pause |
  8421. ADVERTISED_Asym_Pause;
  8422. } else if (epause->tx_pause) {
  8423. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8424. newadv = ADVERTISED_Asym_Pause;
  8425. } else
  8426. newadv = 0;
  8427. if (epause->autoneg)
  8428. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8429. else
  8430. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8431. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8432. u32 oldadv = phydev->advertising &
  8433. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8434. if (oldadv != newadv) {
  8435. phydev->advertising &=
  8436. ~(ADVERTISED_Pause |
  8437. ADVERTISED_Asym_Pause);
  8438. phydev->advertising |= newadv;
  8439. if (phydev->autoneg) {
  8440. /*
  8441. * Always renegotiate the link to
  8442. * inform our link partner of our
  8443. * flow control settings, even if the
  8444. * flow control is forced. Let
  8445. * tg3_adjust_link() do the final
  8446. * flow control setup.
  8447. */
  8448. return phy_start_aneg(phydev);
  8449. }
  8450. }
  8451. if (!epause->autoneg)
  8452. tg3_setup_flow_control(tp, 0, 0);
  8453. } else {
  8454. tp->link_config.orig_advertising &=
  8455. ~(ADVERTISED_Pause |
  8456. ADVERTISED_Asym_Pause);
  8457. tp->link_config.orig_advertising |= newadv;
  8458. }
  8459. } else {
  8460. int irq_sync = 0;
  8461. if (netif_running(dev)) {
  8462. tg3_netif_stop(tp);
  8463. irq_sync = 1;
  8464. }
  8465. tg3_full_lock(tp, irq_sync);
  8466. if (epause->autoneg)
  8467. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8468. else
  8469. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8470. if (epause->rx_pause)
  8471. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8472. else
  8473. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8474. if (epause->tx_pause)
  8475. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8476. else
  8477. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8478. if (netif_running(dev)) {
  8479. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8480. err = tg3_restart_hw(tp, 1);
  8481. if (!err)
  8482. tg3_netif_start(tp);
  8483. }
  8484. tg3_full_unlock(tp);
  8485. }
  8486. return err;
  8487. }
  8488. static u32 tg3_get_rx_csum(struct net_device *dev)
  8489. {
  8490. struct tg3 *tp = netdev_priv(dev);
  8491. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8492. }
  8493. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8494. {
  8495. struct tg3 *tp = netdev_priv(dev);
  8496. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8497. if (data != 0)
  8498. return -EINVAL;
  8499. return 0;
  8500. }
  8501. spin_lock_bh(&tp->lock);
  8502. if (data)
  8503. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8504. else
  8505. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8506. spin_unlock_bh(&tp->lock);
  8507. return 0;
  8508. }
  8509. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8510. {
  8511. struct tg3 *tp = netdev_priv(dev);
  8512. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8513. if (data != 0)
  8514. return -EINVAL;
  8515. return 0;
  8516. }
  8517. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8518. ethtool_op_set_tx_ipv6_csum(dev, data);
  8519. else
  8520. ethtool_op_set_tx_csum(dev, data);
  8521. return 0;
  8522. }
  8523. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8524. {
  8525. switch (sset) {
  8526. case ETH_SS_TEST:
  8527. return TG3_NUM_TEST;
  8528. case ETH_SS_STATS:
  8529. return TG3_NUM_STATS;
  8530. default:
  8531. return -EOPNOTSUPP;
  8532. }
  8533. }
  8534. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8535. {
  8536. switch (stringset) {
  8537. case ETH_SS_STATS:
  8538. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8539. break;
  8540. case ETH_SS_TEST:
  8541. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8542. break;
  8543. default:
  8544. WARN_ON(1); /* we need a WARN() */
  8545. break;
  8546. }
  8547. }
  8548. static int tg3_phys_id(struct net_device *dev, u32 data)
  8549. {
  8550. struct tg3 *tp = netdev_priv(dev);
  8551. int i;
  8552. if (!netif_running(tp->dev))
  8553. return -EAGAIN;
  8554. if (data == 0)
  8555. data = UINT_MAX / 2;
  8556. for (i = 0; i < (data * 2); i++) {
  8557. if ((i % 2) == 0)
  8558. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8559. LED_CTRL_1000MBPS_ON |
  8560. LED_CTRL_100MBPS_ON |
  8561. LED_CTRL_10MBPS_ON |
  8562. LED_CTRL_TRAFFIC_OVERRIDE |
  8563. LED_CTRL_TRAFFIC_BLINK |
  8564. LED_CTRL_TRAFFIC_LED);
  8565. else
  8566. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8567. LED_CTRL_TRAFFIC_OVERRIDE);
  8568. if (msleep_interruptible(500))
  8569. break;
  8570. }
  8571. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8572. return 0;
  8573. }
  8574. static void tg3_get_ethtool_stats(struct net_device *dev,
  8575. struct ethtool_stats *estats, u64 *tmp_stats)
  8576. {
  8577. struct tg3 *tp = netdev_priv(dev);
  8578. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8579. }
  8580. #define NVRAM_TEST_SIZE 0x100
  8581. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8582. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8583. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8584. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8585. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8586. static int tg3_test_nvram(struct tg3 *tp)
  8587. {
  8588. u32 csum, magic;
  8589. __be32 *buf;
  8590. int i, j, k, err = 0, size;
  8591. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8592. return 0;
  8593. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8594. return -EIO;
  8595. if (magic == TG3_EEPROM_MAGIC)
  8596. size = NVRAM_TEST_SIZE;
  8597. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8598. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8599. TG3_EEPROM_SB_FORMAT_1) {
  8600. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8601. case TG3_EEPROM_SB_REVISION_0:
  8602. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8603. break;
  8604. case TG3_EEPROM_SB_REVISION_2:
  8605. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8606. break;
  8607. case TG3_EEPROM_SB_REVISION_3:
  8608. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8609. break;
  8610. default:
  8611. return 0;
  8612. }
  8613. } else
  8614. return 0;
  8615. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8616. size = NVRAM_SELFBOOT_HW_SIZE;
  8617. else
  8618. return -EIO;
  8619. buf = kmalloc(size, GFP_KERNEL);
  8620. if (buf == NULL)
  8621. return -ENOMEM;
  8622. err = -EIO;
  8623. for (i = 0, j = 0; i < size; i += 4, j++) {
  8624. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8625. if (err)
  8626. break;
  8627. }
  8628. if (i < size)
  8629. goto out;
  8630. /* Selfboot format */
  8631. magic = be32_to_cpu(buf[0]);
  8632. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8633. TG3_EEPROM_MAGIC_FW) {
  8634. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8635. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8636. TG3_EEPROM_SB_REVISION_2) {
  8637. /* For rev 2, the csum doesn't include the MBA. */
  8638. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8639. csum8 += buf8[i];
  8640. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8641. csum8 += buf8[i];
  8642. } else {
  8643. for (i = 0; i < size; i++)
  8644. csum8 += buf8[i];
  8645. }
  8646. if (csum8 == 0) {
  8647. err = 0;
  8648. goto out;
  8649. }
  8650. err = -EIO;
  8651. goto out;
  8652. }
  8653. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8654. TG3_EEPROM_MAGIC_HW) {
  8655. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8656. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8657. u8 *buf8 = (u8 *) buf;
  8658. /* Separate the parity bits and the data bytes. */
  8659. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8660. if ((i == 0) || (i == 8)) {
  8661. int l;
  8662. u8 msk;
  8663. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8664. parity[k++] = buf8[i] & msk;
  8665. i++;
  8666. } else if (i == 16) {
  8667. int l;
  8668. u8 msk;
  8669. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8670. parity[k++] = buf8[i] & msk;
  8671. i++;
  8672. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8673. parity[k++] = buf8[i] & msk;
  8674. i++;
  8675. }
  8676. data[j++] = buf8[i];
  8677. }
  8678. err = -EIO;
  8679. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8680. u8 hw8 = hweight8(data[i]);
  8681. if ((hw8 & 0x1) && parity[i])
  8682. goto out;
  8683. else if (!(hw8 & 0x1) && !parity[i])
  8684. goto out;
  8685. }
  8686. err = 0;
  8687. goto out;
  8688. }
  8689. /* Bootstrap checksum at offset 0x10 */
  8690. csum = calc_crc((unsigned char *) buf, 0x10);
  8691. if (csum != be32_to_cpu(buf[0x10/4]))
  8692. goto out;
  8693. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8694. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8695. if (csum != be32_to_cpu(buf[0xfc/4]))
  8696. goto out;
  8697. err = 0;
  8698. out:
  8699. kfree(buf);
  8700. return err;
  8701. }
  8702. #define TG3_SERDES_TIMEOUT_SEC 2
  8703. #define TG3_COPPER_TIMEOUT_SEC 6
  8704. static int tg3_test_link(struct tg3 *tp)
  8705. {
  8706. int i, max;
  8707. if (!netif_running(tp->dev))
  8708. return -ENODEV;
  8709. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8710. max = TG3_SERDES_TIMEOUT_SEC;
  8711. else
  8712. max = TG3_COPPER_TIMEOUT_SEC;
  8713. for (i = 0; i < max; i++) {
  8714. if (netif_carrier_ok(tp->dev))
  8715. return 0;
  8716. if (msleep_interruptible(1000))
  8717. break;
  8718. }
  8719. return -EIO;
  8720. }
  8721. /* Only test the commonly used registers */
  8722. static int tg3_test_registers(struct tg3 *tp)
  8723. {
  8724. int i, is_5705, is_5750;
  8725. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8726. static struct {
  8727. u16 offset;
  8728. u16 flags;
  8729. #define TG3_FL_5705 0x1
  8730. #define TG3_FL_NOT_5705 0x2
  8731. #define TG3_FL_NOT_5788 0x4
  8732. #define TG3_FL_NOT_5750 0x8
  8733. u32 read_mask;
  8734. u32 write_mask;
  8735. } reg_tbl[] = {
  8736. /* MAC Control Registers */
  8737. { MAC_MODE, TG3_FL_NOT_5705,
  8738. 0x00000000, 0x00ef6f8c },
  8739. { MAC_MODE, TG3_FL_5705,
  8740. 0x00000000, 0x01ef6b8c },
  8741. { MAC_STATUS, TG3_FL_NOT_5705,
  8742. 0x03800107, 0x00000000 },
  8743. { MAC_STATUS, TG3_FL_5705,
  8744. 0x03800100, 0x00000000 },
  8745. { MAC_ADDR_0_HIGH, 0x0000,
  8746. 0x00000000, 0x0000ffff },
  8747. { MAC_ADDR_0_LOW, 0x0000,
  8748. 0x00000000, 0xffffffff },
  8749. { MAC_RX_MTU_SIZE, 0x0000,
  8750. 0x00000000, 0x0000ffff },
  8751. { MAC_TX_MODE, 0x0000,
  8752. 0x00000000, 0x00000070 },
  8753. { MAC_TX_LENGTHS, 0x0000,
  8754. 0x00000000, 0x00003fff },
  8755. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8756. 0x00000000, 0x000007fc },
  8757. { MAC_RX_MODE, TG3_FL_5705,
  8758. 0x00000000, 0x000007dc },
  8759. { MAC_HASH_REG_0, 0x0000,
  8760. 0x00000000, 0xffffffff },
  8761. { MAC_HASH_REG_1, 0x0000,
  8762. 0x00000000, 0xffffffff },
  8763. { MAC_HASH_REG_2, 0x0000,
  8764. 0x00000000, 0xffffffff },
  8765. { MAC_HASH_REG_3, 0x0000,
  8766. 0x00000000, 0xffffffff },
  8767. /* Receive Data and Receive BD Initiator Control Registers. */
  8768. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8769. 0x00000000, 0xffffffff },
  8770. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8771. 0x00000000, 0xffffffff },
  8772. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8773. 0x00000000, 0x00000003 },
  8774. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8775. 0x00000000, 0xffffffff },
  8776. { RCVDBDI_STD_BD+0, 0x0000,
  8777. 0x00000000, 0xffffffff },
  8778. { RCVDBDI_STD_BD+4, 0x0000,
  8779. 0x00000000, 0xffffffff },
  8780. { RCVDBDI_STD_BD+8, 0x0000,
  8781. 0x00000000, 0xffff0002 },
  8782. { RCVDBDI_STD_BD+0xc, 0x0000,
  8783. 0x00000000, 0xffffffff },
  8784. /* Receive BD Initiator Control Registers. */
  8785. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8786. 0x00000000, 0xffffffff },
  8787. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8788. 0x00000000, 0x000003ff },
  8789. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8790. 0x00000000, 0xffffffff },
  8791. /* Host Coalescing Control Registers. */
  8792. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8793. 0x00000000, 0x00000004 },
  8794. { HOSTCC_MODE, TG3_FL_5705,
  8795. 0x00000000, 0x000000f6 },
  8796. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8797. 0x00000000, 0xffffffff },
  8798. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8799. 0x00000000, 0x000003ff },
  8800. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8801. 0x00000000, 0xffffffff },
  8802. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8803. 0x00000000, 0x000003ff },
  8804. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8805. 0x00000000, 0xffffffff },
  8806. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8807. 0x00000000, 0x000000ff },
  8808. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8809. 0x00000000, 0xffffffff },
  8810. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8811. 0x00000000, 0x000000ff },
  8812. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8813. 0x00000000, 0xffffffff },
  8814. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8815. 0x00000000, 0xffffffff },
  8816. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8817. 0x00000000, 0xffffffff },
  8818. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8819. 0x00000000, 0x000000ff },
  8820. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8821. 0x00000000, 0xffffffff },
  8822. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8823. 0x00000000, 0x000000ff },
  8824. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8825. 0x00000000, 0xffffffff },
  8826. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8827. 0x00000000, 0xffffffff },
  8828. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8829. 0x00000000, 0xffffffff },
  8830. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8831. 0x00000000, 0xffffffff },
  8832. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8833. 0x00000000, 0xffffffff },
  8834. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8835. 0xffffffff, 0x00000000 },
  8836. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8837. 0xffffffff, 0x00000000 },
  8838. /* Buffer Manager Control Registers. */
  8839. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8840. 0x00000000, 0x007fff80 },
  8841. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8842. 0x00000000, 0x007fffff },
  8843. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8844. 0x00000000, 0x0000003f },
  8845. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8846. 0x00000000, 0x000001ff },
  8847. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8848. 0x00000000, 0x000001ff },
  8849. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8850. 0xffffffff, 0x00000000 },
  8851. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8852. 0xffffffff, 0x00000000 },
  8853. /* Mailbox Registers */
  8854. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8855. 0x00000000, 0x000001ff },
  8856. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8857. 0x00000000, 0x000001ff },
  8858. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8859. 0x00000000, 0x000007ff },
  8860. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8861. 0x00000000, 0x000001ff },
  8862. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8863. };
  8864. is_5705 = is_5750 = 0;
  8865. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8866. is_5705 = 1;
  8867. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8868. is_5750 = 1;
  8869. }
  8870. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8871. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8872. continue;
  8873. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8874. continue;
  8875. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8876. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8877. continue;
  8878. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8879. continue;
  8880. offset = (u32) reg_tbl[i].offset;
  8881. read_mask = reg_tbl[i].read_mask;
  8882. write_mask = reg_tbl[i].write_mask;
  8883. /* Save the original register content */
  8884. save_val = tr32(offset);
  8885. /* Determine the read-only value. */
  8886. read_val = save_val & read_mask;
  8887. /* Write zero to the register, then make sure the read-only bits
  8888. * are not changed and the read/write bits are all zeros.
  8889. */
  8890. tw32(offset, 0);
  8891. val = tr32(offset);
  8892. /* Test the read-only and read/write bits. */
  8893. if (((val & read_mask) != read_val) || (val & write_mask))
  8894. goto out;
  8895. /* Write ones to all the bits defined by RdMask and WrMask, then
  8896. * make sure the read-only bits are not changed and the
  8897. * read/write bits are all ones.
  8898. */
  8899. tw32(offset, read_mask | write_mask);
  8900. val = tr32(offset);
  8901. /* Test the read-only bits. */
  8902. if ((val & read_mask) != read_val)
  8903. goto out;
  8904. /* Test the read/write bits. */
  8905. if ((val & write_mask) != write_mask)
  8906. goto out;
  8907. tw32(offset, save_val);
  8908. }
  8909. return 0;
  8910. out:
  8911. if (netif_msg_hw(tp))
  8912. netdev_err(tp->dev,
  8913. "Register test failed at offset %x\n", offset);
  8914. tw32(offset, save_val);
  8915. return -EIO;
  8916. }
  8917. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8918. {
  8919. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8920. int i;
  8921. u32 j;
  8922. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8923. for (j = 0; j < len; j += 4) {
  8924. u32 val;
  8925. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8926. tg3_read_mem(tp, offset + j, &val);
  8927. if (val != test_pattern[i])
  8928. return -EIO;
  8929. }
  8930. }
  8931. return 0;
  8932. }
  8933. static int tg3_test_memory(struct tg3 *tp)
  8934. {
  8935. static struct mem_entry {
  8936. u32 offset;
  8937. u32 len;
  8938. } mem_tbl_570x[] = {
  8939. { 0x00000000, 0x00b50},
  8940. { 0x00002000, 0x1c000},
  8941. { 0xffffffff, 0x00000}
  8942. }, mem_tbl_5705[] = {
  8943. { 0x00000100, 0x0000c},
  8944. { 0x00000200, 0x00008},
  8945. { 0x00004000, 0x00800},
  8946. { 0x00006000, 0x01000},
  8947. { 0x00008000, 0x02000},
  8948. { 0x00010000, 0x0e000},
  8949. { 0xffffffff, 0x00000}
  8950. }, mem_tbl_5755[] = {
  8951. { 0x00000200, 0x00008},
  8952. { 0x00004000, 0x00800},
  8953. { 0x00006000, 0x00800},
  8954. { 0x00008000, 0x02000},
  8955. { 0x00010000, 0x0c000},
  8956. { 0xffffffff, 0x00000}
  8957. }, mem_tbl_5906[] = {
  8958. { 0x00000200, 0x00008},
  8959. { 0x00004000, 0x00400},
  8960. { 0x00006000, 0x00400},
  8961. { 0x00008000, 0x01000},
  8962. { 0x00010000, 0x01000},
  8963. { 0xffffffff, 0x00000}
  8964. }, mem_tbl_5717[] = {
  8965. { 0x00000200, 0x00008},
  8966. { 0x00010000, 0x0a000},
  8967. { 0x00020000, 0x13c00},
  8968. { 0xffffffff, 0x00000}
  8969. }, mem_tbl_57765[] = {
  8970. { 0x00000200, 0x00008},
  8971. { 0x00004000, 0x00800},
  8972. { 0x00006000, 0x09800},
  8973. { 0x00010000, 0x0a000},
  8974. { 0xffffffff, 0x00000}
  8975. };
  8976. struct mem_entry *mem_tbl;
  8977. int err = 0;
  8978. int i;
  8979. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8980. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  8981. mem_tbl = mem_tbl_5717;
  8982. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8983. mem_tbl = mem_tbl_57765;
  8984. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8985. mem_tbl = mem_tbl_5755;
  8986. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8987. mem_tbl = mem_tbl_5906;
  8988. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8989. mem_tbl = mem_tbl_5705;
  8990. else
  8991. mem_tbl = mem_tbl_570x;
  8992. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8993. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  8994. if (err)
  8995. break;
  8996. }
  8997. return err;
  8998. }
  8999. #define TG3_MAC_LOOPBACK 0
  9000. #define TG3_PHY_LOOPBACK 1
  9001. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  9002. {
  9003. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9004. u32 desc_idx, coal_now;
  9005. struct sk_buff *skb, *rx_skb;
  9006. u8 *tx_data;
  9007. dma_addr_t map;
  9008. int num_pkts, tx_len, rx_len, i, err;
  9009. struct tg3_rx_buffer_desc *desc;
  9010. struct tg3_napi *tnapi, *rnapi;
  9011. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9012. tnapi = &tp->napi[0];
  9013. rnapi = &tp->napi[0];
  9014. if (tp->irq_cnt > 1) {
  9015. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  9016. rnapi = &tp->napi[1];
  9017. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  9018. tnapi = &tp->napi[1];
  9019. }
  9020. coal_now = tnapi->coal_now | rnapi->coal_now;
  9021. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9022. /* HW errata - mac loopback fails in some cases on 5780.
  9023. * Normal traffic and PHY loopback are not affected by
  9024. * errata.
  9025. */
  9026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  9027. return 0;
  9028. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  9029. MAC_MODE_PORT_INT_LPBACK;
  9030. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9031. mac_mode |= MAC_MODE_LINK_POLARITY;
  9032. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9033. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9034. else
  9035. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9036. tw32(MAC_MODE, mac_mode);
  9037. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  9038. u32 val;
  9039. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9040. tg3_phy_fet_toggle_apd(tp, false);
  9041. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9042. } else
  9043. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9044. tg3_phy_toggle_automdix(tp, 0);
  9045. tg3_writephy(tp, MII_BMCR, val);
  9046. udelay(40);
  9047. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  9048. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9049. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9050. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9051. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9052. /* The write needs to be flushed for the AC131 */
  9053. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9054. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9055. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9056. } else
  9057. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9058. /* reset to prevent losing 1st rx packet intermittently */
  9059. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9060. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9061. udelay(10);
  9062. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9063. }
  9064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9065. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9066. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9067. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9068. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9069. mac_mode |= MAC_MODE_LINK_POLARITY;
  9070. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9071. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9072. }
  9073. tw32(MAC_MODE, mac_mode);
  9074. } else {
  9075. return -EINVAL;
  9076. }
  9077. err = -EIO;
  9078. tx_len = 1514;
  9079. skb = netdev_alloc_skb(tp->dev, tx_len);
  9080. if (!skb)
  9081. return -ENOMEM;
  9082. tx_data = skb_put(skb, tx_len);
  9083. memcpy(tx_data, tp->dev->dev_addr, 6);
  9084. memset(tx_data + 6, 0x0, 8);
  9085. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  9086. for (i = 14; i < tx_len; i++)
  9087. tx_data[i] = (u8) (i & 0xff);
  9088. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9089. if (pci_dma_mapping_error(tp->pdev, map)) {
  9090. dev_kfree_skb(skb);
  9091. return -EIO;
  9092. }
  9093. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9094. rnapi->coal_now);
  9095. udelay(10);
  9096. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9097. num_pkts = 0;
  9098. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  9099. tnapi->tx_prod++;
  9100. num_pkts++;
  9101. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9102. tr32_mailbox(tnapi->prodmbox);
  9103. udelay(10);
  9104. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9105. for (i = 0; i < 35; i++) {
  9106. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9107. coal_now);
  9108. udelay(10);
  9109. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9110. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9111. if ((tx_idx == tnapi->tx_prod) &&
  9112. (rx_idx == (rx_start_idx + num_pkts)))
  9113. break;
  9114. }
  9115. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9116. dev_kfree_skb(skb);
  9117. if (tx_idx != tnapi->tx_prod)
  9118. goto out;
  9119. if (rx_idx != rx_start_idx + num_pkts)
  9120. goto out;
  9121. desc = &rnapi->rx_rcb[rx_start_idx];
  9122. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9123. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9124. if (opaque_key != RXD_OPAQUE_RING_STD)
  9125. goto out;
  9126. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9127. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9128. goto out;
  9129. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  9130. if (rx_len != tx_len)
  9131. goto out;
  9132. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9133. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  9134. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  9135. for (i = 14; i < tx_len; i++) {
  9136. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  9137. goto out;
  9138. }
  9139. err = 0;
  9140. /* tg3_free_rings will unmap and free the rx_skb */
  9141. out:
  9142. return err;
  9143. }
  9144. #define TG3_MAC_LOOPBACK_FAILED 1
  9145. #define TG3_PHY_LOOPBACK_FAILED 2
  9146. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  9147. TG3_PHY_LOOPBACK_FAILED)
  9148. static int tg3_test_loopback(struct tg3 *tp)
  9149. {
  9150. int err = 0;
  9151. u32 cpmuctrl = 0;
  9152. if (!netif_running(tp->dev))
  9153. return TG3_LOOPBACK_FAILED;
  9154. err = tg3_reset_hw(tp, 1);
  9155. if (err)
  9156. return TG3_LOOPBACK_FAILED;
  9157. /* Turn off gphy autopowerdown. */
  9158. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9159. tg3_phy_toggle_apd(tp, false);
  9160. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9161. int i;
  9162. u32 status;
  9163. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9164. /* Wait for up to 40 microseconds to acquire lock. */
  9165. for (i = 0; i < 4; i++) {
  9166. status = tr32(TG3_CPMU_MUTEX_GNT);
  9167. if (status == CPMU_MUTEX_GNT_DRIVER)
  9168. break;
  9169. udelay(10);
  9170. }
  9171. if (status != CPMU_MUTEX_GNT_DRIVER)
  9172. return TG3_LOOPBACK_FAILED;
  9173. /* Turn off link-based power management. */
  9174. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9175. tw32(TG3_CPMU_CTRL,
  9176. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9177. CPMU_CTRL_LINK_AWARE_MODE));
  9178. }
  9179. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9180. err |= TG3_MAC_LOOPBACK_FAILED;
  9181. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9182. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9183. /* Release the mutex */
  9184. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9185. }
  9186. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9187. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9188. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9189. err |= TG3_PHY_LOOPBACK_FAILED;
  9190. }
  9191. /* Re-enable gphy autopowerdown. */
  9192. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9193. tg3_phy_toggle_apd(tp, true);
  9194. return err;
  9195. }
  9196. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9197. u64 *data)
  9198. {
  9199. struct tg3 *tp = netdev_priv(dev);
  9200. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9201. tg3_set_power_state(tp, PCI_D0);
  9202. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9203. if (tg3_test_nvram(tp) != 0) {
  9204. etest->flags |= ETH_TEST_FL_FAILED;
  9205. data[0] = 1;
  9206. }
  9207. if (tg3_test_link(tp) != 0) {
  9208. etest->flags |= ETH_TEST_FL_FAILED;
  9209. data[1] = 1;
  9210. }
  9211. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9212. int err, err2 = 0, irq_sync = 0;
  9213. if (netif_running(dev)) {
  9214. tg3_phy_stop(tp);
  9215. tg3_netif_stop(tp);
  9216. irq_sync = 1;
  9217. }
  9218. tg3_full_lock(tp, irq_sync);
  9219. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9220. err = tg3_nvram_lock(tp);
  9221. tg3_halt_cpu(tp, RX_CPU_BASE);
  9222. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9223. tg3_halt_cpu(tp, TX_CPU_BASE);
  9224. if (!err)
  9225. tg3_nvram_unlock(tp);
  9226. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9227. tg3_phy_reset(tp);
  9228. if (tg3_test_registers(tp) != 0) {
  9229. etest->flags |= ETH_TEST_FL_FAILED;
  9230. data[2] = 1;
  9231. }
  9232. if (tg3_test_memory(tp) != 0) {
  9233. etest->flags |= ETH_TEST_FL_FAILED;
  9234. data[3] = 1;
  9235. }
  9236. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9237. etest->flags |= ETH_TEST_FL_FAILED;
  9238. tg3_full_unlock(tp);
  9239. if (tg3_test_interrupt(tp) != 0) {
  9240. etest->flags |= ETH_TEST_FL_FAILED;
  9241. data[5] = 1;
  9242. }
  9243. tg3_full_lock(tp, 0);
  9244. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9245. if (netif_running(dev)) {
  9246. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9247. err2 = tg3_restart_hw(tp, 1);
  9248. if (!err2)
  9249. tg3_netif_start(tp);
  9250. }
  9251. tg3_full_unlock(tp);
  9252. if (irq_sync && !err2)
  9253. tg3_phy_start(tp);
  9254. }
  9255. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9256. tg3_set_power_state(tp, PCI_D3hot);
  9257. }
  9258. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9259. {
  9260. struct mii_ioctl_data *data = if_mii(ifr);
  9261. struct tg3 *tp = netdev_priv(dev);
  9262. int err;
  9263. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9264. struct phy_device *phydev;
  9265. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9266. return -EAGAIN;
  9267. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9268. return phy_mii_ioctl(phydev, ifr, cmd);
  9269. }
  9270. switch (cmd) {
  9271. case SIOCGMIIPHY:
  9272. data->phy_id = tp->phy_addr;
  9273. /* fallthru */
  9274. case SIOCGMIIREG: {
  9275. u32 mii_regval;
  9276. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9277. break; /* We have no PHY */
  9278. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9279. return -EAGAIN;
  9280. spin_lock_bh(&tp->lock);
  9281. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9282. spin_unlock_bh(&tp->lock);
  9283. data->val_out = mii_regval;
  9284. return err;
  9285. }
  9286. case SIOCSMIIREG:
  9287. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9288. break; /* We have no PHY */
  9289. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9290. return -EAGAIN;
  9291. spin_lock_bh(&tp->lock);
  9292. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9293. spin_unlock_bh(&tp->lock);
  9294. return err;
  9295. default:
  9296. /* do nothing */
  9297. break;
  9298. }
  9299. return -EOPNOTSUPP;
  9300. }
  9301. #if TG3_VLAN_TAG_USED
  9302. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9303. {
  9304. struct tg3 *tp = netdev_priv(dev);
  9305. if (!netif_running(dev)) {
  9306. tp->vlgrp = grp;
  9307. return;
  9308. }
  9309. tg3_netif_stop(tp);
  9310. tg3_full_lock(tp, 0);
  9311. tp->vlgrp = grp;
  9312. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9313. __tg3_set_rx_mode(dev);
  9314. tg3_netif_start(tp);
  9315. tg3_full_unlock(tp);
  9316. }
  9317. #endif
  9318. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9319. {
  9320. struct tg3 *tp = netdev_priv(dev);
  9321. memcpy(ec, &tp->coal, sizeof(*ec));
  9322. return 0;
  9323. }
  9324. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9325. {
  9326. struct tg3 *tp = netdev_priv(dev);
  9327. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9328. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9329. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9330. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9331. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9332. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9333. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9334. }
  9335. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9336. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9337. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9338. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9339. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9340. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9341. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9342. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9343. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9344. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9345. return -EINVAL;
  9346. /* No rx interrupts will be generated if both are zero */
  9347. if ((ec->rx_coalesce_usecs == 0) &&
  9348. (ec->rx_max_coalesced_frames == 0))
  9349. return -EINVAL;
  9350. /* No tx interrupts will be generated if both are zero */
  9351. if ((ec->tx_coalesce_usecs == 0) &&
  9352. (ec->tx_max_coalesced_frames == 0))
  9353. return -EINVAL;
  9354. /* Only copy relevant parameters, ignore all others. */
  9355. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9356. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9357. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9358. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9359. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9360. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9361. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9362. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9363. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9364. if (netif_running(dev)) {
  9365. tg3_full_lock(tp, 0);
  9366. __tg3_set_coalesce(tp, &tp->coal);
  9367. tg3_full_unlock(tp);
  9368. }
  9369. return 0;
  9370. }
  9371. static const struct ethtool_ops tg3_ethtool_ops = {
  9372. .get_settings = tg3_get_settings,
  9373. .set_settings = tg3_set_settings,
  9374. .get_drvinfo = tg3_get_drvinfo,
  9375. .get_regs_len = tg3_get_regs_len,
  9376. .get_regs = tg3_get_regs,
  9377. .get_wol = tg3_get_wol,
  9378. .set_wol = tg3_set_wol,
  9379. .get_msglevel = tg3_get_msglevel,
  9380. .set_msglevel = tg3_set_msglevel,
  9381. .nway_reset = tg3_nway_reset,
  9382. .get_link = ethtool_op_get_link,
  9383. .get_eeprom_len = tg3_get_eeprom_len,
  9384. .get_eeprom = tg3_get_eeprom,
  9385. .set_eeprom = tg3_set_eeprom,
  9386. .get_ringparam = tg3_get_ringparam,
  9387. .set_ringparam = tg3_set_ringparam,
  9388. .get_pauseparam = tg3_get_pauseparam,
  9389. .set_pauseparam = tg3_set_pauseparam,
  9390. .get_rx_csum = tg3_get_rx_csum,
  9391. .set_rx_csum = tg3_set_rx_csum,
  9392. .set_tx_csum = tg3_set_tx_csum,
  9393. .set_sg = ethtool_op_set_sg,
  9394. .set_tso = tg3_set_tso,
  9395. .self_test = tg3_self_test,
  9396. .get_strings = tg3_get_strings,
  9397. .phys_id = tg3_phys_id,
  9398. .get_ethtool_stats = tg3_get_ethtool_stats,
  9399. .get_coalesce = tg3_get_coalesce,
  9400. .set_coalesce = tg3_set_coalesce,
  9401. .get_sset_count = tg3_get_sset_count,
  9402. };
  9403. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9404. {
  9405. u32 cursize, val, magic;
  9406. tp->nvram_size = EEPROM_CHIP_SIZE;
  9407. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9408. return;
  9409. if ((magic != TG3_EEPROM_MAGIC) &&
  9410. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9411. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9412. return;
  9413. /*
  9414. * Size the chip by reading offsets at increasing powers of two.
  9415. * When we encounter our validation signature, we know the addressing
  9416. * has wrapped around, and thus have our chip size.
  9417. */
  9418. cursize = 0x10;
  9419. while (cursize < tp->nvram_size) {
  9420. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9421. return;
  9422. if (val == magic)
  9423. break;
  9424. cursize <<= 1;
  9425. }
  9426. tp->nvram_size = cursize;
  9427. }
  9428. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9429. {
  9430. u32 val;
  9431. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9432. tg3_nvram_read(tp, 0, &val) != 0)
  9433. return;
  9434. /* Selfboot format */
  9435. if (val != TG3_EEPROM_MAGIC) {
  9436. tg3_get_eeprom_size(tp);
  9437. return;
  9438. }
  9439. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9440. if (val != 0) {
  9441. /* This is confusing. We want to operate on the
  9442. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9443. * call will read from NVRAM and byteswap the data
  9444. * according to the byteswapping settings for all
  9445. * other register accesses. This ensures the data we
  9446. * want will always reside in the lower 16-bits.
  9447. * However, the data in NVRAM is in LE format, which
  9448. * means the data from the NVRAM read will always be
  9449. * opposite the endianness of the CPU. The 16-bit
  9450. * byteswap then brings the data to CPU endianness.
  9451. */
  9452. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9453. return;
  9454. }
  9455. }
  9456. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9457. }
  9458. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9459. {
  9460. u32 nvcfg1;
  9461. nvcfg1 = tr32(NVRAM_CFG1);
  9462. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9463. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9464. } else {
  9465. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9466. tw32(NVRAM_CFG1, nvcfg1);
  9467. }
  9468. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9469. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9470. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9471. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9472. tp->nvram_jedecnum = JEDEC_ATMEL;
  9473. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9474. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9475. break;
  9476. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9477. tp->nvram_jedecnum = JEDEC_ATMEL;
  9478. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9479. break;
  9480. case FLASH_VENDOR_ATMEL_EEPROM:
  9481. tp->nvram_jedecnum = JEDEC_ATMEL;
  9482. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9483. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9484. break;
  9485. case FLASH_VENDOR_ST:
  9486. tp->nvram_jedecnum = JEDEC_ST;
  9487. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9488. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9489. break;
  9490. case FLASH_VENDOR_SAIFUN:
  9491. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9492. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9493. break;
  9494. case FLASH_VENDOR_SST_SMALL:
  9495. case FLASH_VENDOR_SST_LARGE:
  9496. tp->nvram_jedecnum = JEDEC_SST;
  9497. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9498. break;
  9499. }
  9500. } else {
  9501. tp->nvram_jedecnum = JEDEC_ATMEL;
  9502. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9503. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9504. }
  9505. }
  9506. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9507. {
  9508. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9509. case FLASH_5752PAGE_SIZE_256:
  9510. tp->nvram_pagesize = 256;
  9511. break;
  9512. case FLASH_5752PAGE_SIZE_512:
  9513. tp->nvram_pagesize = 512;
  9514. break;
  9515. case FLASH_5752PAGE_SIZE_1K:
  9516. tp->nvram_pagesize = 1024;
  9517. break;
  9518. case FLASH_5752PAGE_SIZE_2K:
  9519. tp->nvram_pagesize = 2048;
  9520. break;
  9521. case FLASH_5752PAGE_SIZE_4K:
  9522. tp->nvram_pagesize = 4096;
  9523. break;
  9524. case FLASH_5752PAGE_SIZE_264:
  9525. tp->nvram_pagesize = 264;
  9526. break;
  9527. case FLASH_5752PAGE_SIZE_528:
  9528. tp->nvram_pagesize = 528;
  9529. break;
  9530. }
  9531. }
  9532. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9533. {
  9534. u32 nvcfg1;
  9535. nvcfg1 = tr32(NVRAM_CFG1);
  9536. /* NVRAM protection for TPM */
  9537. if (nvcfg1 & (1 << 27))
  9538. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9539. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9540. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9541. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9542. tp->nvram_jedecnum = JEDEC_ATMEL;
  9543. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9544. break;
  9545. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9546. tp->nvram_jedecnum = JEDEC_ATMEL;
  9547. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9548. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9549. break;
  9550. case FLASH_5752VENDOR_ST_M45PE10:
  9551. case FLASH_5752VENDOR_ST_M45PE20:
  9552. case FLASH_5752VENDOR_ST_M45PE40:
  9553. tp->nvram_jedecnum = JEDEC_ST;
  9554. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9555. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9556. break;
  9557. }
  9558. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9559. tg3_nvram_get_pagesize(tp, nvcfg1);
  9560. } else {
  9561. /* For eeprom, set pagesize to maximum eeprom size */
  9562. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9563. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9564. tw32(NVRAM_CFG1, nvcfg1);
  9565. }
  9566. }
  9567. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9568. {
  9569. u32 nvcfg1, protect = 0;
  9570. nvcfg1 = tr32(NVRAM_CFG1);
  9571. /* NVRAM protection for TPM */
  9572. if (nvcfg1 & (1 << 27)) {
  9573. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9574. protect = 1;
  9575. }
  9576. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9577. switch (nvcfg1) {
  9578. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9579. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9580. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9581. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9582. tp->nvram_jedecnum = JEDEC_ATMEL;
  9583. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9584. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9585. tp->nvram_pagesize = 264;
  9586. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9587. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9588. tp->nvram_size = (protect ? 0x3e200 :
  9589. TG3_NVRAM_SIZE_512KB);
  9590. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9591. tp->nvram_size = (protect ? 0x1f200 :
  9592. TG3_NVRAM_SIZE_256KB);
  9593. else
  9594. tp->nvram_size = (protect ? 0x1f200 :
  9595. TG3_NVRAM_SIZE_128KB);
  9596. break;
  9597. case FLASH_5752VENDOR_ST_M45PE10:
  9598. case FLASH_5752VENDOR_ST_M45PE20:
  9599. case FLASH_5752VENDOR_ST_M45PE40:
  9600. tp->nvram_jedecnum = JEDEC_ST;
  9601. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9602. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9603. tp->nvram_pagesize = 256;
  9604. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9605. tp->nvram_size = (protect ?
  9606. TG3_NVRAM_SIZE_64KB :
  9607. TG3_NVRAM_SIZE_128KB);
  9608. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9609. tp->nvram_size = (protect ?
  9610. TG3_NVRAM_SIZE_64KB :
  9611. TG3_NVRAM_SIZE_256KB);
  9612. else
  9613. tp->nvram_size = (protect ?
  9614. TG3_NVRAM_SIZE_128KB :
  9615. TG3_NVRAM_SIZE_512KB);
  9616. break;
  9617. }
  9618. }
  9619. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9620. {
  9621. u32 nvcfg1;
  9622. nvcfg1 = tr32(NVRAM_CFG1);
  9623. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9624. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9625. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9626. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9627. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9628. tp->nvram_jedecnum = JEDEC_ATMEL;
  9629. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9630. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9631. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9632. tw32(NVRAM_CFG1, nvcfg1);
  9633. break;
  9634. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9635. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9636. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9637. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9638. tp->nvram_jedecnum = JEDEC_ATMEL;
  9639. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9640. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9641. tp->nvram_pagesize = 264;
  9642. break;
  9643. case FLASH_5752VENDOR_ST_M45PE10:
  9644. case FLASH_5752VENDOR_ST_M45PE20:
  9645. case FLASH_5752VENDOR_ST_M45PE40:
  9646. tp->nvram_jedecnum = JEDEC_ST;
  9647. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9648. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9649. tp->nvram_pagesize = 256;
  9650. break;
  9651. }
  9652. }
  9653. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9654. {
  9655. u32 nvcfg1, protect = 0;
  9656. nvcfg1 = tr32(NVRAM_CFG1);
  9657. /* NVRAM protection for TPM */
  9658. if (nvcfg1 & (1 << 27)) {
  9659. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9660. protect = 1;
  9661. }
  9662. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9663. switch (nvcfg1) {
  9664. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9665. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9666. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9667. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9668. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9669. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9670. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9671. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9672. tp->nvram_jedecnum = JEDEC_ATMEL;
  9673. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9674. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9675. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9676. tp->nvram_pagesize = 256;
  9677. break;
  9678. case FLASH_5761VENDOR_ST_A_M45PE20:
  9679. case FLASH_5761VENDOR_ST_A_M45PE40:
  9680. case FLASH_5761VENDOR_ST_A_M45PE80:
  9681. case FLASH_5761VENDOR_ST_A_M45PE16:
  9682. case FLASH_5761VENDOR_ST_M_M45PE20:
  9683. case FLASH_5761VENDOR_ST_M_M45PE40:
  9684. case FLASH_5761VENDOR_ST_M_M45PE80:
  9685. case FLASH_5761VENDOR_ST_M_M45PE16:
  9686. tp->nvram_jedecnum = JEDEC_ST;
  9687. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9688. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9689. tp->nvram_pagesize = 256;
  9690. break;
  9691. }
  9692. if (protect) {
  9693. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9694. } else {
  9695. switch (nvcfg1) {
  9696. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9697. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9698. case FLASH_5761VENDOR_ST_A_M45PE16:
  9699. case FLASH_5761VENDOR_ST_M_M45PE16:
  9700. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9701. break;
  9702. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9703. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9704. case FLASH_5761VENDOR_ST_A_M45PE80:
  9705. case FLASH_5761VENDOR_ST_M_M45PE80:
  9706. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9707. break;
  9708. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9709. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9710. case FLASH_5761VENDOR_ST_A_M45PE40:
  9711. case FLASH_5761VENDOR_ST_M_M45PE40:
  9712. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9713. break;
  9714. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9715. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9716. case FLASH_5761VENDOR_ST_A_M45PE20:
  9717. case FLASH_5761VENDOR_ST_M_M45PE20:
  9718. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9719. break;
  9720. }
  9721. }
  9722. }
  9723. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9724. {
  9725. tp->nvram_jedecnum = JEDEC_ATMEL;
  9726. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9727. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9728. }
  9729. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9730. {
  9731. u32 nvcfg1;
  9732. nvcfg1 = tr32(NVRAM_CFG1);
  9733. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9734. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9735. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9736. tp->nvram_jedecnum = JEDEC_ATMEL;
  9737. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9738. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9739. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9740. tw32(NVRAM_CFG1, nvcfg1);
  9741. return;
  9742. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9743. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9744. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9745. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9746. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9747. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9748. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9749. tp->nvram_jedecnum = JEDEC_ATMEL;
  9750. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9751. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9752. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9753. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9754. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9755. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9756. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9757. break;
  9758. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9759. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9760. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9761. break;
  9762. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9763. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9764. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9765. break;
  9766. }
  9767. break;
  9768. case FLASH_5752VENDOR_ST_M45PE10:
  9769. case FLASH_5752VENDOR_ST_M45PE20:
  9770. case FLASH_5752VENDOR_ST_M45PE40:
  9771. tp->nvram_jedecnum = JEDEC_ST;
  9772. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9773. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9774. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9775. case FLASH_5752VENDOR_ST_M45PE10:
  9776. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9777. break;
  9778. case FLASH_5752VENDOR_ST_M45PE20:
  9779. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9780. break;
  9781. case FLASH_5752VENDOR_ST_M45PE40:
  9782. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9783. break;
  9784. }
  9785. break;
  9786. default:
  9787. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9788. return;
  9789. }
  9790. tg3_nvram_get_pagesize(tp, nvcfg1);
  9791. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9792. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9793. }
  9794. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9795. {
  9796. u32 nvcfg1;
  9797. nvcfg1 = tr32(NVRAM_CFG1);
  9798. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9799. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9800. case FLASH_5717VENDOR_MICRO_EEPROM:
  9801. tp->nvram_jedecnum = JEDEC_ATMEL;
  9802. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9803. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9804. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9805. tw32(NVRAM_CFG1, nvcfg1);
  9806. return;
  9807. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9808. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9809. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9810. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9811. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9812. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9813. case FLASH_5717VENDOR_ATMEL_45USPT:
  9814. tp->nvram_jedecnum = JEDEC_ATMEL;
  9815. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9816. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9817. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9818. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9819. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9820. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9821. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9822. break;
  9823. default:
  9824. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9825. break;
  9826. }
  9827. break;
  9828. case FLASH_5717VENDOR_ST_M_M25PE10:
  9829. case FLASH_5717VENDOR_ST_A_M25PE10:
  9830. case FLASH_5717VENDOR_ST_M_M45PE10:
  9831. case FLASH_5717VENDOR_ST_A_M45PE10:
  9832. case FLASH_5717VENDOR_ST_M_M25PE20:
  9833. case FLASH_5717VENDOR_ST_A_M25PE20:
  9834. case FLASH_5717VENDOR_ST_M_M45PE20:
  9835. case FLASH_5717VENDOR_ST_A_M45PE20:
  9836. case FLASH_5717VENDOR_ST_25USPT:
  9837. case FLASH_5717VENDOR_ST_45USPT:
  9838. tp->nvram_jedecnum = JEDEC_ST;
  9839. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9840. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9841. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9842. case FLASH_5717VENDOR_ST_M_M25PE20:
  9843. case FLASH_5717VENDOR_ST_A_M25PE20:
  9844. case FLASH_5717VENDOR_ST_M_M45PE20:
  9845. case FLASH_5717VENDOR_ST_A_M45PE20:
  9846. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9847. break;
  9848. default:
  9849. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9850. break;
  9851. }
  9852. break;
  9853. default:
  9854. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9855. return;
  9856. }
  9857. tg3_nvram_get_pagesize(tp, nvcfg1);
  9858. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9859. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9860. }
  9861. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9862. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9863. {
  9864. tw32_f(GRC_EEPROM_ADDR,
  9865. (EEPROM_ADDR_FSM_RESET |
  9866. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9867. EEPROM_ADDR_CLKPERD_SHIFT)));
  9868. msleep(1);
  9869. /* Enable seeprom accesses. */
  9870. tw32_f(GRC_LOCAL_CTRL,
  9871. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9872. udelay(100);
  9873. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9874. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9875. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9876. if (tg3_nvram_lock(tp)) {
  9877. netdev_warn(tp->dev,
  9878. "Cannot get nvram lock, %s failed\n",
  9879. __func__);
  9880. return;
  9881. }
  9882. tg3_enable_nvram_access(tp);
  9883. tp->nvram_size = 0;
  9884. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9885. tg3_get_5752_nvram_info(tp);
  9886. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9887. tg3_get_5755_nvram_info(tp);
  9888. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9889. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9891. tg3_get_5787_nvram_info(tp);
  9892. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9893. tg3_get_5761_nvram_info(tp);
  9894. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9895. tg3_get_5906_nvram_info(tp);
  9896. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9897. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9898. tg3_get_57780_nvram_info(tp);
  9899. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9900. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9901. tg3_get_5717_nvram_info(tp);
  9902. else
  9903. tg3_get_nvram_info(tp);
  9904. if (tp->nvram_size == 0)
  9905. tg3_get_nvram_size(tp);
  9906. tg3_disable_nvram_access(tp);
  9907. tg3_nvram_unlock(tp);
  9908. } else {
  9909. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9910. tg3_get_eeprom_size(tp);
  9911. }
  9912. }
  9913. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9914. u32 offset, u32 len, u8 *buf)
  9915. {
  9916. int i, j, rc = 0;
  9917. u32 val;
  9918. for (i = 0; i < len; i += 4) {
  9919. u32 addr;
  9920. __be32 data;
  9921. addr = offset + i;
  9922. memcpy(&data, buf + i, 4);
  9923. /*
  9924. * The SEEPROM interface expects the data to always be opposite
  9925. * the native endian format. We accomplish this by reversing
  9926. * all the operations that would have been performed on the
  9927. * data from a call to tg3_nvram_read_be32().
  9928. */
  9929. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9930. val = tr32(GRC_EEPROM_ADDR);
  9931. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9932. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9933. EEPROM_ADDR_READ);
  9934. tw32(GRC_EEPROM_ADDR, val |
  9935. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9936. (addr & EEPROM_ADDR_ADDR_MASK) |
  9937. EEPROM_ADDR_START |
  9938. EEPROM_ADDR_WRITE);
  9939. for (j = 0; j < 1000; j++) {
  9940. val = tr32(GRC_EEPROM_ADDR);
  9941. if (val & EEPROM_ADDR_COMPLETE)
  9942. break;
  9943. msleep(1);
  9944. }
  9945. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9946. rc = -EBUSY;
  9947. break;
  9948. }
  9949. }
  9950. return rc;
  9951. }
  9952. /* offset and length are dword aligned */
  9953. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9954. u8 *buf)
  9955. {
  9956. int ret = 0;
  9957. u32 pagesize = tp->nvram_pagesize;
  9958. u32 pagemask = pagesize - 1;
  9959. u32 nvram_cmd;
  9960. u8 *tmp;
  9961. tmp = kmalloc(pagesize, GFP_KERNEL);
  9962. if (tmp == NULL)
  9963. return -ENOMEM;
  9964. while (len) {
  9965. int j;
  9966. u32 phy_addr, page_off, size;
  9967. phy_addr = offset & ~pagemask;
  9968. for (j = 0; j < pagesize; j += 4) {
  9969. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9970. (__be32 *) (tmp + j));
  9971. if (ret)
  9972. break;
  9973. }
  9974. if (ret)
  9975. break;
  9976. page_off = offset & pagemask;
  9977. size = pagesize;
  9978. if (len < size)
  9979. size = len;
  9980. len -= size;
  9981. memcpy(tmp + page_off, buf, size);
  9982. offset = offset + (pagesize - page_off);
  9983. tg3_enable_nvram_access(tp);
  9984. /*
  9985. * Before we can erase the flash page, we need
  9986. * to issue a special "write enable" command.
  9987. */
  9988. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9989. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9990. break;
  9991. /* Erase the target page */
  9992. tw32(NVRAM_ADDR, phy_addr);
  9993. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9994. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9995. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9996. break;
  9997. /* Issue another write enable to start the write. */
  9998. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9999. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10000. break;
  10001. for (j = 0; j < pagesize; j += 4) {
  10002. __be32 data;
  10003. data = *((__be32 *) (tmp + j));
  10004. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10005. tw32(NVRAM_ADDR, phy_addr + j);
  10006. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10007. NVRAM_CMD_WR;
  10008. if (j == 0)
  10009. nvram_cmd |= NVRAM_CMD_FIRST;
  10010. else if (j == (pagesize - 4))
  10011. nvram_cmd |= NVRAM_CMD_LAST;
  10012. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10013. break;
  10014. }
  10015. if (ret)
  10016. break;
  10017. }
  10018. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10019. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10020. kfree(tmp);
  10021. return ret;
  10022. }
  10023. /* offset and length are dword aligned */
  10024. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10025. u8 *buf)
  10026. {
  10027. int i, ret = 0;
  10028. for (i = 0; i < len; i += 4, offset += 4) {
  10029. u32 page_off, phy_addr, nvram_cmd;
  10030. __be32 data;
  10031. memcpy(&data, buf + i, 4);
  10032. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10033. page_off = offset % tp->nvram_pagesize;
  10034. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10035. tw32(NVRAM_ADDR, phy_addr);
  10036. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10037. if (page_off == 0 || i == 0)
  10038. nvram_cmd |= NVRAM_CMD_FIRST;
  10039. if (page_off == (tp->nvram_pagesize - 4))
  10040. nvram_cmd |= NVRAM_CMD_LAST;
  10041. if (i == (len - 4))
  10042. nvram_cmd |= NVRAM_CMD_LAST;
  10043. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10044. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  10045. (tp->nvram_jedecnum == JEDEC_ST) &&
  10046. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10047. if ((ret = tg3_nvram_exec_cmd(tp,
  10048. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10049. NVRAM_CMD_DONE)))
  10050. break;
  10051. }
  10052. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10053. /* We always do complete word writes to eeprom. */
  10054. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10055. }
  10056. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10057. break;
  10058. }
  10059. return ret;
  10060. }
  10061. /* offset and length are dword aligned */
  10062. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10063. {
  10064. int ret;
  10065. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10066. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10067. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10068. udelay(40);
  10069. }
  10070. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  10071. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10072. } else {
  10073. u32 grc_mode;
  10074. ret = tg3_nvram_lock(tp);
  10075. if (ret)
  10076. return ret;
  10077. tg3_enable_nvram_access(tp);
  10078. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  10079. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  10080. tw32(NVRAM_WRITE1, 0x406);
  10081. grc_mode = tr32(GRC_MODE);
  10082. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10083. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  10084. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  10085. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10086. buf);
  10087. } else {
  10088. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10089. buf);
  10090. }
  10091. grc_mode = tr32(GRC_MODE);
  10092. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10093. tg3_disable_nvram_access(tp);
  10094. tg3_nvram_unlock(tp);
  10095. }
  10096. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  10097. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10098. udelay(40);
  10099. }
  10100. return ret;
  10101. }
  10102. struct subsys_tbl_ent {
  10103. u16 subsys_vendor, subsys_devid;
  10104. u32 phy_id;
  10105. };
  10106. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10107. /* Broadcom boards. */
  10108. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10109. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10110. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10111. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10112. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10113. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10114. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10115. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10116. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10117. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10118. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10119. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10120. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10121. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10122. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10123. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10124. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10125. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10126. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10127. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10128. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10129. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10130. /* 3com boards. */
  10131. { TG3PCI_SUBVENDOR_ID_3COM,
  10132. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10133. { TG3PCI_SUBVENDOR_ID_3COM,
  10134. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10135. { TG3PCI_SUBVENDOR_ID_3COM,
  10136. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10137. { TG3PCI_SUBVENDOR_ID_3COM,
  10138. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10139. { TG3PCI_SUBVENDOR_ID_3COM,
  10140. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10141. /* DELL boards. */
  10142. { TG3PCI_SUBVENDOR_ID_DELL,
  10143. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10144. { TG3PCI_SUBVENDOR_ID_DELL,
  10145. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10146. { TG3PCI_SUBVENDOR_ID_DELL,
  10147. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10148. { TG3PCI_SUBVENDOR_ID_DELL,
  10149. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10150. /* Compaq boards. */
  10151. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10152. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10153. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10154. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10155. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10156. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10157. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10158. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10159. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10160. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10161. /* IBM boards. */
  10162. { TG3PCI_SUBVENDOR_ID_IBM,
  10163. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10164. };
  10165. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10166. {
  10167. int i;
  10168. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10169. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10170. tp->pdev->subsystem_vendor) &&
  10171. (subsys_id_to_phy_id[i].subsys_devid ==
  10172. tp->pdev->subsystem_device))
  10173. return &subsys_id_to_phy_id[i];
  10174. }
  10175. return NULL;
  10176. }
  10177. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10178. {
  10179. u32 val;
  10180. u16 pmcsr;
  10181. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10182. * so need make sure we're in D0.
  10183. */
  10184. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10185. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10186. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10187. msleep(1);
  10188. /* Make sure register accesses (indirect or otherwise)
  10189. * will function correctly.
  10190. */
  10191. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10192. tp->misc_host_ctrl);
  10193. /* The memory arbiter has to be enabled in order for SRAM accesses
  10194. * to succeed. Normally on powerup the tg3 chip firmware will make
  10195. * sure it is enabled, but other entities such as system netboot
  10196. * code might disable it.
  10197. */
  10198. val = tr32(MEMARB_MODE);
  10199. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10200. tp->phy_id = TG3_PHY_ID_INVALID;
  10201. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10202. /* Assume an onboard device and WOL capable by default. */
  10203. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10204. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10205. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10206. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10207. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10208. }
  10209. val = tr32(VCPU_CFGSHDW);
  10210. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10211. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10212. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10213. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10214. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10215. goto done;
  10216. }
  10217. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10218. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10219. u32 nic_cfg, led_cfg;
  10220. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10221. int eeprom_phy_serdes = 0;
  10222. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10223. tp->nic_sram_data_cfg = nic_cfg;
  10224. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10225. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10226. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10227. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10228. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10229. (ver > 0) && (ver < 0x100))
  10230. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10231. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10232. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10233. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10234. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10235. eeprom_phy_serdes = 1;
  10236. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10237. if (nic_phy_id != 0) {
  10238. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10239. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10240. eeprom_phy_id = (id1 >> 16) << 10;
  10241. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10242. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10243. } else
  10244. eeprom_phy_id = 0;
  10245. tp->phy_id = eeprom_phy_id;
  10246. if (eeprom_phy_serdes) {
  10247. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10248. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10249. else
  10250. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10251. }
  10252. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10253. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10254. SHASTA_EXT_LED_MODE_MASK);
  10255. else
  10256. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10257. switch (led_cfg) {
  10258. default:
  10259. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10260. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10261. break;
  10262. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10263. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10264. break;
  10265. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10266. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10267. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10268. * read on some older 5700/5701 bootcode.
  10269. */
  10270. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10271. ASIC_REV_5700 ||
  10272. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10273. ASIC_REV_5701)
  10274. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10275. break;
  10276. case SHASTA_EXT_LED_SHARED:
  10277. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10278. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10279. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10280. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10281. LED_CTRL_MODE_PHY_2);
  10282. break;
  10283. case SHASTA_EXT_LED_MAC:
  10284. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10285. break;
  10286. case SHASTA_EXT_LED_COMBO:
  10287. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10288. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10289. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10290. LED_CTRL_MODE_PHY_2);
  10291. break;
  10292. }
  10293. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10295. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10296. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10297. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10298. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10299. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10300. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10301. if ((tp->pdev->subsystem_vendor ==
  10302. PCI_VENDOR_ID_ARIMA) &&
  10303. (tp->pdev->subsystem_device == 0x205a ||
  10304. tp->pdev->subsystem_device == 0x2063))
  10305. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10306. } else {
  10307. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10308. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10309. }
  10310. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10311. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10312. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10313. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10314. }
  10315. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10316. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10317. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10318. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10319. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10320. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10321. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10322. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10323. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10324. if (cfg2 & (1 << 17))
  10325. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10326. /* serdes signal pre-emphasis in register 0x590 set by */
  10327. /* bootcode if bit 18 is set */
  10328. if (cfg2 & (1 << 18))
  10329. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10330. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10331. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10332. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10333. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10334. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10335. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10336. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  10337. u32 cfg3;
  10338. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10339. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10340. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10341. }
  10342. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10343. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10344. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10345. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10346. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10347. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10348. }
  10349. done:
  10350. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10351. device_set_wakeup_enable(&tp->pdev->dev,
  10352. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10353. }
  10354. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10355. {
  10356. int i;
  10357. u32 val;
  10358. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10359. tw32(OTP_CTRL, cmd);
  10360. /* Wait for up to 1 ms for command to execute. */
  10361. for (i = 0; i < 100; i++) {
  10362. val = tr32(OTP_STATUS);
  10363. if (val & OTP_STATUS_CMD_DONE)
  10364. break;
  10365. udelay(10);
  10366. }
  10367. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10368. }
  10369. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10370. * configuration is a 32-bit value that straddles the alignment boundary.
  10371. * We do two 32-bit reads and then shift and merge the results.
  10372. */
  10373. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10374. {
  10375. u32 bhalf_otp, thalf_otp;
  10376. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10377. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10378. return 0;
  10379. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10380. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10381. return 0;
  10382. thalf_otp = tr32(OTP_READ_DATA);
  10383. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10384. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10385. return 0;
  10386. bhalf_otp = tr32(OTP_READ_DATA);
  10387. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10388. }
  10389. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10390. {
  10391. u32 hw_phy_id_1, hw_phy_id_2;
  10392. u32 hw_phy_id, hw_phy_id_masked;
  10393. int err;
  10394. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10395. return tg3_phy_init(tp);
  10396. /* Reading the PHY ID register can conflict with ASF
  10397. * firmware access to the PHY hardware.
  10398. */
  10399. err = 0;
  10400. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10401. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10402. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10403. } else {
  10404. /* Now read the physical PHY_ID from the chip and verify
  10405. * that it is sane. If it doesn't look good, we fall back
  10406. * to either the hard-coded table based PHY_ID and failing
  10407. * that the value found in the eeprom area.
  10408. */
  10409. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10410. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10411. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10412. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10413. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10414. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10415. }
  10416. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10417. tp->phy_id = hw_phy_id;
  10418. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10419. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10420. else
  10421. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10422. } else {
  10423. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10424. /* Do nothing, phy ID already set up in
  10425. * tg3_get_eeprom_hw_cfg().
  10426. */
  10427. } else {
  10428. struct subsys_tbl_ent *p;
  10429. /* No eeprom signature? Try the hardcoded
  10430. * subsys device table.
  10431. */
  10432. p = tg3_lookup_by_subsys(tp);
  10433. if (!p)
  10434. return -ENODEV;
  10435. tp->phy_id = p->phy_id;
  10436. if (!tp->phy_id ||
  10437. tp->phy_id == TG3_PHY_ID_BCM8002)
  10438. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10439. }
  10440. }
  10441. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10442. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10443. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0))
  10444. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10445. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10446. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10447. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10448. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10449. tg3_readphy(tp, MII_BMSR, &bmsr);
  10450. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10451. (bmsr & BMSR_LSTATUS))
  10452. goto skip_phy_reset;
  10453. err = tg3_phy_reset(tp);
  10454. if (err)
  10455. return err;
  10456. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10457. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10458. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10459. tg3_ctrl = 0;
  10460. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10461. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10462. MII_TG3_CTRL_ADV_1000_FULL);
  10463. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10464. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10465. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10466. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10467. }
  10468. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10469. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10470. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10471. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10472. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10473. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10474. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10475. tg3_writephy(tp, MII_BMCR,
  10476. BMCR_ANENABLE | BMCR_ANRESTART);
  10477. }
  10478. tg3_phy_set_wirespeed(tp);
  10479. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10480. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10481. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10482. }
  10483. skip_phy_reset:
  10484. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10485. err = tg3_init_5401phy_dsp(tp);
  10486. if (err)
  10487. return err;
  10488. err = tg3_init_5401phy_dsp(tp);
  10489. }
  10490. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10491. tp->link_config.advertising =
  10492. (ADVERTISED_1000baseT_Half |
  10493. ADVERTISED_1000baseT_Full |
  10494. ADVERTISED_Autoneg |
  10495. ADVERTISED_FIBRE);
  10496. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  10497. tp->link_config.advertising &=
  10498. ~(ADVERTISED_1000baseT_Half |
  10499. ADVERTISED_1000baseT_Full);
  10500. return err;
  10501. }
  10502. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10503. {
  10504. u8 *vpd_data;
  10505. unsigned int block_end, rosize, len;
  10506. int j, i = 0;
  10507. u32 magic;
  10508. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10509. tg3_nvram_read(tp, 0x0, &magic))
  10510. goto out_no_vpd;
  10511. vpd_data = kmalloc(TG3_NVM_VPD_LEN, GFP_KERNEL);
  10512. if (!vpd_data)
  10513. goto out_no_vpd;
  10514. if (magic == TG3_EEPROM_MAGIC) {
  10515. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10516. u32 tmp;
  10517. /* The data is in little-endian format in NVRAM.
  10518. * Use the big-endian read routines to preserve
  10519. * the byte order as it exists in NVRAM.
  10520. */
  10521. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10522. goto out_not_found;
  10523. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10524. }
  10525. } else {
  10526. ssize_t cnt;
  10527. unsigned int pos = 0;
  10528. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10529. cnt = pci_read_vpd(tp->pdev, pos,
  10530. TG3_NVM_VPD_LEN - pos,
  10531. &vpd_data[pos]);
  10532. if (cnt == -ETIMEDOUT || -EINTR)
  10533. cnt = 0;
  10534. else if (cnt < 0)
  10535. goto out_not_found;
  10536. }
  10537. if (pos != TG3_NVM_VPD_LEN)
  10538. goto out_not_found;
  10539. }
  10540. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10541. PCI_VPD_LRDT_RO_DATA);
  10542. if (i < 0)
  10543. goto out_not_found;
  10544. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10545. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10546. i += PCI_VPD_LRDT_TAG_SIZE;
  10547. if (block_end > TG3_NVM_VPD_LEN)
  10548. goto out_not_found;
  10549. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10550. PCI_VPD_RO_KEYWORD_MFR_ID);
  10551. if (j > 0) {
  10552. len = pci_vpd_info_field_size(&vpd_data[j]);
  10553. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10554. if (j + len > block_end || len != 4 ||
  10555. memcmp(&vpd_data[j], "1028", 4))
  10556. goto partno;
  10557. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10558. PCI_VPD_RO_KEYWORD_VENDOR0);
  10559. if (j < 0)
  10560. goto partno;
  10561. len = pci_vpd_info_field_size(&vpd_data[j]);
  10562. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10563. if (j + len > block_end)
  10564. goto partno;
  10565. memcpy(tp->fw_ver, &vpd_data[j], len);
  10566. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10567. }
  10568. partno:
  10569. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10570. PCI_VPD_RO_KEYWORD_PARTNO);
  10571. if (i < 0)
  10572. goto out_not_found;
  10573. len = pci_vpd_info_field_size(&vpd_data[i]);
  10574. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10575. if (len > TG3_BPN_SIZE ||
  10576. (len + i) > TG3_NVM_VPD_LEN)
  10577. goto out_not_found;
  10578. memcpy(tp->board_part_number, &vpd_data[i], len);
  10579. out_not_found:
  10580. kfree(vpd_data);
  10581. if (tp->board_part_number[0])
  10582. return;
  10583. out_no_vpd:
  10584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10585. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10586. strcpy(tp->board_part_number, "BCM5717");
  10587. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10588. strcpy(tp->board_part_number, "BCM5718");
  10589. else
  10590. goto nomatch;
  10591. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10592. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10593. strcpy(tp->board_part_number, "BCM57780");
  10594. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10595. strcpy(tp->board_part_number, "BCM57760");
  10596. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10597. strcpy(tp->board_part_number, "BCM57790");
  10598. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10599. strcpy(tp->board_part_number, "BCM57788");
  10600. else
  10601. goto nomatch;
  10602. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10603. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10604. strcpy(tp->board_part_number, "BCM57761");
  10605. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10606. strcpy(tp->board_part_number, "BCM57765");
  10607. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10608. strcpy(tp->board_part_number, "BCM57781");
  10609. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10610. strcpy(tp->board_part_number, "BCM57785");
  10611. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10612. strcpy(tp->board_part_number, "BCM57791");
  10613. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10614. strcpy(tp->board_part_number, "BCM57795");
  10615. else
  10616. goto nomatch;
  10617. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10618. strcpy(tp->board_part_number, "BCM95906");
  10619. } else {
  10620. nomatch:
  10621. strcpy(tp->board_part_number, "none");
  10622. }
  10623. }
  10624. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10625. {
  10626. u32 val;
  10627. if (tg3_nvram_read(tp, offset, &val) ||
  10628. (val & 0xfc000000) != 0x0c000000 ||
  10629. tg3_nvram_read(tp, offset + 4, &val) ||
  10630. val != 0)
  10631. return 0;
  10632. return 1;
  10633. }
  10634. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10635. {
  10636. u32 val, offset, start, ver_offset;
  10637. int i, dst_off;
  10638. bool newver = false;
  10639. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10640. tg3_nvram_read(tp, 0x4, &start))
  10641. return;
  10642. offset = tg3_nvram_logical_addr(tp, offset);
  10643. if (tg3_nvram_read(tp, offset, &val))
  10644. return;
  10645. if ((val & 0xfc000000) == 0x0c000000) {
  10646. if (tg3_nvram_read(tp, offset + 4, &val))
  10647. return;
  10648. if (val == 0)
  10649. newver = true;
  10650. }
  10651. dst_off = strlen(tp->fw_ver);
  10652. if (newver) {
  10653. if (TG3_VER_SIZE - dst_off < 16 ||
  10654. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10655. return;
  10656. offset = offset + ver_offset - start;
  10657. for (i = 0; i < 16; i += 4) {
  10658. __be32 v;
  10659. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10660. return;
  10661. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10662. }
  10663. } else {
  10664. u32 major, minor;
  10665. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10666. return;
  10667. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10668. TG3_NVM_BCVER_MAJSFT;
  10669. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10670. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10671. "v%d.%02d", major, minor);
  10672. }
  10673. }
  10674. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10675. {
  10676. u32 val, major, minor;
  10677. /* Use native endian representation */
  10678. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10679. return;
  10680. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10681. TG3_NVM_HWSB_CFG1_MAJSFT;
  10682. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10683. TG3_NVM_HWSB_CFG1_MINSFT;
  10684. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10685. }
  10686. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10687. {
  10688. u32 offset, major, minor, build;
  10689. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10690. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10691. return;
  10692. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10693. case TG3_EEPROM_SB_REVISION_0:
  10694. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10695. break;
  10696. case TG3_EEPROM_SB_REVISION_2:
  10697. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10698. break;
  10699. case TG3_EEPROM_SB_REVISION_3:
  10700. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10701. break;
  10702. case TG3_EEPROM_SB_REVISION_4:
  10703. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10704. break;
  10705. case TG3_EEPROM_SB_REVISION_5:
  10706. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10707. break;
  10708. case TG3_EEPROM_SB_REVISION_6:
  10709. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10710. break;
  10711. default:
  10712. return;
  10713. }
  10714. if (tg3_nvram_read(tp, offset, &val))
  10715. return;
  10716. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10717. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10718. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10719. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10720. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10721. if (minor > 99 || build > 26)
  10722. return;
  10723. offset = strlen(tp->fw_ver);
  10724. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10725. " v%d.%02d", major, minor);
  10726. if (build > 0) {
  10727. offset = strlen(tp->fw_ver);
  10728. if (offset < TG3_VER_SIZE - 1)
  10729. tp->fw_ver[offset] = 'a' + build - 1;
  10730. }
  10731. }
  10732. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10733. {
  10734. u32 val, offset, start;
  10735. int i, vlen;
  10736. for (offset = TG3_NVM_DIR_START;
  10737. offset < TG3_NVM_DIR_END;
  10738. offset += TG3_NVM_DIRENT_SIZE) {
  10739. if (tg3_nvram_read(tp, offset, &val))
  10740. return;
  10741. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10742. break;
  10743. }
  10744. if (offset == TG3_NVM_DIR_END)
  10745. return;
  10746. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10747. start = 0x08000000;
  10748. else if (tg3_nvram_read(tp, offset - 4, &start))
  10749. return;
  10750. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10751. !tg3_fw_img_is_valid(tp, offset) ||
  10752. tg3_nvram_read(tp, offset + 8, &val))
  10753. return;
  10754. offset += val - start;
  10755. vlen = strlen(tp->fw_ver);
  10756. tp->fw_ver[vlen++] = ',';
  10757. tp->fw_ver[vlen++] = ' ';
  10758. for (i = 0; i < 4; i++) {
  10759. __be32 v;
  10760. if (tg3_nvram_read_be32(tp, offset, &v))
  10761. return;
  10762. offset += sizeof(v);
  10763. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10764. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10765. break;
  10766. }
  10767. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10768. vlen += sizeof(v);
  10769. }
  10770. }
  10771. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10772. {
  10773. int vlen;
  10774. u32 apedata;
  10775. char *fwtype;
  10776. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10777. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10778. return;
  10779. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10780. if (apedata != APE_SEG_SIG_MAGIC)
  10781. return;
  10782. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10783. if (!(apedata & APE_FW_STATUS_READY))
  10784. return;
  10785. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10786. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  10787. tp->tg3_flags3 |= TG3_FLG3_APE_HAS_NCSI;
  10788. fwtype = "NCSI";
  10789. } else {
  10790. fwtype = "DASH";
  10791. }
  10792. vlen = strlen(tp->fw_ver);
  10793. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  10794. fwtype,
  10795. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10796. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10797. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10798. (apedata & APE_FW_VERSION_BLDMSK));
  10799. }
  10800. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10801. {
  10802. u32 val;
  10803. bool vpd_vers = false;
  10804. if (tp->fw_ver[0] != 0)
  10805. vpd_vers = true;
  10806. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10807. strcat(tp->fw_ver, "sb");
  10808. return;
  10809. }
  10810. if (tg3_nvram_read(tp, 0, &val))
  10811. return;
  10812. if (val == TG3_EEPROM_MAGIC)
  10813. tg3_read_bc_ver(tp);
  10814. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10815. tg3_read_sb_ver(tp, val);
  10816. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10817. tg3_read_hwsb_ver(tp);
  10818. else
  10819. return;
  10820. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10821. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10822. goto done;
  10823. tg3_read_mgmtfw_ver(tp);
  10824. done:
  10825. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10826. }
  10827. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10828. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10829. {
  10830. #if TG3_VLAN_TAG_USED
  10831. dev->vlan_features |= flags;
  10832. #endif
  10833. }
  10834. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  10835. {
  10836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10837. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10838. return 4096;
  10839. else if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  10840. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10841. return 1024;
  10842. else
  10843. return 512;
  10844. }
  10845. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10846. {
  10847. static struct pci_device_id write_reorder_chipsets[] = {
  10848. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10849. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10850. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10851. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10852. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10853. PCI_DEVICE_ID_VIA_8385_0) },
  10854. { },
  10855. };
  10856. u32 misc_ctrl_reg;
  10857. u32 pci_state_reg, grc_misc_cfg;
  10858. u32 val;
  10859. u16 pci_cmd;
  10860. int err;
  10861. /* Force memory write invalidate off. If we leave it on,
  10862. * then on 5700_BX chips we have to enable a workaround.
  10863. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10864. * to match the cacheline size. The Broadcom driver have this
  10865. * workaround but turns MWI off all the times so never uses
  10866. * it. This seems to suggest that the workaround is insufficient.
  10867. */
  10868. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10869. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10870. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10871. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10872. * has the register indirect write enable bit set before
  10873. * we try to access any of the MMIO registers. It is also
  10874. * critical that the PCI-X hw workaround situation is decided
  10875. * before that as well.
  10876. */
  10877. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10878. &misc_ctrl_reg);
  10879. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10880. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10882. u32 prod_id_asic_rev;
  10883. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10884. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10885. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10886. pci_read_config_dword(tp->pdev,
  10887. TG3PCI_GEN2_PRODID_ASICREV,
  10888. &prod_id_asic_rev);
  10889. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10890. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10891. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10892. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10893. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10894. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10895. pci_read_config_dword(tp->pdev,
  10896. TG3PCI_GEN15_PRODID_ASICREV,
  10897. &prod_id_asic_rev);
  10898. else
  10899. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10900. &prod_id_asic_rev);
  10901. tp->pci_chip_rev_id = prod_id_asic_rev;
  10902. }
  10903. /* Wrong chip ID in 5752 A0. This code can be removed later
  10904. * as A0 is not in production.
  10905. */
  10906. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10907. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10908. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10909. * we need to disable memory and use config. cycles
  10910. * only to access all registers. The 5702/03 chips
  10911. * can mistakenly decode the special cycles from the
  10912. * ICH chipsets as memory write cycles, causing corruption
  10913. * of register and memory space. Only certain ICH bridges
  10914. * will drive special cycles with non-zero data during the
  10915. * address phase which can fall within the 5703's address
  10916. * range. This is not an ICH bug as the PCI spec allows
  10917. * non-zero address during special cycles. However, only
  10918. * these ICH bridges are known to drive non-zero addresses
  10919. * during special cycles.
  10920. *
  10921. * Since special cycles do not cross PCI bridges, we only
  10922. * enable this workaround if the 5703 is on the secondary
  10923. * bus of these ICH bridges.
  10924. */
  10925. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10926. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10927. static struct tg3_dev_id {
  10928. u32 vendor;
  10929. u32 device;
  10930. u32 rev;
  10931. } ich_chipsets[] = {
  10932. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10933. PCI_ANY_ID },
  10934. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10935. PCI_ANY_ID },
  10936. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10937. 0xa },
  10938. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10939. PCI_ANY_ID },
  10940. { },
  10941. };
  10942. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10943. struct pci_dev *bridge = NULL;
  10944. while (pci_id->vendor != 0) {
  10945. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10946. bridge);
  10947. if (!bridge) {
  10948. pci_id++;
  10949. continue;
  10950. }
  10951. if (pci_id->rev != PCI_ANY_ID) {
  10952. if (bridge->revision > pci_id->rev)
  10953. continue;
  10954. }
  10955. if (bridge->subordinate &&
  10956. (bridge->subordinate->number ==
  10957. tp->pdev->bus->number)) {
  10958. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10959. pci_dev_put(bridge);
  10960. break;
  10961. }
  10962. }
  10963. }
  10964. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10965. static struct tg3_dev_id {
  10966. u32 vendor;
  10967. u32 device;
  10968. } bridge_chipsets[] = {
  10969. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10970. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10971. { },
  10972. };
  10973. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10974. struct pci_dev *bridge = NULL;
  10975. while (pci_id->vendor != 0) {
  10976. bridge = pci_get_device(pci_id->vendor,
  10977. pci_id->device,
  10978. bridge);
  10979. if (!bridge) {
  10980. pci_id++;
  10981. continue;
  10982. }
  10983. if (bridge->subordinate &&
  10984. (bridge->subordinate->number <=
  10985. tp->pdev->bus->number) &&
  10986. (bridge->subordinate->subordinate >=
  10987. tp->pdev->bus->number)) {
  10988. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10989. pci_dev_put(bridge);
  10990. break;
  10991. }
  10992. }
  10993. }
  10994. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10995. * DMA addresses > 40-bit. This bridge may have other additional
  10996. * 57xx devices behind it in some 4-port NIC designs for example.
  10997. * Any tg3 device found behind the bridge will also need the 40-bit
  10998. * DMA workaround.
  10999. */
  11000. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11001. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11002. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  11003. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11004. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11005. } else {
  11006. struct pci_dev *bridge = NULL;
  11007. do {
  11008. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11009. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11010. bridge);
  11011. if (bridge && bridge->subordinate &&
  11012. (bridge->subordinate->number <=
  11013. tp->pdev->bus->number) &&
  11014. (bridge->subordinate->subordinate >=
  11015. tp->pdev->bus->number)) {
  11016. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  11017. pci_dev_put(bridge);
  11018. break;
  11019. }
  11020. } while (bridge);
  11021. }
  11022. /* Initialize misc host control in PCI block. */
  11023. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11024. MISC_HOST_CTRL_CHIPREV);
  11025. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11026. tp->misc_host_ctrl);
  11027. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11028. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11029. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11030. tp->pdev_peer = tg3_find_peer(tp);
  11031. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11032. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11033. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11034. tp->tg3_flags3 |= TG3_FLG3_5717_PLUS;
  11035. /* Intentionally exclude ASIC_REV_5906 */
  11036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11038. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11039. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11040. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11041. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11042. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11043. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  11044. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11045. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11046. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11047. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11048. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11049. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  11050. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11051. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  11052. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  11053. /* 5700 B0 chips do not support checksumming correctly due
  11054. * to hardware bugs.
  11055. */
  11056. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  11057. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  11058. else {
  11059. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  11060. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11061. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11062. features |= NETIF_F_IPV6_CSUM;
  11063. tp->dev->features |= features;
  11064. vlan_features_add(tp->dev, features);
  11065. }
  11066. /* Determine TSO capabilities */
  11067. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11068. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  11069. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11070. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11071. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  11072. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11073. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  11074. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11075. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11076. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  11077. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11078. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11079. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11080. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  11081. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11082. tp->fw_needed = FIRMWARE_TG3TSO5;
  11083. else
  11084. tp->fw_needed = FIRMWARE_TG3TSO;
  11085. }
  11086. tp->irq_max = 1;
  11087. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  11088. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  11089. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11090. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11091. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11092. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11093. tp->pdev_peer == tp->pdev))
  11094. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  11095. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11096. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11097. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  11098. }
  11099. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11100. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  11101. tp->irq_max = TG3_IRQ_MAX_VECS;
  11102. }
  11103. }
  11104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11105. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11106. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11107. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  11108. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  11109. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  11110. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  11111. }
  11112. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11113. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  11114. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11115. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  11116. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  11117. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  11118. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11119. &pci_state_reg);
  11120. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11121. if (tp->pcie_cap != 0) {
  11122. u16 lnkctl;
  11123. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11124. tp->pcie_readrq = 4096;
  11125. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11126. u16 word;
  11127. pci_read_config_word(tp->pdev,
  11128. tp->pcie_cap + PCI_EXP_LNKSTA,
  11129. &word);
  11130. switch (word & PCI_EXP_LNKSTA_CLS) {
  11131. case PCI_EXP_LNKSTA_CLS_2_5GB:
  11132. word &= PCI_EXP_LNKSTA_NLW;
  11133. word >>= PCI_EXP_LNKSTA_NLW_SHIFT;
  11134. switch (word) {
  11135. case 2:
  11136. tp->pcie_readrq = 2048;
  11137. break;
  11138. case 4:
  11139. tp->pcie_readrq = 1024;
  11140. break;
  11141. }
  11142. break;
  11143. case PCI_EXP_LNKSTA_CLS_5_0GB:
  11144. word &= PCI_EXP_LNKSTA_NLW;
  11145. word >>= PCI_EXP_LNKSTA_NLW_SHIFT;
  11146. switch (word) {
  11147. case 1:
  11148. tp->pcie_readrq = 2048;
  11149. break;
  11150. case 2:
  11151. tp->pcie_readrq = 1024;
  11152. break;
  11153. case 4:
  11154. tp->pcie_readrq = 512;
  11155. break;
  11156. }
  11157. }
  11158. }
  11159. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11160. pci_read_config_word(tp->pdev,
  11161. tp->pcie_cap + PCI_EXP_LNKCTL,
  11162. &lnkctl);
  11163. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11165. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  11166. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11167. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11168. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11169. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11170. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  11171. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11172. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  11173. }
  11174. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11175. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  11176. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  11177. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11178. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11179. if (!tp->pcix_cap) {
  11180. dev_err(&tp->pdev->dev,
  11181. "Cannot find PCI-X capability, aborting\n");
  11182. return -EIO;
  11183. }
  11184. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11185. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  11186. }
  11187. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11188. * reordering to the mailbox registers done by the host
  11189. * controller can cause major troubles. We read back from
  11190. * every mailbox register write to force the writes to be
  11191. * posted to the chip in order.
  11192. */
  11193. if (pci_dev_present(write_reorder_chipsets) &&
  11194. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11195. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  11196. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11197. &tp->pci_cacheline_sz);
  11198. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11199. &tp->pci_lat_timer);
  11200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11201. tp->pci_lat_timer < 64) {
  11202. tp->pci_lat_timer = 64;
  11203. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11204. tp->pci_lat_timer);
  11205. }
  11206. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11207. /* 5700 BX chips need to have their TX producer index
  11208. * mailboxes written twice to workaround a bug.
  11209. */
  11210. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  11211. /* If we are in PCI-X mode, enable register write workaround.
  11212. *
  11213. * The workaround is to use indirect register accesses
  11214. * for all chip writes not to mailbox registers.
  11215. */
  11216. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11217. u32 pm_reg;
  11218. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11219. /* The chip can have it's power management PCI config
  11220. * space registers clobbered due to this bug.
  11221. * So explicitly force the chip into D0 here.
  11222. */
  11223. pci_read_config_dword(tp->pdev,
  11224. tp->pm_cap + PCI_PM_CTRL,
  11225. &pm_reg);
  11226. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11227. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11228. pci_write_config_dword(tp->pdev,
  11229. tp->pm_cap + PCI_PM_CTRL,
  11230. pm_reg);
  11231. /* Also, force SERR#/PERR# in PCI command. */
  11232. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11233. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11234. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11235. }
  11236. }
  11237. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11238. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  11239. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11240. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11241. /* Chip-specific fixup from Broadcom driver */
  11242. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11243. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11244. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11245. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11246. }
  11247. /* Default fast path register access methods */
  11248. tp->read32 = tg3_read32;
  11249. tp->write32 = tg3_write32;
  11250. tp->read32_mbox = tg3_read32;
  11251. tp->write32_mbox = tg3_write32;
  11252. tp->write32_tx_mbox = tg3_write32;
  11253. tp->write32_rx_mbox = tg3_write32;
  11254. /* Various workaround register access methods */
  11255. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11256. tp->write32 = tg3_write_indirect_reg32;
  11257. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11258. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11259. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11260. /*
  11261. * Back to back register writes can cause problems on these
  11262. * chips, the workaround is to read back all reg writes
  11263. * except those to mailbox regs.
  11264. *
  11265. * See tg3_write_indirect_reg32().
  11266. */
  11267. tp->write32 = tg3_write_flush_reg32;
  11268. }
  11269. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11270. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11271. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11272. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11273. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11274. }
  11275. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11276. tp->read32 = tg3_read_indirect_reg32;
  11277. tp->write32 = tg3_write_indirect_reg32;
  11278. tp->read32_mbox = tg3_read_indirect_mbox;
  11279. tp->write32_mbox = tg3_write_indirect_mbox;
  11280. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11281. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11282. iounmap(tp->regs);
  11283. tp->regs = NULL;
  11284. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11285. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11286. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11287. }
  11288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11289. tp->read32_mbox = tg3_read32_mbox_5906;
  11290. tp->write32_mbox = tg3_write32_mbox_5906;
  11291. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11292. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11293. }
  11294. if (tp->write32 == tg3_write_indirect_reg32 ||
  11295. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11296. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11297. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11298. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11299. /* Get eeprom hw config before calling tg3_set_power_state().
  11300. * In particular, the TG3_FLG2_IS_NIC flag must be
  11301. * determined before calling tg3_set_power_state() so that
  11302. * we know whether or not to switch out of Vaux power.
  11303. * When the flag is set, it means that GPIO1 is used for eeprom
  11304. * write protect and also implies that it is a LOM where GPIOs
  11305. * are not used to switch power.
  11306. */
  11307. tg3_get_eeprom_hw_cfg(tp);
  11308. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11309. /* Allow reads and writes to the
  11310. * APE register and memory space.
  11311. */
  11312. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11313. PCISTATE_ALLOW_APE_SHMEM_WR |
  11314. PCISTATE_ALLOW_APE_PSPACE_WR;
  11315. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11316. pci_state_reg);
  11317. }
  11318. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11319. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11320. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11321. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11322. (tp->tg3_flags3 & TG3_FLG3_5717_PLUS))
  11323. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11324. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11325. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11326. * It is also used as eeprom write protect on LOMs.
  11327. */
  11328. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11329. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11330. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11331. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11332. GRC_LCLCTRL_GPIO_OUTPUT1);
  11333. /* Unused GPIO3 must be driven as output on 5752 because there
  11334. * are no pull-up resistors on unused GPIO pins.
  11335. */
  11336. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11337. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11341. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11342. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11343. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11344. /* Turn off the debug UART. */
  11345. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11346. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11347. /* Keep VMain power. */
  11348. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11349. GRC_LCLCTRL_GPIO_OUTPUT0;
  11350. }
  11351. /* Force the chip into D0. */
  11352. err = tg3_set_power_state(tp, PCI_D0);
  11353. if (err) {
  11354. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11355. return err;
  11356. }
  11357. /* Derive initial jumbo mode from MTU assigned in
  11358. * ether_setup() via the alloc_etherdev() call
  11359. */
  11360. if (tp->dev->mtu > ETH_DATA_LEN &&
  11361. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11362. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11363. /* Determine WakeOnLan speed to use. */
  11364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11365. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11366. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11367. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11368. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11369. } else {
  11370. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11371. }
  11372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11373. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11374. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11375. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11376. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11377. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11378. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11379. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11380. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11381. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11382. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11383. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11384. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11385. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11386. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11387. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11388. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11389. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11390. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11391. !(tp->tg3_flags3 & TG3_FLG3_5717_PLUS)) {
  11392. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11393. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11394. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11395. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11396. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11397. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11398. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11399. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11400. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11401. } else
  11402. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11403. }
  11404. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11405. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11406. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11407. if (tp->phy_otp == 0)
  11408. tp->phy_otp = TG3_OTP_DEFAULT;
  11409. }
  11410. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11411. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11412. else
  11413. tp->mi_mode = MAC_MI_MODE_BASE;
  11414. tp->coalesce_mode = 0;
  11415. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11416. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11417. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11418. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11419. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11420. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11421. err = tg3_mdio_init(tp);
  11422. if (err)
  11423. return err;
  11424. /* Initialize data/descriptor byte/word swapping. */
  11425. val = tr32(GRC_MODE);
  11426. val &= GRC_MODE_HOST_STACKUP;
  11427. tw32(GRC_MODE, val | tp->grc_mode);
  11428. tg3_switch_clocks(tp);
  11429. /* Clear this out for sanity. */
  11430. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11431. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11432. &pci_state_reg);
  11433. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11434. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11435. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11436. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11437. chiprevid == CHIPREV_ID_5701_B0 ||
  11438. chiprevid == CHIPREV_ID_5701_B2 ||
  11439. chiprevid == CHIPREV_ID_5701_B5) {
  11440. void __iomem *sram_base;
  11441. /* Write some dummy words into the SRAM status block
  11442. * area, see if it reads back correctly. If the return
  11443. * value is bad, force enable the PCIX workaround.
  11444. */
  11445. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11446. writel(0x00000000, sram_base);
  11447. writel(0x00000000, sram_base + 4);
  11448. writel(0xffffffff, sram_base + 4);
  11449. if (readl(sram_base) != 0x00000000)
  11450. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11451. }
  11452. }
  11453. udelay(50);
  11454. tg3_nvram_init(tp);
  11455. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11456. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11457. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11458. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11459. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11460. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11461. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11462. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11463. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11464. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11465. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11466. HOSTCC_MODE_CLRTICK_TXBD);
  11467. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11468. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11469. tp->misc_host_ctrl);
  11470. }
  11471. /* Preserve the APE MAC_MODE bits */
  11472. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11473. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11474. else
  11475. tp->mac_mode = TG3_DEF_MAC_MODE;
  11476. /* these are limited to 10/100 only */
  11477. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11478. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11479. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11480. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11481. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11482. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11483. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11484. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11485. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11486. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11487. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11488. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11489. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11490. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11491. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11492. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11493. err = tg3_phy_probe(tp);
  11494. if (err) {
  11495. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11496. /* ... but do not return immediately ... */
  11497. tg3_mdio_fini(tp);
  11498. }
  11499. tg3_read_vpd(tp);
  11500. tg3_read_fw_ver(tp);
  11501. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11502. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11503. } else {
  11504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11505. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11506. else
  11507. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11508. }
  11509. /* 5700 {AX,BX} chips have a broken status block link
  11510. * change bit implementation, so we must use the
  11511. * status register in those cases.
  11512. */
  11513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11514. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11515. else
  11516. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11517. /* The led_ctrl is set during tg3_phy_probe, here we might
  11518. * have to force the link status polling mechanism based
  11519. * upon subsystem IDs.
  11520. */
  11521. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11522. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11523. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11524. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11525. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11526. }
  11527. /* For all SERDES we poll the MAC status register. */
  11528. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11529. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11530. else
  11531. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11532. tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
  11533. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11535. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11536. tp->rx_offset -= NET_IP_ALIGN;
  11537. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11538. tp->rx_copy_thresh = ~(u16)0;
  11539. #endif
  11540. }
  11541. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11542. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11543. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11544. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11545. /* Increment the rx prod index on the rx std ring by at most
  11546. * 8 for these chips to workaround hw errata.
  11547. */
  11548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11549. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11550. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11551. tp->rx_std_max_post = 8;
  11552. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11553. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11554. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11555. return err;
  11556. }
  11557. #ifdef CONFIG_SPARC
  11558. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11559. {
  11560. struct net_device *dev = tp->dev;
  11561. struct pci_dev *pdev = tp->pdev;
  11562. struct device_node *dp = pci_device_to_OF_node(pdev);
  11563. const unsigned char *addr;
  11564. int len;
  11565. addr = of_get_property(dp, "local-mac-address", &len);
  11566. if (addr && len == 6) {
  11567. memcpy(dev->dev_addr, addr, 6);
  11568. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11569. return 0;
  11570. }
  11571. return -ENODEV;
  11572. }
  11573. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11574. {
  11575. struct net_device *dev = tp->dev;
  11576. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11577. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11578. return 0;
  11579. }
  11580. #endif
  11581. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11582. {
  11583. struct net_device *dev = tp->dev;
  11584. u32 hi, lo, mac_offset;
  11585. int addr_ok = 0;
  11586. #ifdef CONFIG_SPARC
  11587. if (!tg3_get_macaddr_sparc(tp))
  11588. return 0;
  11589. #endif
  11590. mac_offset = 0x7c;
  11591. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11592. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11593. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11594. mac_offset = 0xcc;
  11595. if (tg3_nvram_lock(tp))
  11596. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11597. else
  11598. tg3_nvram_unlock(tp);
  11599. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11600. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11601. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11602. mac_offset = 0xcc;
  11603. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11604. mac_offset += 0x18c;
  11605. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11606. mac_offset = 0x10;
  11607. /* First try to get it from MAC address mailbox. */
  11608. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11609. if ((hi >> 16) == 0x484b) {
  11610. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11611. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11612. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11613. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11614. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11615. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11616. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11617. /* Some old bootcode may report a 0 MAC address in SRAM */
  11618. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11619. }
  11620. if (!addr_ok) {
  11621. /* Next, try NVRAM. */
  11622. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11623. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11624. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11625. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11626. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11627. }
  11628. /* Finally just fetch it out of the MAC control regs. */
  11629. else {
  11630. hi = tr32(MAC_ADDR_0_HIGH);
  11631. lo = tr32(MAC_ADDR_0_LOW);
  11632. dev->dev_addr[5] = lo & 0xff;
  11633. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11634. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11635. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11636. dev->dev_addr[1] = hi & 0xff;
  11637. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11638. }
  11639. }
  11640. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11641. #ifdef CONFIG_SPARC
  11642. if (!tg3_get_default_macaddr_sparc(tp))
  11643. return 0;
  11644. #endif
  11645. return -EINVAL;
  11646. }
  11647. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11648. return 0;
  11649. }
  11650. #define BOUNDARY_SINGLE_CACHELINE 1
  11651. #define BOUNDARY_MULTI_CACHELINE 2
  11652. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11653. {
  11654. int cacheline_size;
  11655. u8 byte;
  11656. int goal;
  11657. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11658. if (byte == 0)
  11659. cacheline_size = 1024;
  11660. else
  11661. cacheline_size = (int) byte * 4;
  11662. /* On 5703 and later chips, the boundary bits have no
  11663. * effect.
  11664. */
  11665. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11666. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11667. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11668. goto out;
  11669. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11670. goal = BOUNDARY_MULTI_CACHELINE;
  11671. #else
  11672. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11673. goal = BOUNDARY_SINGLE_CACHELINE;
  11674. #else
  11675. goal = 0;
  11676. #endif
  11677. #endif
  11678. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  11679. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11680. goto out;
  11681. }
  11682. if (!goal)
  11683. goto out;
  11684. /* PCI controllers on most RISC systems tend to disconnect
  11685. * when a device tries to burst across a cache-line boundary.
  11686. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11687. *
  11688. * Unfortunately, for PCI-E there are only limited
  11689. * write-side controls for this, and thus for reads
  11690. * we will still get the disconnects. We'll also waste
  11691. * these PCI cycles for both read and write for chips
  11692. * other than 5700 and 5701 which do not implement the
  11693. * boundary bits.
  11694. */
  11695. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11696. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11697. switch (cacheline_size) {
  11698. case 16:
  11699. case 32:
  11700. case 64:
  11701. case 128:
  11702. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11703. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11704. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11705. } else {
  11706. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11707. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11708. }
  11709. break;
  11710. case 256:
  11711. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11712. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11713. break;
  11714. default:
  11715. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11716. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11717. break;
  11718. }
  11719. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11720. switch (cacheline_size) {
  11721. case 16:
  11722. case 32:
  11723. case 64:
  11724. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11725. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11726. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11727. break;
  11728. }
  11729. /* fallthrough */
  11730. case 128:
  11731. default:
  11732. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11733. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11734. break;
  11735. }
  11736. } else {
  11737. switch (cacheline_size) {
  11738. case 16:
  11739. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11740. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11741. DMA_RWCTRL_WRITE_BNDRY_16);
  11742. break;
  11743. }
  11744. /* fallthrough */
  11745. case 32:
  11746. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11747. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11748. DMA_RWCTRL_WRITE_BNDRY_32);
  11749. break;
  11750. }
  11751. /* fallthrough */
  11752. case 64:
  11753. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11754. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11755. DMA_RWCTRL_WRITE_BNDRY_64);
  11756. break;
  11757. }
  11758. /* fallthrough */
  11759. case 128:
  11760. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11761. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11762. DMA_RWCTRL_WRITE_BNDRY_128);
  11763. break;
  11764. }
  11765. /* fallthrough */
  11766. case 256:
  11767. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11768. DMA_RWCTRL_WRITE_BNDRY_256);
  11769. break;
  11770. case 512:
  11771. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11772. DMA_RWCTRL_WRITE_BNDRY_512);
  11773. break;
  11774. case 1024:
  11775. default:
  11776. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11777. DMA_RWCTRL_WRITE_BNDRY_1024);
  11778. break;
  11779. }
  11780. }
  11781. out:
  11782. return val;
  11783. }
  11784. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11785. {
  11786. struct tg3_internal_buffer_desc test_desc;
  11787. u32 sram_dma_descs;
  11788. int i, ret;
  11789. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11790. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11791. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11792. tw32(RDMAC_STATUS, 0);
  11793. tw32(WDMAC_STATUS, 0);
  11794. tw32(BUFMGR_MODE, 0);
  11795. tw32(FTQ_RESET, 0);
  11796. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11797. test_desc.addr_lo = buf_dma & 0xffffffff;
  11798. test_desc.nic_mbuf = 0x00002100;
  11799. test_desc.len = size;
  11800. /*
  11801. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11802. * the *second* time the tg3 driver was getting loaded after an
  11803. * initial scan.
  11804. *
  11805. * Broadcom tells me:
  11806. * ...the DMA engine is connected to the GRC block and a DMA
  11807. * reset may affect the GRC block in some unpredictable way...
  11808. * The behavior of resets to individual blocks has not been tested.
  11809. *
  11810. * Broadcom noted the GRC reset will also reset all sub-components.
  11811. */
  11812. if (to_device) {
  11813. test_desc.cqid_sqid = (13 << 8) | 2;
  11814. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11815. udelay(40);
  11816. } else {
  11817. test_desc.cqid_sqid = (16 << 8) | 7;
  11818. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11819. udelay(40);
  11820. }
  11821. test_desc.flags = 0x00000005;
  11822. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11823. u32 val;
  11824. val = *(((u32 *)&test_desc) + i);
  11825. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11826. sram_dma_descs + (i * sizeof(u32)));
  11827. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11828. }
  11829. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11830. if (to_device)
  11831. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11832. else
  11833. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11834. ret = -ENODEV;
  11835. for (i = 0; i < 40; i++) {
  11836. u32 val;
  11837. if (to_device)
  11838. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11839. else
  11840. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11841. if ((val & 0xffff) == sram_dma_descs) {
  11842. ret = 0;
  11843. break;
  11844. }
  11845. udelay(100);
  11846. }
  11847. return ret;
  11848. }
  11849. #define TEST_BUFFER_SIZE 0x2000
  11850. static int __devinit tg3_test_dma(struct tg3 *tp)
  11851. {
  11852. dma_addr_t buf_dma;
  11853. u32 *buf, saved_dma_rwctrl;
  11854. int ret = 0;
  11855. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11856. if (!buf) {
  11857. ret = -ENOMEM;
  11858. goto out_nofree;
  11859. }
  11860. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11861. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11862. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11863. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS)
  11864. goto out;
  11865. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11866. /* DMA read watermark not used on PCIE */
  11867. tp->dma_rwctrl |= 0x00180000;
  11868. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11870. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11871. tp->dma_rwctrl |= 0x003f0000;
  11872. else
  11873. tp->dma_rwctrl |= 0x003f000f;
  11874. } else {
  11875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11876. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11877. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11878. u32 read_water = 0x7;
  11879. /* If the 5704 is behind the EPB bridge, we can
  11880. * do the less restrictive ONE_DMA workaround for
  11881. * better performance.
  11882. */
  11883. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11884. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11885. tp->dma_rwctrl |= 0x8000;
  11886. else if (ccval == 0x6 || ccval == 0x7)
  11887. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11889. read_water = 4;
  11890. /* Set bit 23 to enable PCIX hw bug fix */
  11891. tp->dma_rwctrl |=
  11892. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11893. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11894. (1 << 23);
  11895. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11896. /* 5780 always in PCIX mode */
  11897. tp->dma_rwctrl |= 0x00144000;
  11898. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11899. /* 5714 always in PCIX mode */
  11900. tp->dma_rwctrl |= 0x00148000;
  11901. } else {
  11902. tp->dma_rwctrl |= 0x001b000f;
  11903. }
  11904. }
  11905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11907. tp->dma_rwctrl &= 0xfffffff0;
  11908. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11909. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11910. /* Remove this if it causes problems for some boards. */
  11911. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11912. /* On 5700/5701 chips, we need to set this bit.
  11913. * Otherwise the chip will issue cacheline transactions
  11914. * to streamable DMA memory with not all the byte
  11915. * enables turned on. This is an error on several
  11916. * RISC PCI controllers, in particular sparc64.
  11917. *
  11918. * On 5703/5704 chips, this bit has been reassigned
  11919. * a different meaning. In particular, it is used
  11920. * on those chips to enable a PCI-X workaround.
  11921. */
  11922. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11923. }
  11924. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11925. #if 0
  11926. /* Unneeded, already done by tg3_get_invariants. */
  11927. tg3_switch_clocks(tp);
  11928. #endif
  11929. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11930. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11931. goto out;
  11932. /* It is best to perform DMA test with maximum write burst size
  11933. * to expose the 5700/5701 write DMA bug.
  11934. */
  11935. saved_dma_rwctrl = tp->dma_rwctrl;
  11936. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11937. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11938. while (1) {
  11939. u32 *p = buf, i;
  11940. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11941. p[i] = i;
  11942. /* Send the buffer to the chip. */
  11943. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11944. if (ret) {
  11945. dev_err(&tp->pdev->dev,
  11946. "%s: Buffer write failed. err = %d\n",
  11947. __func__, ret);
  11948. break;
  11949. }
  11950. #if 0
  11951. /* validate data reached card RAM correctly. */
  11952. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11953. u32 val;
  11954. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11955. if (le32_to_cpu(val) != p[i]) {
  11956. dev_err(&tp->pdev->dev,
  11957. "%s: Buffer corrupted on device! "
  11958. "(%d != %d)\n", __func__, val, i);
  11959. /* ret = -ENODEV here? */
  11960. }
  11961. p[i] = 0;
  11962. }
  11963. #endif
  11964. /* Now read it back. */
  11965. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11966. if (ret) {
  11967. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11968. "err = %d\n", __func__, ret);
  11969. break;
  11970. }
  11971. /* Verify it. */
  11972. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11973. if (p[i] == i)
  11974. continue;
  11975. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11976. DMA_RWCTRL_WRITE_BNDRY_16) {
  11977. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11978. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11979. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11980. break;
  11981. } else {
  11982. dev_err(&tp->pdev->dev,
  11983. "%s: Buffer corrupted on read back! "
  11984. "(%d != %d)\n", __func__, p[i], i);
  11985. ret = -ENODEV;
  11986. goto out;
  11987. }
  11988. }
  11989. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11990. /* Success. */
  11991. ret = 0;
  11992. break;
  11993. }
  11994. }
  11995. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11996. DMA_RWCTRL_WRITE_BNDRY_16) {
  11997. static struct pci_device_id dma_wait_state_chipsets[] = {
  11998. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11999. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12000. { },
  12001. };
  12002. /* DMA test passed without adjusting DMA boundary,
  12003. * now look for chipsets that are known to expose the
  12004. * DMA bug without failing the test.
  12005. */
  12006. if (pci_dev_present(dma_wait_state_chipsets)) {
  12007. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12008. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12009. } else {
  12010. /* Safe to use the calculated DMA boundary. */
  12011. tp->dma_rwctrl = saved_dma_rwctrl;
  12012. }
  12013. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12014. }
  12015. out:
  12016. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  12017. out_nofree:
  12018. return ret;
  12019. }
  12020. static void __devinit tg3_init_link_config(struct tg3 *tp)
  12021. {
  12022. tp->link_config.advertising =
  12023. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  12024. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  12025. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  12026. ADVERTISED_Autoneg | ADVERTISED_MII);
  12027. tp->link_config.speed = SPEED_INVALID;
  12028. tp->link_config.duplex = DUPLEX_INVALID;
  12029. tp->link_config.autoneg = AUTONEG_ENABLE;
  12030. tp->link_config.active_speed = SPEED_INVALID;
  12031. tp->link_config.active_duplex = DUPLEX_INVALID;
  12032. tp->link_config.orig_speed = SPEED_INVALID;
  12033. tp->link_config.orig_duplex = DUPLEX_INVALID;
  12034. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  12035. }
  12036. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12037. {
  12038. if (tp->tg3_flags3 & TG3_FLG3_5717_PLUS) {
  12039. tp->bufmgr_config.mbuf_read_dma_low_water =
  12040. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12041. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12042. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12043. tp->bufmgr_config.mbuf_high_water =
  12044. DEFAULT_MB_HIGH_WATER_57765;
  12045. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12046. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12047. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12048. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12049. tp->bufmgr_config.mbuf_high_water_jumbo =
  12050. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12051. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12052. tp->bufmgr_config.mbuf_read_dma_low_water =
  12053. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12054. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12055. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12056. tp->bufmgr_config.mbuf_high_water =
  12057. DEFAULT_MB_HIGH_WATER_5705;
  12058. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12059. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12060. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12061. tp->bufmgr_config.mbuf_high_water =
  12062. DEFAULT_MB_HIGH_WATER_5906;
  12063. }
  12064. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12065. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12066. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12067. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12068. tp->bufmgr_config.mbuf_high_water_jumbo =
  12069. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12070. } else {
  12071. tp->bufmgr_config.mbuf_read_dma_low_water =
  12072. DEFAULT_MB_RDMA_LOW_WATER;
  12073. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12074. DEFAULT_MB_MACRX_LOW_WATER;
  12075. tp->bufmgr_config.mbuf_high_water =
  12076. DEFAULT_MB_HIGH_WATER;
  12077. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12078. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12079. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12080. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12081. tp->bufmgr_config.mbuf_high_water_jumbo =
  12082. DEFAULT_MB_HIGH_WATER_JUMBO;
  12083. }
  12084. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12085. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12086. }
  12087. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12088. {
  12089. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12090. case TG3_PHY_ID_BCM5400: return "5400";
  12091. case TG3_PHY_ID_BCM5401: return "5401";
  12092. case TG3_PHY_ID_BCM5411: return "5411";
  12093. case TG3_PHY_ID_BCM5701: return "5701";
  12094. case TG3_PHY_ID_BCM5703: return "5703";
  12095. case TG3_PHY_ID_BCM5704: return "5704";
  12096. case TG3_PHY_ID_BCM5705: return "5705";
  12097. case TG3_PHY_ID_BCM5750: return "5750";
  12098. case TG3_PHY_ID_BCM5752: return "5752";
  12099. case TG3_PHY_ID_BCM5714: return "5714";
  12100. case TG3_PHY_ID_BCM5780: return "5780";
  12101. case TG3_PHY_ID_BCM5755: return "5755";
  12102. case TG3_PHY_ID_BCM5787: return "5787";
  12103. case TG3_PHY_ID_BCM5784: return "5784";
  12104. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12105. case TG3_PHY_ID_BCM5906: return "5906";
  12106. case TG3_PHY_ID_BCM5761: return "5761";
  12107. case TG3_PHY_ID_BCM5718C: return "5718C";
  12108. case TG3_PHY_ID_BCM5718S: return "5718S";
  12109. case TG3_PHY_ID_BCM57765: return "57765";
  12110. case TG3_PHY_ID_BCM5719C: return "5719C";
  12111. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12112. case 0: return "serdes";
  12113. default: return "unknown";
  12114. }
  12115. }
  12116. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12117. {
  12118. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  12119. strcpy(str, "PCI Express");
  12120. return str;
  12121. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  12122. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12123. strcpy(str, "PCIX:");
  12124. if ((clock_ctrl == 7) ||
  12125. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12126. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12127. strcat(str, "133MHz");
  12128. else if (clock_ctrl == 0)
  12129. strcat(str, "33MHz");
  12130. else if (clock_ctrl == 2)
  12131. strcat(str, "50MHz");
  12132. else if (clock_ctrl == 4)
  12133. strcat(str, "66MHz");
  12134. else if (clock_ctrl == 6)
  12135. strcat(str, "100MHz");
  12136. } else {
  12137. strcpy(str, "PCI:");
  12138. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  12139. strcat(str, "66MHz");
  12140. else
  12141. strcat(str, "33MHz");
  12142. }
  12143. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  12144. strcat(str, ":32-bit");
  12145. else
  12146. strcat(str, ":64-bit");
  12147. return str;
  12148. }
  12149. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12150. {
  12151. struct pci_dev *peer;
  12152. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12153. for (func = 0; func < 8; func++) {
  12154. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12155. if (peer && peer != tp->pdev)
  12156. break;
  12157. pci_dev_put(peer);
  12158. }
  12159. /* 5704 can be configured in single-port mode, set peer to
  12160. * tp->pdev in that case.
  12161. */
  12162. if (!peer) {
  12163. peer = tp->pdev;
  12164. return peer;
  12165. }
  12166. /*
  12167. * We don't need to keep the refcount elevated; there's no way
  12168. * to remove one half of this device without removing the other
  12169. */
  12170. pci_dev_put(peer);
  12171. return peer;
  12172. }
  12173. static void __devinit tg3_init_coal(struct tg3 *tp)
  12174. {
  12175. struct ethtool_coalesce *ec = &tp->coal;
  12176. memset(ec, 0, sizeof(*ec));
  12177. ec->cmd = ETHTOOL_GCOALESCE;
  12178. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12179. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12180. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12181. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12182. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12183. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12184. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12185. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12186. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12187. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12188. HOSTCC_MODE_CLRTICK_TXBD)) {
  12189. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12190. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12191. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12192. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12193. }
  12194. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  12195. ec->rx_coalesce_usecs_irq = 0;
  12196. ec->tx_coalesce_usecs_irq = 0;
  12197. ec->stats_block_coalesce_usecs = 0;
  12198. }
  12199. }
  12200. static const struct net_device_ops tg3_netdev_ops = {
  12201. .ndo_open = tg3_open,
  12202. .ndo_stop = tg3_close,
  12203. .ndo_start_xmit = tg3_start_xmit,
  12204. .ndo_get_stats64 = tg3_get_stats64,
  12205. .ndo_validate_addr = eth_validate_addr,
  12206. .ndo_set_multicast_list = tg3_set_rx_mode,
  12207. .ndo_set_mac_address = tg3_set_mac_addr,
  12208. .ndo_do_ioctl = tg3_ioctl,
  12209. .ndo_tx_timeout = tg3_tx_timeout,
  12210. .ndo_change_mtu = tg3_change_mtu,
  12211. #if TG3_VLAN_TAG_USED
  12212. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12213. #endif
  12214. #ifdef CONFIG_NET_POLL_CONTROLLER
  12215. .ndo_poll_controller = tg3_poll_controller,
  12216. #endif
  12217. };
  12218. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  12219. .ndo_open = tg3_open,
  12220. .ndo_stop = tg3_close,
  12221. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  12222. .ndo_get_stats64 = tg3_get_stats64,
  12223. .ndo_validate_addr = eth_validate_addr,
  12224. .ndo_set_multicast_list = tg3_set_rx_mode,
  12225. .ndo_set_mac_address = tg3_set_mac_addr,
  12226. .ndo_do_ioctl = tg3_ioctl,
  12227. .ndo_tx_timeout = tg3_tx_timeout,
  12228. .ndo_change_mtu = tg3_change_mtu,
  12229. #if TG3_VLAN_TAG_USED
  12230. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12231. #endif
  12232. #ifdef CONFIG_NET_POLL_CONTROLLER
  12233. .ndo_poll_controller = tg3_poll_controller,
  12234. #endif
  12235. };
  12236. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12237. const struct pci_device_id *ent)
  12238. {
  12239. struct net_device *dev;
  12240. struct tg3 *tp;
  12241. int i, err, pm_cap;
  12242. u32 sndmbx, rcvmbx, intmbx;
  12243. char str[40];
  12244. u64 dma_mask, persist_dma_mask;
  12245. printk_once(KERN_INFO "%s\n", version);
  12246. err = pci_enable_device(pdev);
  12247. if (err) {
  12248. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12249. return err;
  12250. }
  12251. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12252. if (err) {
  12253. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12254. goto err_out_disable_pdev;
  12255. }
  12256. pci_set_master(pdev);
  12257. /* Find power-management capability. */
  12258. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12259. if (pm_cap == 0) {
  12260. dev_err(&pdev->dev,
  12261. "Cannot find Power Management capability, aborting\n");
  12262. err = -EIO;
  12263. goto err_out_free_res;
  12264. }
  12265. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12266. if (!dev) {
  12267. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12268. err = -ENOMEM;
  12269. goto err_out_free_res;
  12270. }
  12271. SET_NETDEV_DEV(dev, &pdev->dev);
  12272. #if TG3_VLAN_TAG_USED
  12273. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12274. #endif
  12275. tp = netdev_priv(dev);
  12276. tp->pdev = pdev;
  12277. tp->dev = dev;
  12278. tp->pm_cap = pm_cap;
  12279. tp->rx_mode = TG3_DEF_RX_MODE;
  12280. tp->tx_mode = TG3_DEF_TX_MODE;
  12281. if (tg3_debug > 0)
  12282. tp->msg_enable = tg3_debug;
  12283. else
  12284. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12285. /* The word/byte swap controls here control register access byte
  12286. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12287. * setting below.
  12288. */
  12289. tp->misc_host_ctrl =
  12290. MISC_HOST_CTRL_MASK_PCI_INT |
  12291. MISC_HOST_CTRL_WORD_SWAP |
  12292. MISC_HOST_CTRL_INDIR_ACCESS |
  12293. MISC_HOST_CTRL_PCISTATE_RW;
  12294. /* The NONFRM (non-frame) byte/word swap controls take effect
  12295. * on descriptor entries, anything which isn't packet data.
  12296. *
  12297. * The StrongARM chips on the board (one for tx, one for rx)
  12298. * are running in big-endian mode.
  12299. */
  12300. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12301. GRC_MODE_WSWAP_NONFRM_DATA);
  12302. #ifdef __BIG_ENDIAN
  12303. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12304. #endif
  12305. spin_lock_init(&tp->lock);
  12306. spin_lock_init(&tp->indirect_lock);
  12307. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12308. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12309. if (!tp->regs) {
  12310. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12311. err = -ENOMEM;
  12312. goto err_out_free_dev;
  12313. }
  12314. tg3_init_link_config(tp);
  12315. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12316. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12317. dev->ethtool_ops = &tg3_ethtool_ops;
  12318. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12319. dev->irq = pdev->irq;
  12320. err = tg3_get_invariants(tp);
  12321. if (err) {
  12322. dev_err(&pdev->dev,
  12323. "Problem fetching invariants of chip, aborting\n");
  12324. goto err_out_iounmap;
  12325. }
  12326. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12327. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  12328. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12329. dev->netdev_ops = &tg3_netdev_ops;
  12330. else
  12331. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12332. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12333. * device behind the EPB cannot support DMA addresses > 40-bit.
  12334. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12335. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12336. * do DMA address check in tg3_start_xmit().
  12337. */
  12338. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12339. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12340. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12341. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12342. #ifdef CONFIG_HIGHMEM
  12343. dma_mask = DMA_BIT_MASK(64);
  12344. #endif
  12345. } else
  12346. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12347. /* Configure DMA attributes. */
  12348. if (dma_mask > DMA_BIT_MASK(32)) {
  12349. err = pci_set_dma_mask(pdev, dma_mask);
  12350. if (!err) {
  12351. dev->features |= NETIF_F_HIGHDMA;
  12352. err = pci_set_consistent_dma_mask(pdev,
  12353. persist_dma_mask);
  12354. if (err < 0) {
  12355. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12356. "DMA for consistent allocations\n");
  12357. goto err_out_iounmap;
  12358. }
  12359. }
  12360. }
  12361. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12362. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12363. if (err) {
  12364. dev_err(&pdev->dev,
  12365. "No usable DMA configuration, aborting\n");
  12366. goto err_out_iounmap;
  12367. }
  12368. }
  12369. tg3_init_bufmgr_config(tp);
  12370. /* Selectively allow TSO based on operating conditions */
  12371. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12372. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12373. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12374. else {
  12375. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12376. tp->fw_needed = NULL;
  12377. }
  12378. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12379. tp->fw_needed = FIRMWARE_TG3;
  12380. /* TSO is on by default on chips that support hardware TSO.
  12381. * Firmware TSO on older chips gives lower performance, so it
  12382. * is off by default, but can be enabled using ethtool.
  12383. */
  12384. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12385. (dev->features & NETIF_F_IP_CSUM)) {
  12386. dev->features |= NETIF_F_TSO;
  12387. vlan_features_add(dev, NETIF_F_TSO);
  12388. }
  12389. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12390. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12391. if (dev->features & NETIF_F_IPV6_CSUM) {
  12392. dev->features |= NETIF_F_TSO6;
  12393. vlan_features_add(dev, NETIF_F_TSO6);
  12394. }
  12395. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12396. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12397. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12398. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12399. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12400. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12401. dev->features |= NETIF_F_TSO_ECN;
  12402. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12403. }
  12404. }
  12405. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12406. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12407. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12408. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12409. tp->rx_pending = 63;
  12410. }
  12411. err = tg3_get_device_address(tp);
  12412. if (err) {
  12413. dev_err(&pdev->dev,
  12414. "Could not obtain valid ethernet address, aborting\n");
  12415. goto err_out_iounmap;
  12416. }
  12417. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12418. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12419. if (!tp->aperegs) {
  12420. dev_err(&pdev->dev,
  12421. "Cannot map APE registers, aborting\n");
  12422. err = -ENOMEM;
  12423. goto err_out_iounmap;
  12424. }
  12425. tg3_ape_lock_init(tp);
  12426. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12427. tg3_read_dash_ver(tp);
  12428. }
  12429. /*
  12430. * Reset chip in case UNDI or EFI driver did not shutdown
  12431. * DMA self test will enable WDMAC and we'll see (spurious)
  12432. * pending DMA on the PCI bus at that point.
  12433. */
  12434. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12435. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12436. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12437. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12438. }
  12439. err = tg3_test_dma(tp);
  12440. if (err) {
  12441. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12442. goto err_out_apeunmap;
  12443. }
  12444. /* flow control autonegotiation is default behavior */
  12445. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12446. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12447. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12448. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12449. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12450. for (i = 0; i < tp->irq_max; i++) {
  12451. struct tg3_napi *tnapi = &tp->napi[i];
  12452. tnapi->tp = tp;
  12453. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12454. tnapi->int_mbox = intmbx;
  12455. if (i < 4)
  12456. intmbx += 0x8;
  12457. else
  12458. intmbx += 0x4;
  12459. tnapi->consmbox = rcvmbx;
  12460. tnapi->prodmbox = sndmbx;
  12461. if (i)
  12462. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12463. else
  12464. tnapi->coal_now = HOSTCC_MODE_NOW;
  12465. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12466. break;
  12467. /*
  12468. * If we support MSIX, we'll be using RSS. If we're using
  12469. * RSS, the first vector only handles link interrupts and the
  12470. * remaining vectors handle rx and tx interrupts. Reuse the
  12471. * mailbox values for the next iteration. The values we setup
  12472. * above are still useful for the single vectored mode.
  12473. */
  12474. if (!i)
  12475. continue;
  12476. rcvmbx += 0x8;
  12477. if (sndmbx & 0x4)
  12478. sndmbx -= 0x4;
  12479. else
  12480. sndmbx += 0xc;
  12481. }
  12482. tg3_init_coal(tp);
  12483. pci_set_drvdata(pdev, dev);
  12484. err = register_netdev(dev);
  12485. if (err) {
  12486. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12487. goto err_out_apeunmap;
  12488. }
  12489. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12490. tp->board_part_number,
  12491. tp->pci_chip_rev_id,
  12492. tg3_bus_string(tp, str),
  12493. dev->dev_addr);
  12494. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12495. struct phy_device *phydev;
  12496. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12497. netdev_info(dev,
  12498. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12499. phydev->drv->name, dev_name(&phydev->dev));
  12500. } else {
  12501. char *ethtype;
  12502. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12503. ethtype = "10/100Base-TX";
  12504. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12505. ethtype = "1000Base-SX";
  12506. else
  12507. ethtype = "10/100/1000Base-T";
  12508. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12509. "(WireSpeed[%d])\n", tg3_phy_string(tp), ethtype,
  12510. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0);
  12511. }
  12512. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12513. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12514. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12515. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12516. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12517. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12518. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12519. tp->dma_rwctrl,
  12520. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12521. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12522. return 0;
  12523. err_out_apeunmap:
  12524. if (tp->aperegs) {
  12525. iounmap(tp->aperegs);
  12526. tp->aperegs = NULL;
  12527. }
  12528. err_out_iounmap:
  12529. if (tp->regs) {
  12530. iounmap(tp->regs);
  12531. tp->regs = NULL;
  12532. }
  12533. err_out_free_dev:
  12534. free_netdev(dev);
  12535. err_out_free_res:
  12536. pci_release_regions(pdev);
  12537. err_out_disable_pdev:
  12538. pci_disable_device(pdev);
  12539. pci_set_drvdata(pdev, NULL);
  12540. return err;
  12541. }
  12542. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12543. {
  12544. struct net_device *dev = pci_get_drvdata(pdev);
  12545. if (dev) {
  12546. struct tg3 *tp = netdev_priv(dev);
  12547. if (tp->fw)
  12548. release_firmware(tp->fw);
  12549. flush_scheduled_work();
  12550. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12551. tg3_phy_fini(tp);
  12552. tg3_mdio_fini(tp);
  12553. }
  12554. unregister_netdev(dev);
  12555. if (tp->aperegs) {
  12556. iounmap(tp->aperegs);
  12557. tp->aperegs = NULL;
  12558. }
  12559. if (tp->regs) {
  12560. iounmap(tp->regs);
  12561. tp->regs = NULL;
  12562. }
  12563. free_netdev(dev);
  12564. pci_release_regions(pdev);
  12565. pci_disable_device(pdev);
  12566. pci_set_drvdata(pdev, NULL);
  12567. }
  12568. }
  12569. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12570. {
  12571. struct net_device *dev = pci_get_drvdata(pdev);
  12572. struct tg3 *tp = netdev_priv(dev);
  12573. pci_power_t target_state;
  12574. int err;
  12575. /* PCI register 4 needs to be saved whether netif_running() or not.
  12576. * MSI address and data need to be saved if using MSI and
  12577. * netif_running().
  12578. */
  12579. pci_save_state(pdev);
  12580. if (!netif_running(dev))
  12581. return 0;
  12582. flush_scheduled_work();
  12583. tg3_phy_stop(tp);
  12584. tg3_netif_stop(tp);
  12585. del_timer_sync(&tp->timer);
  12586. tg3_full_lock(tp, 1);
  12587. tg3_disable_ints(tp);
  12588. tg3_full_unlock(tp);
  12589. netif_device_detach(dev);
  12590. tg3_full_lock(tp, 0);
  12591. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12592. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12593. tg3_full_unlock(tp);
  12594. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12595. err = tg3_set_power_state(tp, target_state);
  12596. if (err) {
  12597. int err2;
  12598. tg3_full_lock(tp, 0);
  12599. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12600. err2 = tg3_restart_hw(tp, 1);
  12601. if (err2)
  12602. goto out;
  12603. tp->timer.expires = jiffies + tp->timer_offset;
  12604. add_timer(&tp->timer);
  12605. netif_device_attach(dev);
  12606. tg3_netif_start(tp);
  12607. out:
  12608. tg3_full_unlock(tp);
  12609. if (!err2)
  12610. tg3_phy_start(tp);
  12611. }
  12612. return err;
  12613. }
  12614. static int tg3_resume(struct pci_dev *pdev)
  12615. {
  12616. struct net_device *dev = pci_get_drvdata(pdev);
  12617. struct tg3 *tp = netdev_priv(dev);
  12618. int err;
  12619. pci_restore_state(tp->pdev);
  12620. if (!netif_running(dev))
  12621. return 0;
  12622. err = tg3_set_power_state(tp, PCI_D0);
  12623. if (err)
  12624. return err;
  12625. netif_device_attach(dev);
  12626. tg3_full_lock(tp, 0);
  12627. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12628. err = tg3_restart_hw(tp, 1);
  12629. if (err)
  12630. goto out;
  12631. tp->timer.expires = jiffies + tp->timer_offset;
  12632. add_timer(&tp->timer);
  12633. tg3_netif_start(tp);
  12634. out:
  12635. tg3_full_unlock(tp);
  12636. if (!err)
  12637. tg3_phy_start(tp);
  12638. return err;
  12639. }
  12640. static struct pci_driver tg3_driver = {
  12641. .name = DRV_MODULE_NAME,
  12642. .id_table = tg3_pci_tbl,
  12643. .probe = tg3_init_one,
  12644. .remove = __devexit_p(tg3_remove_one),
  12645. .suspend = tg3_suspend,
  12646. .resume = tg3_resume
  12647. };
  12648. static int __init tg3_init(void)
  12649. {
  12650. return pci_register_driver(&tg3_driver);
  12651. }
  12652. static void __exit tg3_cleanup(void)
  12653. {
  12654. pci_unregister_driver(&tg3_driver);
  12655. }
  12656. module_init(tg3_init);
  12657. module_exit(tg3_cleanup);