pgtable.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889
  1. /* $Id: pgtable.h,v 1.156 2002/02/09 19:49:31 davem Exp $
  2. * pgtable.h: SpitFire page table operations.
  3. *
  4. * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #ifndef _SPARC64_PGTABLE_H
  8. #define _SPARC64_PGTABLE_H
  9. /* This file contains the functions and defines necessary to modify and use
  10. * the SpitFire page tables.
  11. */
  12. #include <asm-generic/pgtable-nopud.h>
  13. #include <linux/config.h>
  14. #include <linux/compiler.h>
  15. #include <asm/types.h>
  16. #include <asm/spitfire.h>
  17. #include <asm/asi.h>
  18. #include <asm/system.h>
  19. #include <asm/page.h>
  20. #include <asm/processor.h>
  21. #include <asm/const.h>
  22. /* The kernel image occupies 0x4000000 to 0x1000000 (4MB --> 32MB).
  23. * The page copy blockops can use 0x2000000 to 0x4000000.
  24. * The TSB is mapped in the 0x4000000 to 0x6000000 range.
  25. * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
  26. * The vmalloc area spans 0x100000000 to 0x200000000.
  27. * Since modules need to be in the lowest 32-bits of the address space,
  28. * we place them right before the OBP area from 0x10000000 to 0xf0000000.
  29. * There is a single static kernel PMD which maps from 0x0 to address
  30. * 0x400000000.
  31. */
  32. #define TLBTEMP_BASE _AC(0x0000000002000000,UL)
  33. #define TSBMAP_BASE _AC(0x0000000004000000,UL)
  34. #define MODULES_VADDR _AC(0x0000000010000000,UL)
  35. #define MODULES_LEN _AC(0x00000000e0000000,UL)
  36. #define MODULES_END _AC(0x00000000f0000000,UL)
  37. #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
  38. #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
  39. #define VMALLOC_START _AC(0x0000000100000000,UL)
  40. #define VMALLOC_END _AC(0x0000000200000000,UL)
  41. /* XXX All of this needs to be rethought so we can take advantage
  42. * XXX cheetah's full 64-bit virtual address space, ie. no more hole
  43. * XXX in the middle like on spitfire. -DaveM
  44. */
  45. /*
  46. * Given a virtual address, the lowest PAGE_SHIFT bits determine offset
  47. * into the page; the next higher PAGE_SHIFT-3 bits determine the pte#
  48. * in the proper pagetable (the -3 is from the 8 byte ptes, and each page
  49. * table is a single page long). The next higher PMD_BITS determine pmd#
  50. * in the proper pmdtable (where we must have PMD_BITS <= (PAGE_SHIFT-2)
  51. * since the pmd entries are 4 bytes, and each pmd page is a single page
  52. * long). Finally, the higher few bits determine pgde#.
  53. */
  54. /* PMD_SHIFT determines the size of the area a second-level page
  55. * table can map
  56. */
  57. #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
  58. #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
  59. #define PMD_MASK (~(PMD_SIZE-1))
  60. #define PMD_BITS (PAGE_SHIFT - 2)
  61. /* PGDIR_SHIFT determines what a third-level page table entry can map */
  62. #define PGDIR_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3) + PMD_BITS)
  63. #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
  64. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  65. #define PGDIR_BITS (PAGE_SHIFT - 2)
  66. #ifndef __ASSEMBLY__
  67. #include <linux/sched.h>
  68. /* Entries per page directory level. */
  69. #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
  70. #define PTRS_PER_PMD (1UL << PMD_BITS)
  71. #define PTRS_PER_PGD (1UL << PGDIR_BITS)
  72. /* Kernel has a separate 44bit address space. */
  73. #define FIRST_USER_ADDRESS 0
  74. #define pte_ERROR(e) __builtin_trap()
  75. #define pmd_ERROR(e) __builtin_trap()
  76. #define pgd_ERROR(e) __builtin_trap()
  77. #endif /* !(__ASSEMBLY__) */
  78. /* PTE bits which are the same in SUN4U and SUN4V format. */
  79. #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
  80. #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
  81. /* SUN4U pte bits... */
  82. #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
  83. #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
  84. #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
  85. #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
  86. #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
  87. #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
  88. #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
  89. #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
  90. #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
  91. #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
  92. #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
  93. #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
  94. #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
  95. #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
  96. #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
  97. #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
  98. #define _PAGE_FILE_4U _AC(0x0000000000000800,UL) /* Pagecache page */
  99. #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
  100. #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
  101. #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
  102. #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
  103. #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
  104. #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
  105. #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
  106. #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
  107. #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
  108. #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
  109. /* SUN4V pte bits... */
  110. #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
  111. #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
  112. #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
  113. #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
  114. #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
  115. #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
  116. #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
  117. #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
  118. #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
  119. #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
  120. #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
  121. #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
  122. #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
  123. #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
  124. #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
  125. #define _PAGE_FILE_4V _AC(0x0000000000000020,UL) /* Pagecache page */
  126. #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
  127. #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
  128. #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
  129. #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
  130. #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
  131. #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
  132. #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
  133. #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
  134. #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
  135. #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
  136. #if PAGE_SHIFT == 13
  137. #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
  138. #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
  139. #elif PAGE_SHIFT == 16
  140. #define _PAGE_SZBITS_4U _PAGE_SZ64K_4U
  141. #define _PAGE_SZBITS_4V _PAGE_SZ64K_4V
  142. #elif PAGE_SHIFT == 19
  143. #define _PAGE_SZBITS_4U _PAGE_SZ512K_4U
  144. #define _PAGE_SZBITS_4V _PAGE_SZ512K_4V
  145. #elif PAGE_SHIFT == 22
  146. #define _PAGE_SZBITS_4U _PAGE_SZ4MB_4U
  147. #define _PAGE_SZBITS_4V _PAGE_SZ4MB_4V
  148. #else
  149. #error Wrong PAGE_SHIFT specified
  150. #endif
  151. #if defined(CONFIG_HUGETLB_PAGE_SIZE_4MB)
  152. #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
  153. #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
  154. #elif defined(CONFIG_HUGETLB_PAGE_SIZE_512K)
  155. #define _PAGE_SZHUGE_4U _PAGE_SZ512K_4U
  156. #define _PAGE_SZHUGE_4V _PAGE_SZ512K_4V
  157. #elif defined(CONFIG_HUGETLB_PAGE_SIZE_64K)
  158. #define _PAGE_SZHUGE_4U _PAGE_SZ64K_4U
  159. #define _PAGE_SZHUGE_4V _PAGE_SZ64K_4V
  160. #endif
  161. /* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
  162. #define __P000 __pgprot(0)
  163. #define __P001 __pgprot(0)
  164. #define __P010 __pgprot(0)
  165. #define __P011 __pgprot(0)
  166. #define __P100 __pgprot(0)
  167. #define __P101 __pgprot(0)
  168. #define __P110 __pgprot(0)
  169. #define __P111 __pgprot(0)
  170. #define __S000 __pgprot(0)
  171. #define __S001 __pgprot(0)
  172. #define __S010 __pgprot(0)
  173. #define __S011 __pgprot(0)
  174. #define __S100 __pgprot(0)
  175. #define __S101 __pgprot(0)
  176. #define __S110 __pgprot(0)
  177. #define __S111 __pgprot(0)
  178. #ifndef __ASSEMBLY__
  179. extern pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
  180. extern unsigned long pte_sz_bits(unsigned long size);
  181. extern pgprot_t PAGE_KERNEL;
  182. extern pgprot_t PAGE_KERNEL_LOCKED;
  183. extern pgprot_t PAGE_COPY;
  184. /* XXX This uglyness is for the atyfb driver's sparc mmap() support. XXX */
  185. extern unsigned long _PAGE_IE;
  186. extern unsigned long _PAGE_E;
  187. extern unsigned long _PAGE_CACHE;
  188. extern unsigned long pg_iobits;
  189. extern unsigned long _PAGE_ALL_SZ_BITS;
  190. extern unsigned long _PAGE_SZBITS;
  191. extern unsigned long phys_base;
  192. extern unsigned long pfn_base;
  193. extern struct page *mem_map_zero;
  194. #define ZERO_PAGE(vaddr) (mem_map_zero)
  195. /* PFNs are real physical page numbers. However, mem_map only begins to record
  196. * per-page information starting at pfn_base. This is to handle systems where
  197. * the first physical page in the machine is at some huge physical address,
  198. * such as 4GB. This is common on a partitioned E10000, for example.
  199. */
  200. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
  201. {
  202. unsigned long paddr = pfn << PAGE_SHIFT;
  203. unsigned long sz_bits;
  204. BUILD_BUG_ON(!__builtin_constant_p(_PAGE_SZBITS_4U) ||
  205. !__builtin_constant_p(_PAGE_SZBITS_4V));
  206. sz_bits = 0UL;
  207. if (_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL) {
  208. BUILD_BUG_ON((_PAGE_SZBITS_4U & ~(0xfffffc0000000000UL)) ||
  209. (_PAGE_SZBITS_4V & ~(0x0000000000000fffUL)));
  210. __asm__ __volatile__(
  211. "\n661: sethi %uhi(%1), %0\n"
  212. " sllx %0, 32, %0\n"
  213. " .section .sun4v_2insn_patch, \"ax\"\n"
  214. " .word 661b\n"
  215. " mov %2, %0\n"
  216. " nop\n"
  217. " .previous\n"
  218. : "=r" (sz_bits)
  219. : "i" (_PAGE_SZBITS_4U), "i" (_PAGE_SZBITS_4V));
  220. }
  221. return __pte(paddr | sz_bits | pgprot_val(prot));
  222. }
  223. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  224. /* This one can be done with two shifts. */
  225. static inline unsigned long pte_pfn(pte_t pte)
  226. {
  227. const unsigned long pte_paddr_shl_sun4u = 21;
  228. const unsigned long pte_paddr_shr_sun4u = 21 + PAGE_SHIFT;
  229. const unsigned long pte_paddr_shl_sun4v = 8;
  230. const unsigned long pte_paddr_shr_sun4v = 8 + PAGE_SHIFT;
  231. unsigned long ret;
  232. __asm__ __volatile__(
  233. "\n661: sllx %1, %2, %0\n"
  234. " srlx %0, %3, %0\n"
  235. " .section .sun4v_2insn_patch, \"ax\"\n"
  236. " .word 661b\n"
  237. " sllx %1, %4, %0\n"
  238. " srlx %0, %5, %0\n"
  239. " .previous\n"
  240. : "=r" (ret)
  241. : "r" (pte_val(pte)),
  242. "i" (pte_paddr_shl_sun4u), "i" (pte_paddr_shr_sun4u),
  243. "i" (pte_paddr_shl_sun4v), "i" (pte_paddr_shr_sun4v));
  244. return ret;
  245. }
  246. #define pte_page(x) pfn_to_page(pte_pfn(x))
  247. static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
  248. {
  249. const unsigned long preserve_mask_sun4u = (_PAGE_PADDR_4U |
  250. _PAGE_MODIFIED_4U |
  251. _PAGE_ACCESSED_4U |
  252. _PAGE_CP_4U |
  253. _PAGE_CV_4U |
  254. _PAGE_E_4U |
  255. _PAGE_PRESENT_4U |
  256. _PAGE_SZBITS_4U);
  257. const unsigned long preserve_mask_sun4v = (_PAGE_PADDR_4V |
  258. _PAGE_MODIFIED_4V |
  259. _PAGE_ACCESSED_4V |
  260. _PAGE_CP_4V |
  261. _PAGE_CV_4V |
  262. _PAGE_E_4V |
  263. _PAGE_PRESENT_4V |
  264. _PAGE_SZBITS_4V);
  265. unsigned long mask, tmp;
  266. /* SUN4U: 0x600307ffffffecb8 (negated == 0x9ffcf80000001347)
  267. * SUN4V: 0x30ffffffffffee17 (negated == 0xcf000000000011e8)
  268. *
  269. * Even if we use negation tricks the result is still a 6
  270. * instruction sequence, so don't try to play fancy and just
  271. * do the most straightforward implementation.
  272. *
  273. * Note: We encode this into 3 sun4v 2-insn patch sequences.
  274. */
  275. __asm__ __volatile__(
  276. "\n661: sethi %%uhi(%2), %1\n"
  277. " sethi %%hi(%2), %0\n"
  278. "\n662: or %1, %%ulo(%2), %1\n"
  279. " or %0, %%lo(%2), %0\n"
  280. "\n663: sllx %1, 32, %1\n"
  281. " or %0, %1, %0\n"
  282. " .section .sun4v_2insn_patch, \"ax\"\n"
  283. " .word 661b\n"
  284. " sethi %%uhi(%3), %1\n"
  285. " sethi %%hi(%3), %0\n"
  286. " .word 662b\n"
  287. " or %1, %%ulo(%3), %1\n"
  288. " or %0, %%lo(%3), %0\n"
  289. " .word 663b\n"
  290. " sllx %1, 32, %1\n"
  291. " or %0, %1, %0\n"
  292. " .previous\n"
  293. : "=r" (mask), "=r" (tmp)
  294. : "i" (preserve_mask_sun4u), "i" (preserve_mask_sun4v));
  295. return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
  296. }
  297. static inline pte_t pgoff_to_pte(unsigned long off)
  298. {
  299. off <<= PAGE_SHIFT;
  300. BUILD_BUG_ON((_PAGE_FILE_4U & ~0xfffUL) ||
  301. (_PAGE_FILE_4V & ~0xfffUL));
  302. __asm__ __volatile__(
  303. "\n661: or %0, %2, %0\n"
  304. " .section .sun4v_1insn_patch, \"ax\"\n"
  305. " .word 661b\n"
  306. " or %0, %3, %0\n"
  307. " .previous\n"
  308. : "=r" (off)
  309. : "0" (off), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
  310. return __pte(off);
  311. }
  312. static inline pgprot_t pgprot_noncached(pgprot_t prot)
  313. {
  314. unsigned long val = pgprot_val(prot);
  315. BUILD_BUG_ON(((_PAGE_CP_4U | _PAGE_CP_4U | _PAGE_E_4U) & ~(0xfffUL)) ||
  316. ((_PAGE_CP_4V | _PAGE_CP_4V | _PAGE_E_4V) & ~(0xfffUL)));
  317. __asm__ __volatile__(
  318. "\n661: andn %0, %2, %0\n"
  319. " or %0, %3, %0\n"
  320. " .section .sun4v_2insn_patch, \"ax\"\n"
  321. " .word 661b\n"
  322. " andn %0, %4, %0\n"
  323. " or %0, %3, %0\n"
  324. " .previous\n"
  325. : "=r" (val)
  326. : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
  327. "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V));
  328. return __pgprot(val);
  329. }
  330. /* Various pieces of code check for platform support by ifdef testing
  331. * on "pgprot_noncached". That's broken and should be fixed, but for
  332. * now...
  333. */
  334. #define pgprot_noncached pgprot_noncached
  335. static inline pte_t pte_mkhuge(pte_t pte)
  336. {
  337. const unsigned long mask_4u = _PAGE_SZHUGE_4U;
  338. const unsigned long mask_4v = _PAGE_SZHUGE_4V;
  339. unsigned long mask;
  340. BUILD_BUG_ON((mask_4u & ~(0xfffffc0000000000UL)) ||
  341. (mask_4v & ~(0xfffUL)));
  342. __asm__ __volatile__(
  343. "\n661: sethi %%uhi(%1), %0\n"
  344. " sllx %0, 32, %0\n"
  345. " .section .sun4v_2insn_patch, \"ax\"\n"
  346. " .word 661b\n"
  347. " mov %2, %0\n"
  348. " nop\n"
  349. " .previous\n"
  350. : "=r" (mask)
  351. : "i" (mask_4u), "i" (mask_4v));
  352. return __pte(pte_val(pte) | mask);
  353. }
  354. static inline pte_t pte_mkdirty(pte_t pte)
  355. {
  356. const unsigned long mask_4u = _PAGE_MODIFIED_4U | _PAGE_W_4U;
  357. const unsigned long mask_4v = _PAGE_MODIFIED_4V | _PAGE_W_4V;
  358. unsigned long val = pte_val(pte), tmp;
  359. BUILD_BUG_ON((mask_4u & ~(0x0000000000000fffUL)) ||
  360. (mask_4v & ~(0xfffffc0000000fffUL)));
  361. __asm__ __volatile__(
  362. "\n661: or %0, %3, %0\n"
  363. " nop\n"
  364. "\n662: nop\n"
  365. " nop\n"
  366. " .section .sun4v_2insn_patch, \"ax\"\n"
  367. " .word 661b\n"
  368. " sethi %%uhi(%4), %1\n"
  369. " sllx %1, 32, %1\n"
  370. " .word 662b\n"
  371. " or %1, %%lo(%4), %1\n"
  372. " or %0, %1, %0\n"
  373. " .previous\n"
  374. : "=r" (val), "=r" (tmp)
  375. : "0" (val), "i" (mask_4u), "i" (mask_4v));
  376. return __pte(val);
  377. }
  378. static inline pte_t pte_mkclean(pte_t pte)
  379. {
  380. const unsigned long mask_4u = _PAGE_MODIFIED_4U | _PAGE_W_4U;
  381. const unsigned long mask_4v = _PAGE_MODIFIED_4V | _PAGE_W_4V;
  382. unsigned long val = pte_val(pte), tmp;
  383. BUILD_BUG_ON((mask_4u & ~(0x0000000000000fffUL)) ||
  384. (mask_4v & ~(0xfffffc0000000fffUL)));
  385. __asm__ __volatile__(
  386. "\n661: andn %0, %3, %0\n"
  387. " nop\n"
  388. "\n662: nop\n"
  389. " nop\n"
  390. " .section .sun4v_2insn_patch, \"ax\"\n"
  391. " .word 661b\n"
  392. " sethi %%uhi(%4), %1\n"
  393. " sllx %1, 32, %1\n"
  394. " .word 662b\n"
  395. " or %1, %%lo(%4), %1\n"
  396. " andn %0, %1, %0\n"
  397. " .previous\n"
  398. : "=r" (val), "=r" (tmp)
  399. : "0" (val), "i" (mask_4u), "i" (mask_4v));
  400. return __pte(val);
  401. }
  402. static inline pte_t pte_mkwrite(pte_t pte)
  403. {
  404. const unsigned long mask_4u = _PAGE_WRITE_4U;
  405. const unsigned long mask_4v = _PAGE_WRITE_4V;
  406. unsigned long val = pte_val(pte), mask;
  407. BUILD_BUG_ON((mask_4u & ~(0x0000000000000fffUL)) ||
  408. (mask_4v & ~(0xfffffc0000000000UL)));
  409. __asm__ __volatile__(
  410. "\n661: mov %1, %0\n"
  411. " nop\n"
  412. " .section .sun4v_2insn_patch, \"ax\"\n"
  413. " .word 661b\n"
  414. " sethi %%uhi(%2), %0\n"
  415. " sllx %0, 32, %0\n"
  416. " .previous\n"
  417. : "=r" (mask)
  418. : "i" (mask_4u), "i" (mask_4v));
  419. return __pte(val | mask);
  420. }
  421. static inline pte_t pte_wrprotect(pte_t pte)
  422. {
  423. const unsigned long mask_4u = _PAGE_WRITE_4U | _PAGE_W_4U;
  424. const unsigned long mask_4v = _PAGE_WRITE_4V | _PAGE_W_4V;
  425. unsigned long val = pte_val(pte), tmp;
  426. BUILD_BUG_ON((mask_4u & ~(0x0000000000000fffUL)) ||
  427. (mask_4v & ~(0xfffffc0000000fffUL)));
  428. __asm__ __volatile__(
  429. "\n661: andn %0, %3, %0\n"
  430. " nop\n"
  431. "\n662: nop\n"
  432. " nop\n"
  433. " .section .sun4v_2insn_patch, \"ax\"\n"
  434. " .word 661b\n"
  435. " sethi %%uhi(%4), %1\n"
  436. " sllx %1, 32, %1\n"
  437. " .word 662b\n"
  438. " or %1, %%lo(%4), %1\n"
  439. " andn %0, %1, %0\n"
  440. " .previous\n"
  441. : "=r" (val), "=r" (tmp)
  442. : "0" (val), "i" (mask_4u), "i" (mask_4v));
  443. return __pte(val);
  444. }
  445. static inline pte_t pte_mkold(pte_t pte)
  446. {
  447. const unsigned long mask_4u = _PAGE_ACCESSED_4U;
  448. const unsigned long mask_4v = _PAGE_ACCESSED_4V;
  449. unsigned long mask;
  450. BUILD_BUG_ON((mask_4u & ~(0x0000000000000fffUL)) ||
  451. (mask_4v & ~(0xfffffc0000000000UL)));
  452. __asm__ __volatile__(
  453. "\n661: mov %1, %0\n"
  454. " nop\n"
  455. " .section .sun4v_2insn_patch, \"ax\"\n"
  456. " .word 661b\n"
  457. " sethi %%uhi(%2), %0\n"
  458. " sllx %0, 32, %0\n"
  459. " .previous\n"
  460. : "=r" (mask)
  461. : "i" (mask_4u), "i" (mask_4v));
  462. mask |= _PAGE_R;
  463. return __pte(pte_val(pte) & ~mask);
  464. }
  465. static inline pte_t pte_mkyoung(pte_t pte)
  466. {
  467. const unsigned long mask_4u = _PAGE_ACCESSED_4U;
  468. const unsigned long mask_4v = _PAGE_ACCESSED_4V;
  469. unsigned long mask;
  470. BUILD_BUG_ON((mask_4u & ~(0x0000000000000fffUL)) ||
  471. (mask_4v & ~(0xfffffc0000000000UL)));
  472. __asm__ __volatile__(
  473. "\n661: mov %1, %0\n"
  474. " nop\n"
  475. " .section .sun4v_2insn_patch, \"ax\"\n"
  476. " .word 661b\n"
  477. " sethi %%uhi(%2), %0\n"
  478. " sllx %0, 32, %0\n"
  479. " .previous\n"
  480. : "=r" (mask)
  481. : "i" (mask_4u), "i" (mask_4v));
  482. mask |= _PAGE_R;
  483. return __pte(pte_val(pte) | mask);
  484. }
  485. static inline unsigned long pte_young(pte_t pte)
  486. {
  487. const unsigned long mask_4u = _PAGE_ACCESSED_4U;
  488. const unsigned long mask_4v = _PAGE_ACCESSED_4V;
  489. unsigned long mask;
  490. BUILD_BUG_ON((mask_4u & ~(0x0000000000000fffUL)) ||
  491. (mask_4v & ~(0xfffffc0000000000UL)));
  492. __asm__ __volatile__(
  493. "\n661: mov %1, %0\n"
  494. " nop\n"
  495. " .section .sun4v_2insn_patch, \"ax\"\n"
  496. " .word 661b\n"
  497. " sethi %%uhi(%2), %0\n"
  498. " sllx %0, 32, %0\n"
  499. " .previous\n"
  500. : "=r" (mask)
  501. : "i" (mask_4u), "i" (mask_4v));
  502. return (pte_val(pte) & mask);
  503. }
  504. static inline unsigned long pte_dirty(pte_t pte)
  505. {
  506. const unsigned long mask_4u = _PAGE_MODIFIED_4U;
  507. const unsigned long mask_4v = _PAGE_MODIFIED_4V;
  508. unsigned long mask;
  509. BUILD_BUG_ON((mask_4u & ~(0x0000000000000fffUL)) ||
  510. (mask_4v & ~(0xfffffc0000000000UL)));
  511. __asm__ __volatile__(
  512. "\n661: mov %1, %0\n"
  513. " nop\n"
  514. " .section .sun4v_2insn_patch, \"ax\"\n"
  515. " .word 661b\n"
  516. " sethi %%uhi(%2), %0\n"
  517. " sllx %0, 32, %0\n"
  518. " .previous\n"
  519. : "=r" (mask)
  520. : "i" (mask_4u), "i" (mask_4v));
  521. return (pte_val(pte) & mask);
  522. }
  523. static inline unsigned long pte_write(pte_t pte)
  524. {
  525. const unsigned long mask_4u = _PAGE_WRITE_4U;
  526. const unsigned long mask_4v = _PAGE_WRITE_4V;
  527. unsigned long mask;
  528. BUILD_BUG_ON((mask_4u & ~(0x0000000000000fffUL)) ||
  529. (mask_4v & ~(0xfffffc0000000000UL)));
  530. __asm__ __volatile__(
  531. "\n661: mov %1, %0\n"
  532. " nop\n"
  533. " .section .sun4v_2insn_patch, \"ax\"\n"
  534. " .word 661b\n"
  535. " sethi %%uhi(%2), %0\n"
  536. " sllx %0, 32, %0\n"
  537. " .previous\n"
  538. : "=r" (mask)
  539. : "i" (mask_4u), "i" (mask_4v));
  540. return (pte_val(pte) & mask);
  541. }
  542. static inline unsigned long pte_exec(pte_t pte)
  543. {
  544. const unsigned long mask_4u = _PAGE_EXEC_4U;
  545. const unsigned long mask_4v = _PAGE_EXEC_4V;
  546. unsigned long mask;
  547. BUILD_BUG_ON((mask_4u & ~(0x00000000fffffc00UL)) ||
  548. (mask_4v & ~(0x0000000000000fffUL)));
  549. __asm__ __volatile__(
  550. "\n661: sethi %%hi(%1), %0\n"
  551. " .section .sun4v_1insn_patch, \"ax\"\n"
  552. " .word 661b\n"
  553. " mov %2, %0\n"
  554. " .previous\n"
  555. : "=r" (mask)
  556. : "i" (mask_4u), "i" (mask_4v));
  557. return (pte_val(pte) & mask);
  558. }
  559. static inline unsigned long pte_read(pte_t pte)
  560. {
  561. const unsigned long mask_4u = _PAGE_READ_4U;
  562. const unsigned long mask_4v = _PAGE_READ_4V;
  563. unsigned long mask;
  564. BUILD_BUG_ON((mask_4u & ~(0x0000000000000fffUL)) ||
  565. (mask_4v & ~(0xfffffc0000000000UL)));
  566. __asm__ __volatile__(
  567. "\n661: mov %1, %0\n"
  568. " nop\n"
  569. " .section .sun4v_2insn_patch, \"ax\"\n"
  570. " .word 661b\n"
  571. " sethi %%uhi(%2), %0\n"
  572. " sllx %0, 32, %0\n"
  573. " .previous\n"
  574. : "=r" (mask)
  575. : "i" (mask_4u), "i" (mask_4v));
  576. return (pte_val(pte) & mask);
  577. }
  578. static inline unsigned long pte_file(pte_t pte)
  579. {
  580. const unsigned long mask_4u = _PAGE_FILE_4U;
  581. const unsigned long mask_4v = _PAGE_FILE_4V;
  582. unsigned long val = pte_val(pte);
  583. BUILD_BUG_ON((mask_4u & ~(0x0000000000000fffUL)) ||
  584. (mask_4v & ~(0x0000000000000fffUL)));
  585. __asm__ __volatile__(
  586. "\n661: and %0, %2, %0\n"
  587. " .section .sun4v_1insn_patch, \"ax\"\n"
  588. " .word 661b\n"
  589. " and %0, %3, %0\n"
  590. " .previous\n"
  591. : "=r" (val)
  592. : "0" (val), "i" (mask_4u), "i" (mask_4v));
  593. return val;
  594. }
  595. static inline unsigned long pte_present(pte_t pte)
  596. {
  597. const unsigned long mask_4u = _PAGE_PRESENT_4U;
  598. const unsigned long mask_4v = _PAGE_PRESENT_4V;
  599. unsigned long val = pte_val(pte);
  600. BUILD_BUG_ON((mask_4u & ~(0x0000000000000fffUL)) ||
  601. (mask_4v & ~(0x0000000000000fffUL)));
  602. __asm__ __volatile__(
  603. "\n661: and %0, %2, %0\n"
  604. " .section .sun4v_1insn_patch, \"ax\"\n"
  605. " .word 661b\n"
  606. " and %0, %3, %0\n"
  607. " .previous\n"
  608. : "=r" (val)
  609. : "0" (val), "i" (mask_4u), "i" (mask_4v));
  610. return val;
  611. }
  612. #define pmd_set(pmdp, ptep) \
  613. (pmd_val(*(pmdp)) = (__pa((unsigned long) (ptep)) >> 11UL))
  614. #define pud_set(pudp, pmdp) \
  615. (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp)) >> 11UL))
  616. #define __pmd_page(pmd) \
  617. ((unsigned long) __va((((unsigned long)pmd_val(pmd))<<11UL)))
  618. #define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
  619. #define pud_page(pud) \
  620. ((unsigned long) __va((((unsigned long)pud_val(pud))<<11UL)))
  621. #define pmd_none(pmd) (!pmd_val(pmd))
  622. #define pmd_bad(pmd) (0)
  623. #define pmd_present(pmd) (pmd_val(pmd) != 0U)
  624. #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0U)
  625. #define pud_none(pud) (!pud_val(pud))
  626. #define pud_bad(pud) (0)
  627. #define pud_present(pud) (pud_val(pud) != 0U)
  628. #define pud_clear(pudp) (pud_val(*(pudp)) = 0U)
  629. /* Same in both SUN4V and SUN4U. */
  630. #define pte_none(pte) (!pte_val(pte))
  631. extern unsigned long pte_present(pte_t);
  632. /* The following only work if pte_present() is true.
  633. * Undefined behaviour if not..
  634. */
  635. extern unsigned long pte_read(pte_t);
  636. extern unsigned long pte_exec(pte_t);
  637. extern unsigned long pte_write(pte_t);
  638. extern unsigned long pte_dirty(pte_t);
  639. extern unsigned long pte_young(pte_t);
  640. extern pte_t pte_wrprotect(pte_t);
  641. extern pte_t pte_rdprotect(pte_t);
  642. extern pte_t pte_mkclean(pte_t);
  643. extern pte_t pte_mkold(pte_t);
  644. /* Be very careful when you change these three, they are delicate. */
  645. extern pte_t pte_mkyoung(pte_t);
  646. extern pte_t pte_mkwrite(pte_t);
  647. extern pte_t pte_mkdirty(pte_t);
  648. extern pte_t pte_mkhuge(pte_t);
  649. /* to find an entry in a page-table-directory. */
  650. #define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
  651. #define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
  652. /* to find an entry in a kernel page-table-directory */
  653. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  654. /* Find an entry in the second-level page table.. */
  655. #define pmd_offset(pudp, address) \
  656. ((pmd_t *) pud_page(*(pudp)) + \
  657. (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
  658. /* Find an entry in the third-level page table.. */
  659. #define pte_index(dir, address) \
  660. ((pte_t *) __pmd_page(*(dir)) + \
  661. ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
  662. #define pte_offset_kernel pte_index
  663. #define pte_offset_map pte_index
  664. #define pte_offset_map_nested pte_index
  665. #define pte_unmap(pte) do { } while (0)
  666. #define pte_unmap_nested(pte) do { } while (0)
  667. /* Actual page table PTE updates. */
  668. extern void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr, pte_t *ptep, pte_t orig);
  669. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr, pte_t *ptep, pte_t pte)
  670. {
  671. pte_t orig = *ptep;
  672. *ptep = pte;
  673. /* It is more efficient to let flush_tlb_kernel_range()
  674. * handle init_mm tlb flushes.
  675. *
  676. * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
  677. * and SUN4V pte layout, so this inline test is fine.
  678. */
  679. if (likely(mm != &init_mm) && (pte_val(orig) & _PAGE_VALID))
  680. tlb_batch_add(mm, addr, ptep, orig);
  681. }
  682. #define pte_clear(mm,addr,ptep) \
  683. set_pte_at((mm), (addr), (ptep), __pte(0UL))
  684. extern pgd_t swapper_pg_dir[2048];
  685. extern pmd_t swapper_low_pmd_dir[2048];
  686. extern void paging_init(void);
  687. extern unsigned long find_ecache_flush_span(unsigned long size);
  688. /* These do nothing with the way I have things setup. */
  689. #define mmu_lockarea(vaddr, len) (vaddr)
  690. #define mmu_unlockarea(vaddr, len) do { } while(0)
  691. struct vm_area_struct;
  692. extern void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t);
  693. /* Encode and de-code a swap entry */
  694. #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
  695. #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
  696. #define __swp_entry(type, offset) \
  697. ( (swp_entry_t) \
  698. { \
  699. (((long)(type) << PAGE_SHIFT) | \
  700. ((long)(offset) << (PAGE_SHIFT + 8UL))) \
  701. } )
  702. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  703. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  704. /* File offset in PTE support. */
  705. extern unsigned long pte_file(pte_t);
  706. #define pte_to_pgoff(pte) (pte_val(pte) >> PAGE_SHIFT)
  707. extern pte_t pgoff_to_pte(unsigned long);
  708. #define PTE_FILE_MAX_BITS (64UL - PAGE_SHIFT - 1UL)
  709. extern unsigned long prom_virt_to_phys(unsigned long, int *);
  710. extern unsigned long sun4u_get_pte(unsigned long);
  711. static inline unsigned long __get_phys(unsigned long addr)
  712. {
  713. return sun4u_get_pte(addr);
  714. }
  715. static inline int __get_iospace(unsigned long addr)
  716. {
  717. return ((sun4u_get_pte(addr) & 0xf0000000) >> 28);
  718. }
  719. extern unsigned long *sparc64_valid_addr_bitmap;
  720. /* Needs to be defined here and not in linux/mm.h, as it is arch dependent */
  721. #define kern_addr_valid(addr) \
  722. (test_bit(__pa((unsigned long)(addr))>>22, sparc64_valid_addr_bitmap))
  723. extern int io_remap_pfn_range(struct vm_area_struct *vma, unsigned long from,
  724. unsigned long pfn,
  725. unsigned long size, pgprot_t prot);
  726. /* Clear virtual and physical cachability, set side-effect bit. */
  727. extern pgprot_t pgprot_noncached(pgprot_t);
  728. /*
  729. * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
  730. * its high 4 bits. These macros/functions put it there or get it from there.
  731. */
  732. #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
  733. #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
  734. #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
  735. #include <asm-generic/pgtable.h>
  736. /* We provide our own get_unmapped_area to cope with VA holes for userland */
  737. #define HAVE_ARCH_UNMAPPED_AREA
  738. /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
  739. * the largest alignment possible such that larget PTEs can be used.
  740. */
  741. extern unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
  742. unsigned long, unsigned long,
  743. unsigned long);
  744. #define HAVE_ARCH_FB_UNMAPPED_AREA
  745. extern void pgtable_cache_init(void);
  746. extern void sun4v_register_fault_status(void);
  747. extern void sun4v_ktsb_register(void);
  748. #endif /* !(__ASSEMBLY__) */
  749. #endif /* !(_SPARC64_PGTABLE_H) */