cpu-features.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2003, 2004 Ralf Baechle
  7. * Copyright (C) 2004 Maciej W. Rozycki
  8. */
  9. #ifndef __ASM_CPU_FEATURES_H
  10. #define __ASM_CPU_FEATURES_H
  11. #include <asm/cpu.h>
  12. #include <asm/cpu-info.h>
  13. #include <cpu-feature-overrides.h>
  14. #ifndef current_cpu_type
  15. #define current_cpu_type() current_cpu_data.cputype
  16. #endif
  17. #define boot_cpu_type() cpu_data[0].cputype
  18. /*
  19. * SMP assumption: Options of CPU 0 are a superset of all processors.
  20. * This is true for all known MIPS systems.
  21. */
  22. #ifndef cpu_has_tlb
  23. #define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB)
  24. #endif
  25. /*
  26. * For the moment we don't consider R6000 and R8000 so we can assume that
  27. * anything that doesn't support R4000-style exceptions and interrupts is
  28. * R3000-like. Users should still treat these two macro definitions as
  29. * opaque.
  30. */
  31. #ifndef cpu_has_3kex
  32. #define cpu_has_3kex (!cpu_has_4kex)
  33. #endif
  34. #ifndef cpu_has_4kex
  35. #define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX)
  36. #endif
  37. #ifndef cpu_has_3k_cache
  38. #define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE)
  39. #endif
  40. #define cpu_has_6k_cache 0
  41. #define cpu_has_8k_cache 0
  42. #ifndef cpu_has_4k_cache
  43. #define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE)
  44. #endif
  45. #ifndef cpu_has_tx39_cache
  46. #define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE)
  47. #endif
  48. #ifndef cpu_has_octeon_cache
  49. #define cpu_has_octeon_cache 0
  50. #endif
  51. #ifndef cpu_has_fpu
  52. #define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
  53. #define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
  54. #else
  55. #define raw_cpu_has_fpu cpu_has_fpu
  56. #endif
  57. #ifndef cpu_has_32fpr
  58. #define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR)
  59. #endif
  60. #ifndef cpu_has_counter
  61. #define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER)
  62. #endif
  63. #ifndef cpu_has_watch
  64. #define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH)
  65. #endif
  66. #ifndef cpu_has_divec
  67. #define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC)
  68. #endif
  69. #ifndef cpu_has_vce
  70. #define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE)
  71. #endif
  72. #ifndef cpu_has_cache_cdex_p
  73. #define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P)
  74. #endif
  75. #ifndef cpu_has_cache_cdex_s
  76. #define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S)
  77. #endif
  78. #ifndef cpu_has_prefetch
  79. #define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH)
  80. #endif
  81. #ifndef cpu_has_mcheck
  82. #define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK)
  83. #endif
  84. #ifndef cpu_has_ejtag
  85. #define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG)
  86. #endif
  87. #ifndef cpu_has_llsc
  88. #define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC)
  89. #endif
  90. #ifndef kernel_uses_llsc
  91. #define kernel_uses_llsc cpu_has_llsc
  92. #endif
  93. #ifndef cpu_has_mips16
  94. #define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16)
  95. #endif
  96. #ifndef cpu_has_mdmx
  97. #define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX)
  98. #endif
  99. #ifndef cpu_has_mips3d
  100. #define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D)
  101. #endif
  102. #ifndef cpu_has_smartmips
  103. #define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS)
  104. #endif
  105. #ifndef cpu_has_rixi
  106. #define cpu_has_rixi (cpu_data[0].options & MIPS_CPU_RIXI)
  107. #endif
  108. #ifndef cpu_has_mmips
  109. # ifdef CONFIG_SYS_SUPPORTS_MICROMIPS
  110. # define cpu_has_mmips (cpu_data[0].options & MIPS_CPU_MICROMIPS)
  111. # else
  112. # define cpu_has_mmips 0
  113. # endif
  114. #endif
  115. #ifndef cpu_has_vtag_icache
  116. #define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
  117. #endif
  118. #ifndef cpu_has_dc_aliases
  119. #define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
  120. #endif
  121. #ifndef cpu_has_ic_fills_f_dc
  122. #define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
  123. #endif
  124. #ifndef cpu_has_pindexed_dcache
  125. #define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
  126. #endif
  127. #ifndef cpu_has_local_ebase
  128. #define cpu_has_local_ebase 1
  129. #endif
  130. /*
  131. * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
  132. * such as the R10000 have I-Caches that snoop local stores; the embedded ones
  133. * don't. For maintaining I-cache coherency this means we need to flush the
  134. * D-cache all the way back to whever the I-cache does refills from, so the
  135. * I-cache has a chance to see the new data at all. Then we have to flush the
  136. * I-cache also.
  137. * Note we may have been rescheduled and may no longer be running on the CPU
  138. * that did the store so we can't optimize this into only doing the flush on
  139. * the local CPU.
  140. */
  141. #ifndef cpu_icache_snoops_remote_store
  142. #ifdef CONFIG_SMP
  143. #define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
  144. #else
  145. #define cpu_icache_snoops_remote_store 1
  146. #endif
  147. #endif
  148. #ifndef cpu_has_mips_2
  149. # define cpu_has_mips_2 (cpu_data[0].isa_level & MIPS_CPU_ISA_II)
  150. #endif
  151. #ifndef cpu_has_mips_3
  152. # define cpu_has_mips_3 (cpu_data[0].isa_level & MIPS_CPU_ISA_III)
  153. #endif
  154. #ifndef cpu_has_mips_4
  155. # define cpu_has_mips_4 (cpu_data[0].isa_level & MIPS_CPU_ISA_IV)
  156. #endif
  157. #ifndef cpu_has_mips_5
  158. # define cpu_has_mips_5 (cpu_data[0].isa_level & MIPS_CPU_ISA_V)
  159. #endif
  160. #ifndef cpu_has_mips32r1
  161. # define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1)
  162. #endif
  163. #ifndef cpu_has_mips32r2
  164. # define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2)
  165. #endif
  166. #ifndef cpu_has_mips64r1
  167. # define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1)
  168. #endif
  169. #ifndef cpu_has_mips64r2
  170. # define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2)
  171. #endif
  172. /*
  173. * Shortcuts ...
  174. */
  175. #define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2)
  176. #define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2)
  177. #define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
  178. #define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
  179. #define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
  180. cpu_has_mips64r1 | cpu_has_mips64r2)
  181. #ifndef cpu_has_mips_r2_exec_hazard
  182. #define cpu_has_mips_r2_exec_hazard cpu_has_mips_r2
  183. #endif
  184. /*
  185. * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
  186. * pre-MIPS32/MIPS53 processors have CLO, CLZ. The IDT RC64574 is 64-bit and
  187. * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels
  188. * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
  189. */
  190. #ifndef cpu_has_clo_clz
  191. #define cpu_has_clo_clz cpu_has_mips_r
  192. #endif
  193. #ifndef cpu_has_dsp
  194. #define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP)
  195. #endif
  196. #ifndef cpu_has_dsp2
  197. #define cpu_has_dsp2 (cpu_data[0].ases & MIPS_ASE_DSP2P)
  198. #endif
  199. #ifndef cpu_has_mipsmt
  200. #define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT)
  201. #endif
  202. #ifndef cpu_has_userlocal
  203. #define cpu_has_userlocal (cpu_data[0].options & MIPS_CPU_ULRI)
  204. #endif
  205. #ifdef CONFIG_32BIT
  206. # ifndef cpu_has_nofpuex
  207. # define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX)
  208. # endif
  209. # ifndef cpu_has_64bits
  210. # define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
  211. # endif
  212. # ifndef cpu_has_64bit_zero_reg
  213. # define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
  214. # endif
  215. # ifndef cpu_has_64bit_gp_regs
  216. # define cpu_has_64bit_gp_regs 0
  217. # endif
  218. # ifndef cpu_has_64bit_addresses
  219. # define cpu_has_64bit_addresses 0
  220. # endif
  221. # ifndef cpu_vmbits
  222. # define cpu_vmbits 31
  223. # endif
  224. #endif
  225. #ifdef CONFIG_64BIT
  226. # ifndef cpu_has_nofpuex
  227. # define cpu_has_nofpuex 0
  228. # endif
  229. # ifndef cpu_has_64bits
  230. # define cpu_has_64bits 1
  231. # endif
  232. # ifndef cpu_has_64bit_zero_reg
  233. # define cpu_has_64bit_zero_reg 1
  234. # endif
  235. # ifndef cpu_has_64bit_gp_regs
  236. # define cpu_has_64bit_gp_regs 1
  237. # endif
  238. # ifndef cpu_has_64bit_addresses
  239. # define cpu_has_64bit_addresses 1
  240. # endif
  241. # ifndef cpu_vmbits
  242. # define cpu_vmbits cpu_data[0].vmbits
  243. # define __NEED_VMBITS_PROBE
  244. # endif
  245. #endif
  246. #if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
  247. # define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT)
  248. #elif !defined(cpu_has_vint)
  249. # define cpu_has_vint 0
  250. #endif
  251. #if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
  252. # define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC)
  253. #elif !defined(cpu_has_veic)
  254. # define cpu_has_veic 0
  255. #endif
  256. #ifndef cpu_has_inclusive_pcaches
  257. #define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES)
  258. #endif
  259. #ifndef cpu_dcache_line_size
  260. #define cpu_dcache_line_size() cpu_data[0].dcache.linesz
  261. #endif
  262. #ifndef cpu_icache_line_size
  263. #define cpu_icache_line_size() cpu_data[0].icache.linesz
  264. #endif
  265. #ifndef cpu_scache_line_size
  266. #define cpu_scache_line_size() cpu_data[0].scache.linesz
  267. #endif
  268. #ifndef cpu_hwrena_impl_bits
  269. #define cpu_hwrena_impl_bits 0
  270. #endif
  271. #ifndef cpu_has_perf_cntr_intr_bit
  272. #define cpu_has_perf_cntr_intr_bit (cpu_data[0].options & MIPS_CPU_PCI)
  273. #endif
  274. #ifndef cpu_has_vz
  275. #define cpu_has_vz (cpu_data[0].ases & MIPS_ASE_VZ)
  276. #endif
  277. #endif /* __ASM_CPU_FEATURES_H */