be_cmds.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. static void be_mcc_notify(struct be_adapter *adapter)
  20. {
  21. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  22. u32 val = 0;
  23. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  24. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  25. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  26. }
  27. /* To check if valid bit is set, check the entire word as we don't know
  28. * the endianness of the data (old entry is host endian while a new entry is
  29. * little endian) */
  30. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  31. {
  32. if (compl->flags != 0) {
  33. compl->flags = le32_to_cpu(compl->flags);
  34. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  35. return true;
  36. } else {
  37. return false;
  38. }
  39. }
  40. /* Need to reset the entire word that houses the valid bit */
  41. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  42. {
  43. compl->flags = 0;
  44. }
  45. static int be_mcc_compl_process(struct be_adapter *adapter,
  46. struct be_mcc_compl *compl)
  47. {
  48. u16 compl_status, extd_status;
  49. /* Just swap the status to host endian; mcc tag is opaquely copied
  50. * from mcc_wrb */
  51. be_dws_le_to_cpu(compl, 4);
  52. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  53. CQE_STATUS_COMPL_MASK;
  54. if (compl_status == MCC_STATUS_SUCCESS) {
  55. if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
  56. struct be_cmd_resp_get_stats *resp =
  57. adapter->stats.cmd.va;
  58. be_dws_le_to_cpu(&resp->hw_stats,
  59. sizeof(resp->hw_stats));
  60. netdev_stats_update(adapter);
  61. }
  62. } else if (compl_status != MCC_STATUS_NOT_SUPPORTED) {
  63. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  64. CQE_STATUS_EXTD_MASK;
  65. dev_warn(&adapter->pdev->dev,
  66. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  67. compl->tag0, compl_status, extd_status);
  68. }
  69. return compl_status;
  70. }
  71. /* Link state evt is a string of bytes; no need for endian swapping */
  72. static void be_async_link_state_process(struct be_adapter *adapter,
  73. struct be_async_event_link_state *evt)
  74. {
  75. be_link_status_update(adapter,
  76. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  77. }
  78. static inline bool is_link_state_evt(u32 trailer)
  79. {
  80. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  81. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  82. ASYNC_EVENT_CODE_LINK_STATE);
  83. }
  84. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  85. {
  86. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  87. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  88. if (be_mcc_compl_is_new(compl)) {
  89. queue_tail_inc(mcc_cq);
  90. return compl;
  91. }
  92. return NULL;
  93. }
  94. int be_process_mcc(struct be_adapter *adapter)
  95. {
  96. struct be_mcc_compl *compl;
  97. int num = 0, status = 0;
  98. spin_lock_bh(&adapter->mcc_cq_lock);
  99. while ((compl = be_mcc_compl_get(adapter))) {
  100. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  101. /* Interpret flags as an async trailer */
  102. BUG_ON(!is_link_state_evt(compl->flags));
  103. /* Interpret compl as a async link evt */
  104. be_async_link_state_process(adapter,
  105. (struct be_async_event_link_state *) compl);
  106. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  107. status = be_mcc_compl_process(adapter, compl);
  108. atomic_dec(&adapter->mcc_obj.q.used);
  109. }
  110. be_mcc_compl_use(compl);
  111. num++;
  112. }
  113. if (num)
  114. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num);
  115. spin_unlock_bh(&adapter->mcc_cq_lock);
  116. return status;
  117. }
  118. /* Wait till no more pending mcc requests are present */
  119. static int be_mcc_wait_compl(struct be_adapter *adapter)
  120. {
  121. #define mcc_timeout 120000 /* 12s timeout */
  122. int i, status;
  123. for (i = 0; i < mcc_timeout; i++) {
  124. status = be_process_mcc(adapter);
  125. if (status)
  126. return status;
  127. if (atomic_read(&adapter->mcc_obj.q.used) == 0)
  128. break;
  129. udelay(100);
  130. }
  131. if (i == mcc_timeout) {
  132. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  133. return -1;
  134. }
  135. return 0;
  136. }
  137. /* Notify MCC requests and wait for completion */
  138. static int be_mcc_notify_wait(struct be_adapter *adapter)
  139. {
  140. be_mcc_notify(adapter);
  141. return be_mcc_wait_compl(adapter);
  142. }
  143. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  144. {
  145. int cnt = 0, wait = 5;
  146. u32 ready;
  147. do {
  148. ready = ioread32(db);
  149. if (ready == 0xffffffff) {
  150. dev_err(&adapter->pdev->dev,
  151. "pci slot disconnected\n");
  152. return -1;
  153. }
  154. ready &= MPU_MAILBOX_DB_RDY_MASK;
  155. if (ready)
  156. break;
  157. if (cnt > 4000000) {
  158. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  159. return -1;
  160. }
  161. if (cnt > 50)
  162. wait = 200;
  163. cnt += wait;
  164. udelay(wait);
  165. } while (true);
  166. return 0;
  167. }
  168. /*
  169. * Insert the mailbox address into the doorbell in two steps
  170. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  171. */
  172. static int be_mbox_notify_wait(struct be_adapter *adapter)
  173. {
  174. int status;
  175. u32 val = 0;
  176. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  177. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  178. struct be_mcc_mailbox *mbox = mbox_mem->va;
  179. struct be_mcc_compl *compl = &mbox->compl;
  180. /* wait for ready to be set */
  181. status = be_mbox_db_ready_wait(adapter, db);
  182. if (status != 0)
  183. return status;
  184. val |= MPU_MAILBOX_DB_HI_MASK;
  185. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  186. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  187. iowrite32(val, db);
  188. /* wait for ready to be set */
  189. status = be_mbox_db_ready_wait(adapter, db);
  190. if (status != 0)
  191. return status;
  192. val = 0;
  193. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  194. val |= (u32)(mbox_mem->dma >> 4) << 2;
  195. iowrite32(val, db);
  196. status = be_mbox_db_ready_wait(adapter, db);
  197. if (status != 0)
  198. return status;
  199. /* A cq entry has been made now */
  200. if (be_mcc_compl_is_new(compl)) {
  201. status = be_mcc_compl_process(adapter, &mbox->compl);
  202. be_mcc_compl_use(compl);
  203. if (status)
  204. return status;
  205. } else {
  206. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  207. return -1;
  208. }
  209. return 0;
  210. }
  211. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  212. {
  213. u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  214. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  215. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  216. return -1;
  217. else
  218. return 0;
  219. }
  220. int be_cmd_POST(struct be_adapter *adapter)
  221. {
  222. u16 stage;
  223. int status, timeout = 0;
  224. do {
  225. status = be_POST_stage_get(adapter, &stage);
  226. if (status) {
  227. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  228. stage);
  229. return -1;
  230. } else if (stage != POST_STAGE_ARMFW_RDY) {
  231. set_current_state(TASK_INTERRUPTIBLE);
  232. schedule_timeout(2 * HZ);
  233. timeout += 2;
  234. } else {
  235. return 0;
  236. }
  237. } while (timeout < 20);
  238. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  239. return -1;
  240. }
  241. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  242. {
  243. return wrb->payload.embedded_payload;
  244. }
  245. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  246. {
  247. return &wrb->payload.sgl[0];
  248. }
  249. /* Don't touch the hdr after it's prepared */
  250. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  251. bool embedded, u8 sge_cnt, u32 opcode)
  252. {
  253. if (embedded)
  254. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  255. else
  256. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  257. MCC_WRB_SGE_CNT_SHIFT;
  258. wrb->payload_length = payload_len;
  259. wrb->tag0 = opcode;
  260. be_dws_cpu_to_le(wrb, 8);
  261. }
  262. /* Don't touch the hdr after it's prepared */
  263. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  264. u8 subsystem, u8 opcode, int cmd_len)
  265. {
  266. req_hdr->opcode = opcode;
  267. req_hdr->subsystem = subsystem;
  268. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  269. }
  270. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  271. struct be_dma_mem *mem)
  272. {
  273. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  274. u64 dma = (u64)mem->dma;
  275. for (i = 0; i < buf_pages; i++) {
  276. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  277. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  278. dma += PAGE_SIZE_4K;
  279. }
  280. }
  281. /* Converts interrupt delay in microseconds to multiplier value */
  282. static u32 eq_delay_to_mult(u32 usec_delay)
  283. {
  284. #define MAX_INTR_RATE 651042
  285. const u32 round = 10;
  286. u32 multiplier;
  287. if (usec_delay == 0)
  288. multiplier = 0;
  289. else {
  290. u32 interrupt_rate = 1000000 / usec_delay;
  291. /* Max delay, corresponding to the lowest interrupt rate */
  292. if (interrupt_rate == 0)
  293. multiplier = 1023;
  294. else {
  295. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  296. multiplier /= interrupt_rate;
  297. /* Round the multiplier to the closest value.*/
  298. multiplier = (multiplier + round/2) / round;
  299. multiplier = min(multiplier, (u32)1023);
  300. }
  301. }
  302. return multiplier;
  303. }
  304. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  305. {
  306. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  307. struct be_mcc_wrb *wrb
  308. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  309. memset(wrb, 0, sizeof(*wrb));
  310. return wrb;
  311. }
  312. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  313. {
  314. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  315. struct be_mcc_wrb *wrb;
  316. if (atomic_read(&mccq->used) >= mccq->len) {
  317. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  318. return NULL;
  319. }
  320. wrb = queue_head_node(mccq);
  321. queue_head_inc(mccq);
  322. atomic_inc(&mccq->used);
  323. memset(wrb, 0, sizeof(*wrb));
  324. return wrb;
  325. }
  326. /* Tell fw we're about to start firing cmds by writing a
  327. * special pattern across the wrb hdr; uses mbox
  328. */
  329. int be_cmd_fw_init(struct be_adapter *adapter)
  330. {
  331. u8 *wrb;
  332. int status;
  333. spin_lock(&adapter->mbox_lock);
  334. wrb = (u8 *)wrb_from_mbox(adapter);
  335. *wrb++ = 0xFF;
  336. *wrb++ = 0x12;
  337. *wrb++ = 0x34;
  338. *wrb++ = 0xFF;
  339. *wrb++ = 0xFF;
  340. *wrb++ = 0x56;
  341. *wrb++ = 0x78;
  342. *wrb = 0xFF;
  343. status = be_mbox_notify_wait(adapter);
  344. spin_unlock(&adapter->mbox_lock);
  345. return status;
  346. }
  347. /* Tell fw we're done with firing cmds by writing a
  348. * special pattern across the wrb hdr; uses mbox
  349. */
  350. int be_cmd_fw_clean(struct be_adapter *adapter)
  351. {
  352. u8 *wrb;
  353. int status;
  354. if (adapter->eeh_err)
  355. return -EIO;
  356. spin_lock(&adapter->mbox_lock);
  357. wrb = (u8 *)wrb_from_mbox(adapter);
  358. *wrb++ = 0xFF;
  359. *wrb++ = 0xAA;
  360. *wrb++ = 0xBB;
  361. *wrb++ = 0xFF;
  362. *wrb++ = 0xFF;
  363. *wrb++ = 0xCC;
  364. *wrb++ = 0xDD;
  365. *wrb = 0xFF;
  366. status = be_mbox_notify_wait(adapter);
  367. spin_unlock(&adapter->mbox_lock);
  368. return status;
  369. }
  370. int be_cmd_eq_create(struct be_adapter *adapter,
  371. struct be_queue_info *eq, int eq_delay)
  372. {
  373. struct be_mcc_wrb *wrb;
  374. struct be_cmd_req_eq_create *req;
  375. struct be_dma_mem *q_mem = &eq->dma_mem;
  376. int status;
  377. spin_lock(&adapter->mbox_lock);
  378. wrb = wrb_from_mbox(adapter);
  379. req = embedded_payload(wrb);
  380. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  381. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  382. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  383. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  384. AMAP_SET_BITS(struct amap_eq_context, func, req->context,
  385. be_pci_func(adapter));
  386. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  387. /* 4byte eqe*/
  388. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  389. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  390. __ilog2_u32(eq->len/256));
  391. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  392. eq_delay_to_mult(eq_delay));
  393. be_dws_cpu_to_le(req->context, sizeof(req->context));
  394. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  395. status = be_mbox_notify_wait(adapter);
  396. if (!status) {
  397. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  398. eq->id = le16_to_cpu(resp->eq_id);
  399. eq->created = true;
  400. }
  401. spin_unlock(&adapter->mbox_lock);
  402. return status;
  403. }
  404. /* Uses mbox */
  405. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  406. u8 type, bool permanent, u32 if_handle)
  407. {
  408. struct be_mcc_wrb *wrb;
  409. struct be_cmd_req_mac_query *req;
  410. int status;
  411. spin_lock(&adapter->mbox_lock);
  412. wrb = wrb_from_mbox(adapter);
  413. req = embedded_payload(wrb);
  414. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  415. OPCODE_COMMON_NTWK_MAC_QUERY);
  416. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  417. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  418. req->type = type;
  419. if (permanent) {
  420. req->permanent = 1;
  421. } else {
  422. req->if_id = cpu_to_le16((u16) if_handle);
  423. req->permanent = 0;
  424. }
  425. status = be_mbox_notify_wait(adapter);
  426. if (!status) {
  427. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  428. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  429. }
  430. spin_unlock(&adapter->mbox_lock);
  431. return status;
  432. }
  433. /* Uses synchronous MCCQ */
  434. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  435. u32 if_id, u32 *pmac_id)
  436. {
  437. struct be_mcc_wrb *wrb;
  438. struct be_cmd_req_pmac_add *req;
  439. int status;
  440. spin_lock_bh(&adapter->mcc_lock);
  441. wrb = wrb_from_mccq(adapter);
  442. if (!wrb) {
  443. status = -EBUSY;
  444. goto err;
  445. }
  446. req = embedded_payload(wrb);
  447. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  448. OPCODE_COMMON_NTWK_PMAC_ADD);
  449. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  450. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  451. req->if_id = cpu_to_le32(if_id);
  452. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  453. status = be_mcc_notify_wait(adapter);
  454. if (!status) {
  455. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  456. *pmac_id = le32_to_cpu(resp->pmac_id);
  457. }
  458. err:
  459. spin_unlock_bh(&adapter->mcc_lock);
  460. return status;
  461. }
  462. /* Uses synchronous MCCQ */
  463. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
  464. {
  465. struct be_mcc_wrb *wrb;
  466. struct be_cmd_req_pmac_del *req;
  467. int status;
  468. spin_lock_bh(&adapter->mcc_lock);
  469. wrb = wrb_from_mccq(adapter);
  470. if (!wrb) {
  471. status = -EBUSY;
  472. goto err;
  473. }
  474. req = embedded_payload(wrb);
  475. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  476. OPCODE_COMMON_NTWK_PMAC_DEL);
  477. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  478. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  479. req->if_id = cpu_to_le32(if_id);
  480. req->pmac_id = cpu_to_le32(pmac_id);
  481. status = be_mcc_notify_wait(adapter);
  482. err:
  483. spin_unlock_bh(&adapter->mcc_lock);
  484. return status;
  485. }
  486. /* Uses Mbox */
  487. int be_cmd_cq_create(struct be_adapter *adapter,
  488. struct be_queue_info *cq, struct be_queue_info *eq,
  489. bool sol_evts, bool no_delay, int coalesce_wm)
  490. {
  491. struct be_mcc_wrb *wrb;
  492. struct be_cmd_req_cq_create *req;
  493. struct be_dma_mem *q_mem = &cq->dma_mem;
  494. void *ctxt;
  495. int status;
  496. spin_lock(&adapter->mbox_lock);
  497. wrb = wrb_from_mbox(adapter);
  498. req = embedded_payload(wrb);
  499. ctxt = &req->context;
  500. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  501. OPCODE_COMMON_CQ_CREATE);
  502. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  503. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  504. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  505. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  506. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  507. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  508. __ilog2_u32(cq->len/256));
  509. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  510. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  511. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  512. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  513. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
  514. AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter));
  515. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  516. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  517. status = be_mbox_notify_wait(adapter);
  518. if (!status) {
  519. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  520. cq->id = le16_to_cpu(resp->cq_id);
  521. cq->created = true;
  522. }
  523. spin_unlock(&adapter->mbox_lock);
  524. return status;
  525. }
  526. static u32 be_encoded_q_len(int q_len)
  527. {
  528. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  529. if (len_encoded == 16)
  530. len_encoded = 0;
  531. return len_encoded;
  532. }
  533. int be_cmd_mccq_create(struct be_adapter *adapter,
  534. struct be_queue_info *mccq,
  535. struct be_queue_info *cq)
  536. {
  537. struct be_mcc_wrb *wrb;
  538. struct be_cmd_req_mcc_create *req;
  539. struct be_dma_mem *q_mem = &mccq->dma_mem;
  540. void *ctxt;
  541. int status;
  542. spin_lock(&adapter->mbox_lock);
  543. wrb = wrb_from_mbox(adapter);
  544. req = embedded_payload(wrb);
  545. ctxt = &req->context;
  546. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  547. OPCODE_COMMON_MCC_CREATE);
  548. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  549. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  550. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  551. AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter));
  552. AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
  553. AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
  554. be_encoded_q_len(mccq->len));
  555. AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
  556. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  557. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  558. status = be_mbox_notify_wait(adapter);
  559. if (!status) {
  560. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  561. mccq->id = le16_to_cpu(resp->id);
  562. mccq->created = true;
  563. }
  564. spin_unlock(&adapter->mbox_lock);
  565. return status;
  566. }
  567. int be_cmd_txq_create(struct be_adapter *adapter,
  568. struct be_queue_info *txq,
  569. struct be_queue_info *cq)
  570. {
  571. struct be_mcc_wrb *wrb;
  572. struct be_cmd_req_eth_tx_create *req;
  573. struct be_dma_mem *q_mem = &txq->dma_mem;
  574. void *ctxt;
  575. int status;
  576. spin_lock(&adapter->mbox_lock);
  577. wrb = wrb_from_mbox(adapter);
  578. req = embedded_payload(wrb);
  579. ctxt = &req->context;
  580. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  581. OPCODE_ETH_TX_CREATE);
  582. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  583. sizeof(*req));
  584. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  585. req->ulp_num = BE_ULP1_NUM;
  586. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  587. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  588. be_encoded_q_len(txq->len));
  589. AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
  590. be_pci_func(adapter));
  591. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  592. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  593. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  594. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  595. status = be_mbox_notify_wait(adapter);
  596. if (!status) {
  597. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  598. txq->id = le16_to_cpu(resp->cid);
  599. txq->created = true;
  600. }
  601. spin_unlock(&adapter->mbox_lock);
  602. return status;
  603. }
  604. /* Uses mbox */
  605. int be_cmd_rxq_create(struct be_adapter *adapter,
  606. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  607. u16 max_frame_size, u32 if_id, u32 rss)
  608. {
  609. struct be_mcc_wrb *wrb;
  610. struct be_cmd_req_eth_rx_create *req;
  611. struct be_dma_mem *q_mem = &rxq->dma_mem;
  612. int status;
  613. spin_lock(&adapter->mbox_lock);
  614. wrb = wrb_from_mbox(adapter);
  615. req = embedded_payload(wrb);
  616. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  617. OPCODE_ETH_RX_CREATE);
  618. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  619. sizeof(*req));
  620. req->cq_id = cpu_to_le16(cq_id);
  621. req->frag_size = fls(frag_size) - 1;
  622. req->num_pages = 2;
  623. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  624. req->interface_id = cpu_to_le32(if_id);
  625. req->max_frame_size = cpu_to_le16(max_frame_size);
  626. req->rss_queue = cpu_to_le32(rss);
  627. status = be_mbox_notify_wait(adapter);
  628. if (!status) {
  629. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  630. rxq->id = le16_to_cpu(resp->id);
  631. rxq->created = true;
  632. }
  633. spin_unlock(&adapter->mbox_lock);
  634. return status;
  635. }
  636. /* Generic destroyer function for all types of queues
  637. * Uses Mbox
  638. */
  639. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  640. int queue_type)
  641. {
  642. struct be_mcc_wrb *wrb;
  643. struct be_cmd_req_q_destroy *req;
  644. u8 subsys = 0, opcode = 0;
  645. int status;
  646. if (adapter->eeh_err)
  647. return -EIO;
  648. spin_lock(&adapter->mbox_lock);
  649. wrb = wrb_from_mbox(adapter);
  650. req = embedded_payload(wrb);
  651. switch (queue_type) {
  652. case QTYPE_EQ:
  653. subsys = CMD_SUBSYSTEM_COMMON;
  654. opcode = OPCODE_COMMON_EQ_DESTROY;
  655. break;
  656. case QTYPE_CQ:
  657. subsys = CMD_SUBSYSTEM_COMMON;
  658. opcode = OPCODE_COMMON_CQ_DESTROY;
  659. break;
  660. case QTYPE_TXQ:
  661. subsys = CMD_SUBSYSTEM_ETH;
  662. opcode = OPCODE_ETH_TX_DESTROY;
  663. break;
  664. case QTYPE_RXQ:
  665. subsys = CMD_SUBSYSTEM_ETH;
  666. opcode = OPCODE_ETH_RX_DESTROY;
  667. break;
  668. case QTYPE_MCCQ:
  669. subsys = CMD_SUBSYSTEM_COMMON;
  670. opcode = OPCODE_COMMON_MCC_DESTROY;
  671. break;
  672. default:
  673. BUG();
  674. }
  675. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  676. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  677. req->id = cpu_to_le16(q->id);
  678. status = be_mbox_notify_wait(adapter);
  679. spin_unlock(&adapter->mbox_lock);
  680. return status;
  681. }
  682. /* Create an rx filtering policy configuration on an i/f
  683. * Uses mbox
  684. */
  685. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  686. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
  687. {
  688. struct be_mcc_wrb *wrb;
  689. struct be_cmd_req_if_create *req;
  690. int status;
  691. spin_lock(&adapter->mbox_lock);
  692. wrb = wrb_from_mbox(adapter);
  693. req = embedded_payload(wrb);
  694. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  695. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  696. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  697. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  698. req->capability_flags = cpu_to_le32(cap_flags);
  699. req->enable_flags = cpu_to_le32(en_flags);
  700. req->pmac_invalid = pmac_invalid;
  701. if (!pmac_invalid)
  702. memcpy(req->mac_addr, mac, ETH_ALEN);
  703. status = be_mbox_notify_wait(adapter);
  704. if (!status) {
  705. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  706. *if_handle = le32_to_cpu(resp->interface_id);
  707. if (!pmac_invalid)
  708. *pmac_id = le32_to_cpu(resp->pmac_id);
  709. }
  710. spin_unlock(&adapter->mbox_lock);
  711. return status;
  712. }
  713. /* Uses mbox */
  714. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
  715. {
  716. struct be_mcc_wrb *wrb;
  717. struct be_cmd_req_if_destroy *req;
  718. int status;
  719. if (adapter->eeh_err)
  720. return -EIO;
  721. spin_lock(&adapter->mbox_lock);
  722. wrb = wrb_from_mbox(adapter);
  723. req = embedded_payload(wrb);
  724. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  725. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  726. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  727. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  728. req->interface_id = cpu_to_le32(interface_id);
  729. status = be_mbox_notify_wait(adapter);
  730. spin_unlock(&adapter->mbox_lock);
  731. return status;
  732. }
  733. /* Get stats is a non embedded command: the request is not embedded inside
  734. * WRB but is a separate dma memory block
  735. * Uses asynchronous MCC
  736. */
  737. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  738. {
  739. struct be_mcc_wrb *wrb;
  740. struct be_cmd_req_get_stats *req;
  741. struct be_sge *sge;
  742. int status = 0;
  743. spin_lock_bh(&adapter->mcc_lock);
  744. wrb = wrb_from_mccq(adapter);
  745. if (!wrb) {
  746. status = -EBUSY;
  747. goto err;
  748. }
  749. req = nonemb_cmd->va;
  750. sge = nonembedded_sgl(wrb);
  751. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  752. OPCODE_ETH_GET_STATISTICS);
  753. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  754. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  755. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  756. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  757. sge->len = cpu_to_le32(nonemb_cmd->size);
  758. be_mcc_notify(adapter);
  759. err:
  760. spin_unlock_bh(&adapter->mcc_lock);
  761. return status;
  762. }
  763. /* Uses synchronous mcc */
  764. int be_cmd_link_status_query(struct be_adapter *adapter,
  765. bool *link_up, u8 *mac_speed, u16 *link_speed)
  766. {
  767. struct be_mcc_wrb *wrb;
  768. struct be_cmd_req_link_status *req;
  769. int status;
  770. spin_lock_bh(&adapter->mcc_lock);
  771. wrb = wrb_from_mccq(adapter);
  772. if (!wrb) {
  773. status = -EBUSY;
  774. goto err;
  775. }
  776. req = embedded_payload(wrb);
  777. *link_up = false;
  778. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  779. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  780. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  781. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  782. status = be_mcc_notify_wait(adapter);
  783. if (!status) {
  784. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  785. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  786. *link_up = true;
  787. *link_speed = le16_to_cpu(resp->link_speed);
  788. *mac_speed = resp->mac_speed;
  789. }
  790. }
  791. err:
  792. spin_unlock_bh(&adapter->mcc_lock);
  793. return status;
  794. }
  795. /* Uses Mbox */
  796. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  797. {
  798. struct be_mcc_wrb *wrb;
  799. struct be_cmd_req_get_fw_version *req;
  800. int status;
  801. spin_lock(&adapter->mbox_lock);
  802. wrb = wrb_from_mbox(adapter);
  803. req = embedded_payload(wrb);
  804. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  805. OPCODE_COMMON_GET_FW_VERSION);
  806. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  807. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  808. status = be_mbox_notify_wait(adapter);
  809. if (!status) {
  810. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  811. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  812. }
  813. spin_unlock(&adapter->mbox_lock);
  814. return status;
  815. }
  816. /* set the EQ delay interval of an EQ to specified value
  817. * Uses async mcc
  818. */
  819. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  820. {
  821. struct be_mcc_wrb *wrb;
  822. struct be_cmd_req_modify_eq_delay *req;
  823. int status = 0;
  824. spin_lock_bh(&adapter->mcc_lock);
  825. wrb = wrb_from_mccq(adapter);
  826. if (!wrb) {
  827. status = -EBUSY;
  828. goto err;
  829. }
  830. req = embedded_payload(wrb);
  831. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  832. OPCODE_COMMON_MODIFY_EQ_DELAY);
  833. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  834. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  835. req->num_eq = cpu_to_le32(1);
  836. req->delay[0].eq_id = cpu_to_le32(eq_id);
  837. req->delay[0].phase = 0;
  838. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  839. be_mcc_notify(adapter);
  840. err:
  841. spin_unlock_bh(&adapter->mcc_lock);
  842. return status;
  843. }
  844. /* Uses sycnhronous mcc */
  845. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  846. u32 num, bool untagged, bool promiscuous)
  847. {
  848. struct be_mcc_wrb *wrb;
  849. struct be_cmd_req_vlan_config *req;
  850. int status;
  851. spin_lock_bh(&adapter->mcc_lock);
  852. wrb = wrb_from_mccq(adapter);
  853. if (!wrb) {
  854. status = -EBUSY;
  855. goto err;
  856. }
  857. req = embedded_payload(wrb);
  858. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  859. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  860. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  861. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  862. req->interface_id = if_id;
  863. req->promiscuous = promiscuous;
  864. req->untagged = untagged;
  865. req->num_vlan = num;
  866. if (!promiscuous) {
  867. memcpy(req->normal_vlan, vtag_array,
  868. req->num_vlan * sizeof(vtag_array[0]));
  869. }
  870. status = be_mcc_notify_wait(adapter);
  871. err:
  872. spin_unlock_bh(&adapter->mcc_lock);
  873. return status;
  874. }
  875. /* Uses MCC for this command as it may be called in BH context
  876. * Uses synchronous mcc
  877. */
  878. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  879. {
  880. struct be_mcc_wrb *wrb;
  881. struct be_cmd_req_promiscuous_config *req;
  882. int status;
  883. spin_lock_bh(&adapter->mcc_lock);
  884. wrb = wrb_from_mccq(adapter);
  885. if (!wrb) {
  886. status = -EBUSY;
  887. goto err;
  888. }
  889. req = embedded_payload(wrb);
  890. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
  891. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  892. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  893. if (port_num)
  894. req->port1_promiscuous = en;
  895. else
  896. req->port0_promiscuous = en;
  897. status = be_mcc_notify_wait(adapter);
  898. err:
  899. spin_unlock_bh(&adapter->mcc_lock);
  900. return status;
  901. }
  902. /*
  903. * Uses MCC for this command as it may be called in BH context
  904. * (mc == NULL) => multicast promiscous
  905. */
  906. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  907. struct dev_mc_list *mc_list, u32 mc_count,
  908. struct be_dma_mem *mem)
  909. {
  910. struct be_mcc_wrb *wrb;
  911. struct be_cmd_req_mcast_mac_config *req = mem->va;
  912. struct be_sge *sge;
  913. int status;
  914. spin_lock_bh(&adapter->mcc_lock);
  915. wrb = wrb_from_mccq(adapter);
  916. if (!wrb) {
  917. status = -EBUSY;
  918. goto err;
  919. }
  920. sge = nonembedded_sgl(wrb);
  921. memset(req, 0, sizeof(*req));
  922. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  923. OPCODE_COMMON_NTWK_MULTICAST_SET);
  924. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  925. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  926. sge->len = cpu_to_le32(mem->size);
  927. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  928. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  929. req->interface_id = if_id;
  930. if (mc_list) {
  931. int i;
  932. struct dev_mc_list *mc;
  933. req->num_mac = cpu_to_le16(mc_count);
  934. for (mc = mc_list, i = 0; mc; mc = mc->next, i++)
  935. memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN);
  936. } else {
  937. req->promiscuous = 1;
  938. }
  939. status = be_mcc_notify_wait(adapter);
  940. err:
  941. spin_unlock_bh(&adapter->mcc_lock);
  942. return status;
  943. }
  944. /* Uses synchrounous mcc */
  945. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  946. {
  947. struct be_mcc_wrb *wrb;
  948. struct be_cmd_req_set_flow_control *req;
  949. int status;
  950. spin_lock_bh(&adapter->mcc_lock);
  951. wrb = wrb_from_mccq(adapter);
  952. if (!wrb) {
  953. status = -EBUSY;
  954. goto err;
  955. }
  956. req = embedded_payload(wrb);
  957. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  958. OPCODE_COMMON_SET_FLOW_CONTROL);
  959. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  960. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  961. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  962. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  963. status = be_mcc_notify_wait(adapter);
  964. err:
  965. spin_unlock_bh(&adapter->mcc_lock);
  966. return status;
  967. }
  968. /* Uses sycn mcc */
  969. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  970. {
  971. struct be_mcc_wrb *wrb;
  972. struct be_cmd_req_get_flow_control *req;
  973. int status;
  974. spin_lock_bh(&adapter->mcc_lock);
  975. wrb = wrb_from_mccq(adapter);
  976. if (!wrb) {
  977. status = -EBUSY;
  978. goto err;
  979. }
  980. req = embedded_payload(wrb);
  981. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  982. OPCODE_COMMON_GET_FLOW_CONTROL);
  983. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  984. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  985. status = be_mcc_notify_wait(adapter);
  986. if (!status) {
  987. struct be_cmd_resp_get_flow_control *resp =
  988. embedded_payload(wrb);
  989. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  990. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  991. }
  992. err:
  993. spin_unlock_bh(&adapter->mcc_lock);
  994. return status;
  995. }
  996. /* Uses mbox */
  997. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *cap)
  998. {
  999. struct be_mcc_wrb *wrb;
  1000. struct be_cmd_req_query_fw_cfg *req;
  1001. int status;
  1002. spin_lock(&adapter->mbox_lock);
  1003. wrb = wrb_from_mbox(adapter);
  1004. req = embedded_payload(wrb);
  1005. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1006. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1007. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1008. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1009. status = be_mbox_notify_wait(adapter);
  1010. if (!status) {
  1011. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1012. *port_num = le32_to_cpu(resp->phys_port);
  1013. *cap = le32_to_cpu(resp->function_cap);
  1014. }
  1015. spin_unlock(&adapter->mbox_lock);
  1016. return status;
  1017. }
  1018. /* Uses mbox */
  1019. int be_cmd_reset_function(struct be_adapter *adapter)
  1020. {
  1021. struct be_mcc_wrb *wrb;
  1022. struct be_cmd_req_hdr *req;
  1023. int status;
  1024. spin_lock(&adapter->mbox_lock);
  1025. wrb = wrb_from_mbox(adapter);
  1026. req = embedded_payload(wrb);
  1027. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1028. OPCODE_COMMON_FUNCTION_RESET);
  1029. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1030. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1031. status = be_mbox_notify_wait(adapter);
  1032. spin_unlock(&adapter->mbox_lock);
  1033. return status;
  1034. }
  1035. /* Uses sync mcc */
  1036. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1037. u8 bcn, u8 sts, u8 state)
  1038. {
  1039. struct be_mcc_wrb *wrb;
  1040. struct be_cmd_req_enable_disable_beacon *req;
  1041. int status;
  1042. spin_lock_bh(&adapter->mcc_lock);
  1043. wrb = wrb_from_mccq(adapter);
  1044. if (!wrb) {
  1045. status = -EBUSY;
  1046. goto err;
  1047. }
  1048. req = embedded_payload(wrb);
  1049. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1050. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1051. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1052. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1053. req->port_num = port_num;
  1054. req->beacon_state = state;
  1055. req->beacon_duration = bcn;
  1056. req->status_duration = sts;
  1057. status = be_mcc_notify_wait(adapter);
  1058. err:
  1059. spin_unlock_bh(&adapter->mcc_lock);
  1060. return status;
  1061. }
  1062. /* Uses sync mcc */
  1063. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1064. {
  1065. struct be_mcc_wrb *wrb;
  1066. struct be_cmd_req_get_beacon_state *req;
  1067. int status;
  1068. spin_lock_bh(&adapter->mcc_lock);
  1069. wrb = wrb_from_mccq(adapter);
  1070. if (!wrb) {
  1071. status = -EBUSY;
  1072. goto err;
  1073. }
  1074. req = embedded_payload(wrb);
  1075. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1076. OPCODE_COMMON_GET_BEACON_STATE);
  1077. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1078. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1079. req->port_num = port_num;
  1080. status = be_mcc_notify_wait(adapter);
  1081. if (!status) {
  1082. struct be_cmd_resp_get_beacon_state *resp =
  1083. embedded_payload(wrb);
  1084. *state = resp->beacon_state;
  1085. }
  1086. err:
  1087. spin_unlock_bh(&adapter->mcc_lock);
  1088. return status;
  1089. }
  1090. /* Uses sync mcc */
  1091. int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
  1092. u8 *connector)
  1093. {
  1094. struct be_mcc_wrb *wrb;
  1095. struct be_cmd_req_port_type *req;
  1096. int status;
  1097. spin_lock_bh(&adapter->mcc_lock);
  1098. wrb = wrb_from_mccq(adapter);
  1099. if (!wrb) {
  1100. status = -EBUSY;
  1101. goto err;
  1102. }
  1103. req = embedded_payload(wrb);
  1104. be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0,
  1105. OPCODE_COMMON_READ_TRANSRECV_DATA);
  1106. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1107. OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));
  1108. req->port = cpu_to_le32(port);
  1109. req->page_num = cpu_to_le32(TR_PAGE_A0);
  1110. status = be_mcc_notify_wait(adapter);
  1111. if (!status) {
  1112. struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
  1113. *connector = resp->data.connector;
  1114. }
  1115. err:
  1116. spin_unlock_bh(&adapter->mcc_lock);
  1117. return status;
  1118. }
  1119. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1120. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1121. {
  1122. struct be_mcc_wrb *wrb;
  1123. struct be_cmd_write_flashrom *req;
  1124. struct be_sge *sge;
  1125. int status;
  1126. spin_lock_bh(&adapter->mcc_lock);
  1127. wrb = wrb_from_mccq(adapter);
  1128. if (!wrb) {
  1129. status = -EBUSY;
  1130. goto err;
  1131. }
  1132. req = cmd->va;
  1133. sge = nonembedded_sgl(wrb);
  1134. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1135. OPCODE_COMMON_WRITE_FLASHROM);
  1136. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1137. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1138. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1139. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1140. sge->len = cpu_to_le32(cmd->size);
  1141. req->params.op_type = cpu_to_le32(flash_type);
  1142. req->params.op_code = cpu_to_le32(flash_opcode);
  1143. req->params.data_buf_size = cpu_to_le32(buf_size);
  1144. status = be_mcc_notify_wait(adapter);
  1145. err:
  1146. spin_unlock_bh(&adapter->mcc_lock);
  1147. return status;
  1148. }
  1149. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1150. int offset)
  1151. {
  1152. struct be_mcc_wrb *wrb;
  1153. struct be_cmd_write_flashrom *req;
  1154. int status;
  1155. spin_lock_bh(&adapter->mcc_lock);
  1156. wrb = wrb_from_mccq(adapter);
  1157. if (!wrb) {
  1158. status = -EBUSY;
  1159. goto err;
  1160. }
  1161. req = embedded_payload(wrb);
  1162. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1163. OPCODE_COMMON_READ_FLASHROM);
  1164. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1165. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1166. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1167. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1168. req->params.offset = offset;
  1169. req->params.data_buf_size = 0x4;
  1170. status = be_mcc_notify_wait(adapter);
  1171. if (!status)
  1172. memcpy(flashed_crc, req->params.data_buf, 4);
  1173. err:
  1174. spin_unlock_bh(&adapter->mcc_lock);
  1175. return status;
  1176. }
  1177. extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1178. struct be_dma_mem *nonemb_cmd)
  1179. {
  1180. struct be_mcc_wrb *wrb;
  1181. struct be_cmd_req_acpi_wol_magic_config *req;
  1182. struct be_sge *sge;
  1183. int status;
  1184. spin_lock_bh(&adapter->mcc_lock);
  1185. wrb = wrb_from_mccq(adapter);
  1186. if (!wrb) {
  1187. status = -EBUSY;
  1188. goto err;
  1189. }
  1190. req = nonemb_cmd->va;
  1191. sge = nonembedded_sgl(wrb);
  1192. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1193. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1194. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1195. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1196. memcpy(req->magic_mac, mac, ETH_ALEN);
  1197. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1198. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1199. sge->len = cpu_to_le32(nonemb_cmd->size);
  1200. status = be_mcc_notify_wait(adapter);
  1201. err:
  1202. spin_unlock_bh(&adapter->mcc_lock);
  1203. return status;
  1204. }
  1205. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1206. u8 loopback_type, u8 enable)
  1207. {
  1208. struct be_mcc_wrb *wrb;
  1209. struct be_cmd_req_set_lmode *req;
  1210. int status;
  1211. spin_lock_bh(&adapter->mcc_lock);
  1212. wrb = wrb_from_mccq(adapter);
  1213. if (!wrb) {
  1214. status = -EBUSY;
  1215. goto err;
  1216. }
  1217. req = embedded_payload(wrb);
  1218. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1219. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1220. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1221. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1222. sizeof(*req));
  1223. req->src_port = port_num;
  1224. req->dest_port = port_num;
  1225. req->loopback_type = loopback_type;
  1226. req->loopback_state = enable;
  1227. status = be_mcc_notify_wait(adapter);
  1228. err:
  1229. spin_unlock_bh(&adapter->mcc_lock);
  1230. return status;
  1231. }
  1232. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1233. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1234. {
  1235. struct be_mcc_wrb *wrb;
  1236. struct be_cmd_req_loopback_test *req;
  1237. int status;
  1238. spin_lock_bh(&adapter->mcc_lock);
  1239. wrb = wrb_from_mccq(adapter);
  1240. if (!wrb) {
  1241. status = -EBUSY;
  1242. goto err;
  1243. }
  1244. req = embedded_payload(wrb);
  1245. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1246. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1247. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1248. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1249. req->hdr.timeout = 4;
  1250. req->pattern = cpu_to_le64(pattern);
  1251. req->src_port = cpu_to_le32(port_num);
  1252. req->dest_port = cpu_to_le32(port_num);
  1253. req->pkt_size = cpu_to_le32(pkt_size);
  1254. req->num_pkts = cpu_to_le32(num_pkts);
  1255. req->loopback_type = cpu_to_le32(loopback_type);
  1256. status = be_mcc_notify_wait(adapter);
  1257. if (!status) {
  1258. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1259. status = le32_to_cpu(resp->status);
  1260. }
  1261. err:
  1262. spin_unlock_bh(&adapter->mcc_lock);
  1263. return status;
  1264. }
  1265. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1266. u32 byte_cnt, struct be_dma_mem *cmd)
  1267. {
  1268. struct be_mcc_wrb *wrb;
  1269. struct be_cmd_req_ddrdma_test *req;
  1270. struct be_sge *sge;
  1271. int status;
  1272. int i, j = 0;
  1273. spin_lock_bh(&adapter->mcc_lock);
  1274. wrb = wrb_from_mccq(adapter);
  1275. if (!wrb) {
  1276. status = -EBUSY;
  1277. goto err;
  1278. }
  1279. req = cmd->va;
  1280. sge = nonembedded_sgl(wrb);
  1281. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1282. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1283. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1284. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1285. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1286. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1287. sge->len = cpu_to_le32(cmd->size);
  1288. req->pattern = cpu_to_le64(pattern);
  1289. req->byte_count = cpu_to_le32(byte_cnt);
  1290. for (i = 0; i < byte_cnt; i++) {
  1291. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1292. j++;
  1293. if (j > 7)
  1294. j = 0;
  1295. }
  1296. status = be_mcc_notify_wait(adapter);
  1297. if (!status) {
  1298. struct be_cmd_resp_ddrdma_test *resp;
  1299. resp = cmd->va;
  1300. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1301. resp->snd_err) {
  1302. status = -1;
  1303. }
  1304. }
  1305. err:
  1306. spin_unlock_bh(&adapter->mcc_lock);
  1307. return status;
  1308. }
  1309. extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1310. struct be_dma_mem *nonemb_cmd)
  1311. {
  1312. struct be_mcc_wrb *wrb;
  1313. struct be_cmd_req_seeprom_read *req;
  1314. struct be_sge *sge;
  1315. int status;
  1316. spin_lock_bh(&adapter->mcc_lock);
  1317. wrb = wrb_from_mccq(adapter);
  1318. req = nonemb_cmd->va;
  1319. sge = nonembedded_sgl(wrb);
  1320. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1321. OPCODE_COMMON_SEEPROM_READ);
  1322. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1323. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1324. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1325. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1326. sge->len = cpu_to_le32(nonemb_cmd->size);
  1327. status = be_mcc_notify_wait(adapter);
  1328. spin_unlock_bh(&adapter->mcc_lock);
  1329. return status;
  1330. }