device.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <asm/atomic.h>
  38. enum {
  39. MLX4_FLAG_MSI_X = 1 << 0,
  40. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  41. };
  42. enum {
  43. MLX4_MAX_PORTS = 2
  44. };
  45. enum {
  46. MLX4_BOARD_ID_LEN = 64
  47. };
  48. enum {
  49. MLX4_DEV_CAP_FLAG_RC = 1 << 0,
  50. MLX4_DEV_CAP_FLAG_UC = 1 << 1,
  51. MLX4_DEV_CAP_FLAG_UD = 1 << 2,
  52. MLX4_DEV_CAP_FLAG_SRQ = 1 << 6,
  53. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1 << 7,
  54. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1 << 8,
  55. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1 << 9,
  56. MLX4_DEV_CAP_FLAG_DPDP = 1 << 12,
  57. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1 << 16,
  58. MLX4_DEV_CAP_FLAG_APM = 1 << 17,
  59. MLX4_DEV_CAP_FLAG_ATOMIC = 1 << 18,
  60. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1 << 19,
  61. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1 << 20,
  62. MLX4_DEV_CAP_FLAG_UD_MCAST = 1 << 21
  63. };
  64. enum {
  65. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  66. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  67. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  68. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  69. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  70. };
  71. enum mlx4_event {
  72. MLX4_EVENT_TYPE_COMP = 0x00,
  73. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  74. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  75. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  76. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  77. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  78. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  79. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  80. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  81. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  82. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  83. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  84. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  85. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  86. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  87. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  88. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  89. MLX4_EVENT_TYPE_CMD = 0x0a
  90. };
  91. enum {
  92. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  93. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  94. };
  95. enum {
  96. MLX4_PERM_LOCAL_READ = 1 << 10,
  97. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  98. MLX4_PERM_REMOTE_READ = 1 << 12,
  99. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  100. MLX4_PERM_ATOMIC = 1 << 14
  101. };
  102. enum {
  103. MLX4_OPCODE_NOP = 0x00,
  104. MLX4_OPCODE_SEND_INVAL = 0x01,
  105. MLX4_OPCODE_RDMA_WRITE = 0x08,
  106. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  107. MLX4_OPCODE_SEND = 0x0a,
  108. MLX4_OPCODE_SEND_IMM = 0x0b,
  109. MLX4_OPCODE_LSO = 0x0e,
  110. MLX4_OPCODE_RDMA_READ = 0x10,
  111. MLX4_OPCODE_ATOMIC_CS = 0x11,
  112. MLX4_OPCODE_ATOMIC_FA = 0x12,
  113. MLX4_OPCODE_ATOMIC_MASK_CS = 0x14,
  114. MLX4_OPCODE_ATOMIC_MASK_FA = 0x15,
  115. MLX4_OPCODE_BIND_MW = 0x18,
  116. MLX4_OPCODE_FMR = 0x19,
  117. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  118. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  119. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  120. MLX4_RECV_OPCODE_SEND = 0x01,
  121. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  122. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  123. MLX4_CQE_OPCODE_ERROR = 0x1e,
  124. MLX4_CQE_OPCODE_RESIZE = 0x16,
  125. };
  126. enum {
  127. MLX4_STAT_RATE_OFFSET = 5
  128. };
  129. enum {
  130. MLX4_MTT_FLAG_PRESENT = 1
  131. };
  132. enum mlx4_qp_region {
  133. MLX4_QP_REGION_FW = 0,
  134. MLX4_QP_REGION_ETH_ADDR,
  135. MLX4_QP_REGION_FC_ADDR,
  136. MLX4_QP_REGION_FC_EXCH,
  137. MLX4_NUM_QP_REGION
  138. };
  139. enum mlx4_port_type {
  140. MLX4_PORT_TYPE_IB = 1,
  141. MLX4_PORT_TYPE_ETH = 2,
  142. MLX4_PORT_TYPE_AUTO = 3
  143. };
  144. enum mlx4_special_vlan_idx {
  145. MLX4_NO_VLAN_IDX = 0,
  146. MLX4_VLAN_MISS_IDX,
  147. MLX4_VLAN_REGULAR
  148. };
  149. enum {
  150. MLX4_NUM_FEXCH = 64 * 1024,
  151. };
  152. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  153. {
  154. return (major << 32) | (minor << 16) | subminor;
  155. }
  156. struct mlx4_caps {
  157. u64 fw_ver;
  158. int num_ports;
  159. int vl_cap[MLX4_MAX_PORTS + 1];
  160. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  161. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  162. u64 def_mac[MLX4_MAX_PORTS + 1];
  163. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  164. int gid_table_len[MLX4_MAX_PORTS + 1];
  165. int pkey_table_len[MLX4_MAX_PORTS + 1];
  166. int local_ca_ack_delay;
  167. int num_uars;
  168. int bf_reg_size;
  169. int bf_regs_per_page;
  170. int max_sq_sg;
  171. int max_rq_sg;
  172. int num_qps;
  173. int max_wqes;
  174. int max_sq_desc_sz;
  175. int max_rq_desc_sz;
  176. int max_qp_init_rdma;
  177. int max_qp_dest_rdma;
  178. int sqp_start;
  179. int num_srqs;
  180. int max_srq_wqes;
  181. int max_srq_sge;
  182. int reserved_srqs;
  183. int num_cqs;
  184. int max_cqes;
  185. int reserved_cqs;
  186. int num_eqs;
  187. int reserved_eqs;
  188. int num_comp_vectors;
  189. int num_mpts;
  190. int num_mtt_segs;
  191. int mtts_per_seg;
  192. int fmr_reserved_mtts;
  193. int reserved_mtts;
  194. int reserved_mrws;
  195. int reserved_uars;
  196. int num_mgms;
  197. int num_amgms;
  198. int reserved_mcgs;
  199. int num_qp_per_mgm;
  200. int num_pds;
  201. int reserved_pds;
  202. int mtt_entry_sz;
  203. u32 max_msg_sz;
  204. u32 page_size_cap;
  205. u32 flags;
  206. u32 bmme_flags;
  207. u32 reserved_lkey;
  208. u16 stat_rate_support;
  209. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  210. int max_gso_sz;
  211. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  212. int reserved_qps;
  213. int reserved_qps_base[MLX4_NUM_QP_REGION];
  214. int log_num_macs;
  215. int log_num_vlans;
  216. int log_num_prios;
  217. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  218. u8 supported_type[MLX4_MAX_PORTS + 1];
  219. u32 port_mask;
  220. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  221. };
  222. struct mlx4_buf_list {
  223. void *buf;
  224. dma_addr_t map;
  225. };
  226. struct mlx4_buf {
  227. struct mlx4_buf_list direct;
  228. struct mlx4_buf_list *page_list;
  229. int nbufs;
  230. int npages;
  231. int page_shift;
  232. };
  233. struct mlx4_mtt {
  234. u32 first_seg;
  235. int order;
  236. int page_shift;
  237. };
  238. enum {
  239. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  240. };
  241. struct mlx4_db_pgdir {
  242. struct list_head list;
  243. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  244. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  245. unsigned long *bits[2];
  246. __be32 *db_page;
  247. dma_addr_t db_dma;
  248. };
  249. struct mlx4_ib_user_db_page;
  250. struct mlx4_db {
  251. __be32 *db;
  252. union {
  253. struct mlx4_db_pgdir *pgdir;
  254. struct mlx4_ib_user_db_page *user_page;
  255. } u;
  256. dma_addr_t dma;
  257. int index;
  258. int order;
  259. };
  260. struct mlx4_hwq_resources {
  261. struct mlx4_db db;
  262. struct mlx4_mtt mtt;
  263. struct mlx4_buf buf;
  264. };
  265. struct mlx4_mr {
  266. struct mlx4_mtt mtt;
  267. u64 iova;
  268. u64 size;
  269. u32 key;
  270. u32 pd;
  271. u32 access;
  272. int enabled;
  273. };
  274. struct mlx4_fmr {
  275. struct mlx4_mr mr;
  276. struct mlx4_mpt_entry *mpt;
  277. __be64 *mtts;
  278. dma_addr_t dma_handle;
  279. int max_pages;
  280. int max_maps;
  281. int maps;
  282. u8 page_shift;
  283. };
  284. struct mlx4_uar {
  285. unsigned long pfn;
  286. int index;
  287. };
  288. struct mlx4_cq {
  289. void (*comp) (struct mlx4_cq *);
  290. void (*event) (struct mlx4_cq *, enum mlx4_event);
  291. struct mlx4_uar *uar;
  292. u32 cons_index;
  293. __be32 *set_ci_db;
  294. __be32 *arm_db;
  295. int arm_sn;
  296. int cqn;
  297. unsigned vector;
  298. atomic_t refcount;
  299. struct completion free;
  300. };
  301. struct mlx4_qp {
  302. void (*event) (struct mlx4_qp *, enum mlx4_event);
  303. int qpn;
  304. atomic_t refcount;
  305. struct completion free;
  306. };
  307. struct mlx4_srq {
  308. void (*event) (struct mlx4_srq *, enum mlx4_event);
  309. int srqn;
  310. int max;
  311. int max_gs;
  312. int wqe_shift;
  313. atomic_t refcount;
  314. struct completion free;
  315. };
  316. struct mlx4_av {
  317. __be32 port_pd;
  318. u8 reserved1;
  319. u8 g_slid;
  320. __be16 dlid;
  321. u8 reserved2;
  322. u8 gid_index;
  323. u8 stat_rate;
  324. u8 hop_limit;
  325. __be32 sl_tclass_flowlabel;
  326. u8 dgid[16];
  327. };
  328. struct mlx4_dev {
  329. struct pci_dev *pdev;
  330. unsigned long flags;
  331. struct mlx4_caps caps;
  332. struct radix_tree_root qp_table_tree;
  333. u32 rev_id;
  334. char board_id[MLX4_BOARD_ID_LEN];
  335. };
  336. struct mlx4_init_port_param {
  337. int set_guid0;
  338. int set_node_guid;
  339. int set_si_guid;
  340. u16 mtu;
  341. int port_width_cap;
  342. u16 vl_cap;
  343. u16 max_gid;
  344. u16 max_pkey;
  345. u64 guid0;
  346. u64 node_guid;
  347. u64 si_guid;
  348. };
  349. #define mlx4_foreach_port(port, dev, type) \
  350. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  351. if (((type) == MLX4_PORT_TYPE_IB ? (dev)->caps.port_mask : \
  352. ~(dev)->caps.port_mask) & 1 << ((port) - 1))
  353. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  354. struct mlx4_buf *buf);
  355. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  356. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  357. {
  358. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  359. return buf->direct.buf + offset;
  360. else
  361. return buf->page_list[offset >> PAGE_SHIFT].buf +
  362. (offset & (PAGE_SIZE - 1));
  363. }
  364. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  365. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  366. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  367. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  368. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  369. struct mlx4_mtt *mtt);
  370. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  371. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  372. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  373. int npages, int page_shift, struct mlx4_mr *mr);
  374. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  375. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  376. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  377. int start_index, int npages, u64 *page_list);
  378. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  379. struct mlx4_buf *buf);
  380. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  381. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  382. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  383. int size, int max_direct);
  384. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  385. int size);
  386. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  387. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  388. unsigned vector, int collapsed);
  389. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  390. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  391. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  392. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  393. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  394. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, struct mlx4_mtt *mtt,
  395. u64 db_rec, struct mlx4_srq *srq);
  396. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  397. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  398. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  399. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  400. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  401. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  402. int block_mcast_loopback);
  403. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16]);
  404. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *index);
  405. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, int index);
  406. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  407. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  408. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  409. int npages, u64 iova, u32 *lkey, u32 *rkey);
  410. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  411. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  412. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  413. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  414. u32 *lkey, u32 *rkey);
  415. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  416. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  417. #endif /* MLX4_DEVICE_H */