imx53.dtsi 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx53-pinfunc.h"
  14. / {
  15. aliases {
  16. gpio0 = &gpio1;
  17. gpio1 = &gpio2;
  18. gpio2 = &gpio3;
  19. gpio3 = &gpio4;
  20. gpio4 = &gpio5;
  21. gpio5 = &gpio6;
  22. gpio6 = &gpio7;
  23. i2c0 = &i2c1;
  24. i2c1 = &i2c2;
  25. i2c2 = &i2c3;
  26. serial0 = &uart1;
  27. serial1 = &uart2;
  28. serial2 = &uart3;
  29. serial3 = &uart4;
  30. serial4 = &uart5;
  31. spi0 = &ecspi1;
  32. spi1 = &ecspi2;
  33. spi2 = &cspi;
  34. };
  35. tzic: tz-interrupt-controller@0fffc000 {
  36. compatible = "fsl,imx53-tzic", "fsl,tzic";
  37. interrupt-controller;
  38. #interrupt-cells = <1>;
  39. reg = <0x0fffc000 0x4000>;
  40. };
  41. clocks {
  42. #address-cells = <1>;
  43. #size-cells = <0>;
  44. ckil {
  45. compatible = "fsl,imx-ckil", "fixed-clock";
  46. clock-frequency = <32768>;
  47. };
  48. ckih1 {
  49. compatible = "fsl,imx-ckih1", "fixed-clock";
  50. clock-frequency = <22579200>;
  51. };
  52. ckih2 {
  53. compatible = "fsl,imx-ckih2", "fixed-clock";
  54. clock-frequency = <0>;
  55. };
  56. osc {
  57. compatible = "fsl,imx-osc", "fixed-clock";
  58. clock-frequency = <24000000>;
  59. };
  60. };
  61. soc {
  62. #address-cells = <1>;
  63. #size-cells = <1>;
  64. compatible = "simple-bus";
  65. interrupt-parent = <&tzic>;
  66. ranges;
  67. ipu: ipu@18000000 {
  68. #crtc-cells = <1>;
  69. compatible = "fsl,imx53-ipu";
  70. reg = <0x18000000 0x080000000>;
  71. interrupts = <11 10>;
  72. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  73. clock-names = "bus", "di0", "di1";
  74. resets = <&src 2>;
  75. };
  76. aips@50000000 { /* AIPS1 */
  77. compatible = "fsl,aips-bus", "simple-bus";
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. reg = <0x50000000 0x10000000>;
  81. ranges;
  82. spba@50000000 {
  83. compatible = "fsl,spba-bus", "simple-bus";
  84. #address-cells = <1>;
  85. #size-cells = <1>;
  86. reg = <0x50000000 0x40000>;
  87. ranges;
  88. esdhc1: esdhc@50004000 {
  89. compatible = "fsl,imx53-esdhc";
  90. reg = <0x50004000 0x4000>;
  91. interrupts = <1>;
  92. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  93. clock-names = "ipg", "ahb", "per";
  94. bus-width = <4>;
  95. status = "disabled";
  96. };
  97. esdhc2: esdhc@50008000 {
  98. compatible = "fsl,imx53-esdhc";
  99. reg = <0x50008000 0x4000>;
  100. interrupts = <2>;
  101. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  102. clock-names = "ipg", "ahb", "per";
  103. bus-width = <4>;
  104. status = "disabled";
  105. };
  106. uart3: serial@5000c000 {
  107. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  108. reg = <0x5000c000 0x4000>;
  109. interrupts = <33>;
  110. clocks = <&clks 32>, <&clks 33>;
  111. clock-names = "ipg", "per";
  112. status = "disabled";
  113. };
  114. ecspi1: ecspi@50010000 {
  115. #address-cells = <1>;
  116. #size-cells = <0>;
  117. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  118. reg = <0x50010000 0x4000>;
  119. interrupts = <36>;
  120. clocks = <&clks 51>, <&clks 52>;
  121. clock-names = "ipg", "per";
  122. status = "disabled";
  123. };
  124. ssi2: ssi@50014000 {
  125. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  126. reg = <0x50014000 0x4000>;
  127. interrupts = <30>;
  128. clocks = <&clks 49>;
  129. fsl,fifo-depth = <15>;
  130. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  131. status = "disabled";
  132. };
  133. esdhc3: esdhc@50020000 {
  134. compatible = "fsl,imx53-esdhc";
  135. reg = <0x50020000 0x4000>;
  136. interrupts = <3>;
  137. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  138. clock-names = "ipg", "ahb", "per";
  139. bus-width = <4>;
  140. status = "disabled";
  141. };
  142. esdhc4: esdhc@50024000 {
  143. compatible = "fsl,imx53-esdhc";
  144. reg = <0x50024000 0x4000>;
  145. interrupts = <4>;
  146. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  147. clock-names = "ipg", "ahb", "per";
  148. bus-width = <4>;
  149. status = "disabled";
  150. };
  151. };
  152. usbphy0: usbphy@0 {
  153. compatible = "usb-nop-xceiv";
  154. clocks = <&clks 124>;
  155. clock-names = "main_clk";
  156. status = "okay";
  157. };
  158. usbphy1: usbphy@1 {
  159. compatible = "usb-nop-xceiv";
  160. clocks = <&clks 125>;
  161. clock-names = "main_clk";
  162. status = "okay";
  163. };
  164. usbotg: usb@53f80000 {
  165. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  166. reg = <0x53f80000 0x0200>;
  167. interrupts = <18>;
  168. clocks = <&clks 108>;
  169. fsl,usbmisc = <&usbmisc 0>;
  170. fsl,usbphy = <&usbphy0>;
  171. status = "disabled";
  172. };
  173. usbh1: usb@53f80200 {
  174. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  175. reg = <0x53f80200 0x0200>;
  176. interrupts = <14>;
  177. clocks = <&clks 108>;
  178. fsl,usbmisc = <&usbmisc 1>;
  179. fsl,usbphy = <&usbphy1>;
  180. status = "disabled";
  181. };
  182. usbh2: usb@53f80400 {
  183. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  184. reg = <0x53f80400 0x0200>;
  185. interrupts = <16>;
  186. clocks = <&clks 108>;
  187. fsl,usbmisc = <&usbmisc 2>;
  188. status = "disabled";
  189. };
  190. usbh3: usb@53f80600 {
  191. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  192. reg = <0x53f80600 0x0200>;
  193. interrupts = <17>;
  194. clocks = <&clks 108>;
  195. fsl,usbmisc = <&usbmisc 3>;
  196. status = "disabled";
  197. };
  198. usbmisc: usbmisc@53f80800 {
  199. #index-cells = <1>;
  200. compatible = "fsl,imx53-usbmisc";
  201. reg = <0x53f80800 0x200>;
  202. clocks = <&clks 108>;
  203. };
  204. gpio1: gpio@53f84000 {
  205. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  206. reg = <0x53f84000 0x4000>;
  207. interrupts = <50 51>;
  208. gpio-controller;
  209. #gpio-cells = <2>;
  210. interrupt-controller;
  211. #interrupt-cells = <2>;
  212. };
  213. gpio2: gpio@53f88000 {
  214. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  215. reg = <0x53f88000 0x4000>;
  216. interrupts = <52 53>;
  217. gpio-controller;
  218. #gpio-cells = <2>;
  219. interrupt-controller;
  220. #interrupt-cells = <2>;
  221. };
  222. gpio3: gpio@53f8c000 {
  223. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  224. reg = <0x53f8c000 0x4000>;
  225. interrupts = <54 55>;
  226. gpio-controller;
  227. #gpio-cells = <2>;
  228. interrupt-controller;
  229. #interrupt-cells = <2>;
  230. };
  231. gpio4: gpio@53f90000 {
  232. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  233. reg = <0x53f90000 0x4000>;
  234. interrupts = <56 57>;
  235. gpio-controller;
  236. #gpio-cells = <2>;
  237. interrupt-controller;
  238. #interrupt-cells = <2>;
  239. };
  240. wdog1: wdog@53f98000 {
  241. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  242. reg = <0x53f98000 0x4000>;
  243. interrupts = <58>;
  244. clocks = <&clks 0>;
  245. };
  246. wdog2: wdog@53f9c000 {
  247. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  248. reg = <0x53f9c000 0x4000>;
  249. interrupts = <59>;
  250. clocks = <&clks 0>;
  251. status = "disabled";
  252. };
  253. gpt: timer@53fa0000 {
  254. compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
  255. reg = <0x53fa0000 0x4000>;
  256. interrupts = <39>;
  257. clocks = <&clks 36>, <&clks 41>;
  258. clock-names = "ipg", "per";
  259. };
  260. iomuxc: iomuxc@53fa8000 {
  261. compatible = "fsl,imx53-iomuxc";
  262. reg = <0x53fa8000 0x4000>;
  263. audmux {
  264. pinctrl_audmux_1: audmuxgrp-1 {
  265. fsl,pins = <
  266. MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000
  267. MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000
  268. MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
  269. MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x80000000
  270. >;
  271. };
  272. pinctrl_audmux_2: audmuxgrp-2 {
  273. fsl,pins = <
  274. MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC 0x80000000
  275. MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD 0x80000000
  276. MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS 0x80000000
  277. MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD 0x80000000
  278. >;
  279. };
  280. pinctrl_audmux_3: audmuxgrp-3 {
  281. fsl,pins = <
  282. MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC 0x80000000
  283. MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD 0x80000000
  284. MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS 0x80000000
  285. MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD 0x80000000
  286. >;
  287. };
  288. };
  289. fec {
  290. pinctrl_fec_1: fecgrp-1 {
  291. fsl,pins = <
  292. MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
  293. MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
  294. MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
  295. MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
  296. MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
  297. MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
  298. MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
  299. MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
  300. MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
  301. MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
  302. >;
  303. };
  304. pinctrl_fec_2: fecgrp-2 {
  305. fsl,pins = <
  306. MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
  307. MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
  308. MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
  309. MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
  310. MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
  311. MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
  312. MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
  313. MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
  314. MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
  315. MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
  316. MX53_PAD_KEY_ROW1__FEC_COL 0x80000000
  317. MX53_PAD_KEY_COL3__FEC_CRS 0x80000000
  318. MX53_PAD_KEY_COL2__FEC_RDATA_2 0x80000000
  319. MX53_PAD_KEY_COL0__FEC_RDATA_3 0x80000000
  320. MX53_PAD_KEY_COL1__FEC_RX_CLK 0x80000000
  321. MX53_PAD_KEY_ROW2__FEC_TDATA_2 0x80000000
  322. MX53_PAD_GPIO_19__FEC_TDATA_3 0x80000000
  323. MX53_PAD_KEY_ROW0__FEC_TX_ER 0x80000000
  324. >;
  325. };
  326. };
  327. csi {
  328. pinctrl_csi_1: csigrp-1 {
  329. fsl,pins = <
  330. MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
  331. MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
  332. MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
  333. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  334. MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
  335. MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
  336. MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
  337. MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
  338. MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
  339. MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
  340. MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
  341. MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
  342. MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 0x1d5
  343. MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 0x1d5
  344. MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 0x1d5
  345. MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 0x1d5
  346. MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 0x1d5
  347. MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 0x1d5
  348. MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 0x1d5
  349. MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 0x1d5
  350. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  351. >;
  352. };
  353. pinctrl_csi_2: csigrp-2 {
  354. fsl,pins = <
  355. MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
  356. MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
  357. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  358. MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
  359. MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
  360. MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
  361. MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
  362. MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
  363. MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
  364. MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
  365. MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
  366. >;
  367. };
  368. };
  369. cspi {
  370. pinctrl_cspi_1: cspigrp-1 {
  371. fsl,pins = <
  372. MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
  373. MX53_PAD_SD1_CMD__CSPI_MOSI 0x1d5
  374. MX53_PAD_SD1_CLK__CSPI_SCLK 0x1d5
  375. >;
  376. };
  377. pinctrl_cspi_2: cspigrp-2 {
  378. fsl,pins = <
  379. MX53_PAD_EIM_D22__CSPI_MISO 0x1d5
  380. MX53_PAD_EIM_D28__CSPI_MOSI 0x1d5
  381. MX53_PAD_EIM_D21__CSPI_SCLK 0x1d5
  382. >;
  383. };
  384. };
  385. ecspi1 {
  386. pinctrl_ecspi1_1: ecspi1grp-1 {
  387. fsl,pins = <
  388. MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
  389. MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
  390. MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
  391. >;
  392. };
  393. pinctrl_ecspi1_2: ecspi1grp-2 {
  394. fsl,pins = <
  395. MX53_PAD_GPIO_19__ECSPI1_RDY 0x80000000
  396. MX53_PAD_EIM_EB2__ECSPI1_SS0 0x80000000
  397. MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
  398. MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
  399. MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
  400. MX53_PAD_EIM_D19__ECSPI1_SS1 0x80000000
  401. >;
  402. };
  403. };
  404. ecspi2 {
  405. pinctrl_ecspi2_1: ecspi2grp-1 {
  406. fsl,pins = <
  407. MX53_PAD_EIM_OE__ECSPI2_MISO 0x80000000
  408. MX53_PAD_EIM_CS1__ECSPI2_MOSI 0x80000000
  409. MX53_PAD_EIM_CS0__ECSPI2_SCLK 0x80000000
  410. >;
  411. };
  412. };
  413. esdhc1 {
  414. pinctrl_esdhc1_1: esdhc1grp-1 {
  415. fsl,pins = <
  416. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  417. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  418. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  419. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  420. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  421. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  422. >;
  423. };
  424. pinctrl_esdhc1_2: esdhc1grp-2 {
  425. fsl,pins = <
  426. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  427. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  428. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  429. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  430. MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x1d5
  431. MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x1d5
  432. MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
  433. MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
  434. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  435. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  436. >;
  437. };
  438. };
  439. esdhc2 {
  440. pinctrl_esdhc2_1: esdhc2grp-1 {
  441. fsl,pins = <
  442. MX53_PAD_SD2_CMD__ESDHC2_CMD 0x1d5
  443. MX53_PAD_SD2_CLK__ESDHC2_CLK 0x1d5
  444. MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
  445. MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
  446. MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
  447. MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
  448. >;
  449. };
  450. };
  451. esdhc3 {
  452. pinctrl_esdhc3_1: esdhc3grp-1 {
  453. fsl,pins = <
  454. MX53_PAD_PATA_DATA8__ESDHC3_DAT0 0x1d5
  455. MX53_PAD_PATA_DATA9__ESDHC3_DAT1 0x1d5
  456. MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
  457. MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
  458. MX53_PAD_PATA_DATA0__ESDHC3_DAT4 0x1d5
  459. MX53_PAD_PATA_DATA1__ESDHC3_DAT5 0x1d5
  460. MX53_PAD_PATA_DATA2__ESDHC3_DAT6 0x1d5
  461. MX53_PAD_PATA_DATA3__ESDHC3_DAT7 0x1d5
  462. MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
  463. MX53_PAD_PATA_IORDY__ESDHC3_CLK 0x1d5
  464. >;
  465. };
  466. };
  467. can1 {
  468. pinctrl_can1_1: can1grp-1 {
  469. fsl,pins = <
  470. MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
  471. MX53_PAD_PATA_DIOR__CAN1_RXCAN 0x80000000
  472. >;
  473. };
  474. pinctrl_can1_2: can1grp-2 {
  475. fsl,pins = <
  476. MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
  477. MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
  478. >;
  479. };
  480. pinctrl_can1_3: can1grp-3 {
  481. fsl,pins = <
  482. MX53_PAD_GPIO_7__CAN1_TXCAN 0x80000000
  483. MX53_PAD_GPIO_8__CAN1_RXCAN 0x80000000
  484. >;
  485. };
  486. };
  487. can2 {
  488. pinctrl_can2_1: can2grp-1 {
  489. fsl,pins = <
  490. MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
  491. MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
  492. >;
  493. };
  494. };
  495. i2c1 {
  496. pinctrl_i2c1_1: i2c1grp-1 {
  497. fsl,pins = <
  498. MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
  499. MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
  500. >;
  501. };
  502. pinctrl_i2c1_2: i2c1grp-2 {
  503. fsl,pins = <
  504. MX53_PAD_EIM_D21__I2C1_SCL 0xc0000000
  505. MX53_PAD_EIM_D28__I2C1_SDA 0xc0000000
  506. >;
  507. };
  508. };
  509. i2c2 {
  510. pinctrl_i2c2_1: i2c2grp-1 {
  511. fsl,pins = <
  512. MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
  513. MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
  514. >;
  515. };
  516. pinctrl_i2c2_2: i2c2grp-2 {
  517. fsl,pins = <
  518. MX53_PAD_EIM_D16__I2C2_SDA 0xc0000000
  519. MX53_PAD_EIM_EB2__I2C2_SCL 0xc0000000
  520. >;
  521. };
  522. };
  523. i2c3 {
  524. pinctrl_i2c3_1: i2c3grp-1 {
  525. fsl,pins = <
  526. MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
  527. MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
  528. >;
  529. };
  530. };
  531. ipu_disp0 {
  532. pinctrl_ipu_disp0_1: ipudisp0grp-1 {
  533. fsl,pins = <
  534. MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK 0x5
  535. MX53_PAD_DI0_PIN15__IPU_DI0_PIN15 0x5
  536. MX53_PAD_DI0_PIN2__IPU_DI0_PIN2 0x5
  537. MX53_PAD_DI0_PIN3__IPU_DI0_PIN3 0x5
  538. MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0 0x5
  539. MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1 0x5
  540. MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2 0x5
  541. MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3 0x5
  542. MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4 0x5
  543. MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5 0x5
  544. MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6 0x5
  545. MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7 0x5
  546. MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8 0x5
  547. MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9 0x5
  548. MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10 0x5
  549. MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11 0x5
  550. MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12 0x5
  551. MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13 0x5
  552. MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14 0x5
  553. MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15 0x5
  554. MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16 0x5
  555. MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17 0x5
  556. MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18 0x5
  557. MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19 0x5
  558. MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20 0x5
  559. MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21 0x5
  560. MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22 0x5
  561. MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23 0x5
  562. >;
  563. };
  564. };
  565. ipu_disp1 {
  566. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  567. fsl,pins = <
  568. MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x5
  569. MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x5
  570. MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x5
  571. MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x5
  572. MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x5
  573. MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x5
  574. MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x5
  575. MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x5
  576. MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x5
  577. MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x5
  578. MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x5
  579. MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x5
  580. MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x5
  581. MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x5
  582. MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x5
  583. MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x5
  584. MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x5
  585. MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x5
  586. MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x5
  587. MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x5
  588. MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x5
  589. MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x5
  590. MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x5
  591. MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x5
  592. MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK 0x5
  593. MX53_PAD_EIM_DA13__IPU_DI1_D0_CS 0x5
  594. MX53_PAD_EIM_DA14__IPU_DI1_D1_CS 0x5
  595. MX53_PAD_EIM_DA15__IPU_DI1_PIN1 0x5
  596. MX53_PAD_EIM_DA11__IPU_DI1_PIN2 0x5
  597. MX53_PAD_EIM_DA12__IPU_DI1_PIN3 0x5
  598. MX53_PAD_EIM_A25__IPU_DI1_PIN12 0x5
  599. MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x5
  600. >;
  601. };
  602. };
  603. ipu_disp2 {
  604. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  605. fsl,pins = <
  606. MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 0x80000000
  607. MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 0x80000000
  608. MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 0x80000000
  609. MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 0x80000000
  610. MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 0x80000000
  611. MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 0x80000000
  612. MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 0x80000000
  613. MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 0x80000000
  614. MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 0x80000000
  615. MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 0x80000000
  616. >;
  617. };
  618. };
  619. nand {
  620. pinctrl_nand_1: nandgrp-1 {
  621. fsl,pins = <
  622. MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B 0x4
  623. MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B 0x4
  624. MX53_PAD_NANDF_CLE__EMI_NANDF_CLE 0x4
  625. MX53_PAD_NANDF_ALE__EMI_NANDF_ALE 0x4
  626. MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B 0xe0
  627. MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0 0xe0
  628. MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0 0x4
  629. MX53_PAD_PATA_DATA0__EMI_NANDF_D_0 0xa4
  630. MX53_PAD_PATA_DATA1__EMI_NANDF_D_1 0xa4
  631. MX53_PAD_PATA_DATA2__EMI_NANDF_D_2 0xa4
  632. MX53_PAD_PATA_DATA3__EMI_NANDF_D_3 0xa4
  633. MX53_PAD_PATA_DATA4__EMI_NANDF_D_4 0xa4
  634. MX53_PAD_PATA_DATA5__EMI_NANDF_D_5 0xa4
  635. MX53_PAD_PATA_DATA6__EMI_NANDF_D_6 0xa4
  636. MX53_PAD_PATA_DATA7__EMI_NANDF_D_7 0xa4
  637. >;
  638. };
  639. };
  640. owire {
  641. pinctrl_owire_1: owiregrp-1 {
  642. fsl,pins = <
  643. MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
  644. >;
  645. };
  646. };
  647. pwm1 {
  648. pinctrl_pwm1_1: pwm1grp-1 {
  649. fsl,pins = <
  650. MX53_PAD_DISP0_DAT8__PWM1_PWMO 0x5
  651. >;
  652. };
  653. };
  654. pwm2 {
  655. pinctrl_pwm2_1: pwm2grp-1 {
  656. fsl,pins = <
  657. MX53_PAD_GPIO_1__PWM2_PWMO 0x80000000
  658. >;
  659. };
  660. };
  661. uart1 {
  662. pinctrl_uart1_1: uart1grp-1 {
  663. fsl,pins = <
  664. MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1e4
  665. MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1e4
  666. >;
  667. };
  668. pinctrl_uart1_2: uart1grp-2 {
  669. fsl,pins = <
  670. MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1e4
  671. MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1e4
  672. >;
  673. };
  674. pinctrl_uart1_3: uart1grp-3 {
  675. fsl,pins = <
  676. MX53_PAD_PATA_RESET_B__UART1_CTS 0x1c5
  677. MX53_PAD_PATA_IORDY__UART1_RTS 0x1c5
  678. >;
  679. };
  680. };
  681. uart2 {
  682. pinctrl_uart2_1: uart2grp-1 {
  683. fsl,pins = <
  684. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1e4
  685. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1e4
  686. >;
  687. };
  688. pinctrl_uart2_2: uart2grp-2 {
  689. fsl,pins = <
  690. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5
  691. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1c5
  692. MX53_PAD_PATA_DIOR__UART2_RTS 0x1c5
  693. MX53_PAD_PATA_INTRQ__UART2_CTS 0x1c5
  694. >;
  695. };
  696. };
  697. uart3 {
  698. pinctrl_uart3_1: uart3grp-1 {
  699. fsl,pins = <
  700. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
  701. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
  702. MX53_PAD_PATA_DA_1__UART3_CTS 0x1e4
  703. MX53_PAD_PATA_DA_2__UART3_RTS 0x1e4
  704. >;
  705. };
  706. pinctrl_uart3_2: uart3grp-2 {
  707. fsl,pins = <
  708. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1e4
  709. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1e4
  710. >;
  711. };
  712. };
  713. uart4 {
  714. pinctrl_uart4_1: uart4grp-1 {
  715. fsl,pins = <
  716. MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1e4
  717. MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1e4
  718. >;
  719. };
  720. };
  721. uart5 {
  722. pinctrl_uart5_1: uart5grp-1 {
  723. fsl,pins = <
  724. MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1e4
  725. MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1e4
  726. >;
  727. };
  728. };
  729. };
  730. gpr: iomuxc-gpr@53fa8000 {
  731. compatible = "fsl,imx53-iomuxc-gpr", "syscon";
  732. reg = <0x53fa8000 0xc>;
  733. };
  734. ldb: ldb@53fa8008 {
  735. #address-cells = <1>;
  736. #size-cells = <0>;
  737. compatible = "fsl,imx53-ldb";
  738. reg = <0x53fa8008 0x4>;
  739. gpr = <&gpr>;
  740. clocks = <&clks 122>, <&clks 120>,
  741. <&clks 115>, <&clks 116>,
  742. <&clks 123>, <&clks 85>;
  743. clock-names = "di0_pll", "di1_pll",
  744. "di0_sel", "di1_sel",
  745. "di0", "di1";
  746. status = "disabled";
  747. lvds-channel@0 {
  748. reg = <0>;
  749. crtcs = <&ipu 0>;
  750. status = "disabled";
  751. };
  752. lvds-channel@1 {
  753. reg = <1>;
  754. crtcs = <&ipu 1>;
  755. status = "disabled";
  756. };
  757. };
  758. pwm1: pwm@53fb4000 {
  759. #pwm-cells = <2>;
  760. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  761. reg = <0x53fb4000 0x4000>;
  762. clocks = <&clks 37>, <&clks 38>;
  763. clock-names = "ipg", "per";
  764. interrupts = <61>;
  765. };
  766. pwm2: pwm@53fb8000 {
  767. #pwm-cells = <2>;
  768. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  769. reg = <0x53fb8000 0x4000>;
  770. clocks = <&clks 39>, <&clks 40>;
  771. clock-names = "ipg", "per";
  772. interrupts = <94>;
  773. };
  774. uart1: serial@53fbc000 {
  775. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  776. reg = <0x53fbc000 0x4000>;
  777. interrupts = <31>;
  778. clocks = <&clks 28>, <&clks 29>;
  779. clock-names = "ipg", "per";
  780. status = "disabled";
  781. };
  782. uart2: serial@53fc0000 {
  783. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  784. reg = <0x53fc0000 0x4000>;
  785. interrupts = <32>;
  786. clocks = <&clks 30>, <&clks 31>;
  787. clock-names = "ipg", "per";
  788. status = "disabled";
  789. };
  790. can1: can@53fc8000 {
  791. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  792. reg = <0x53fc8000 0x4000>;
  793. interrupts = <82>;
  794. clocks = <&clks 158>, <&clks 157>;
  795. clock-names = "ipg", "per";
  796. status = "disabled";
  797. };
  798. can2: can@53fcc000 {
  799. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  800. reg = <0x53fcc000 0x4000>;
  801. interrupts = <83>;
  802. clocks = <&clks 87>, <&clks 86>;
  803. clock-names = "ipg", "per";
  804. status = "disabled";
  805. };
  806. src: src@53fd0000 {
  807. compatible = "fsl,imx53-src", "fsl,imx51-src";
  808. reg = <0x53fd0000 0x4000>;
  809. #reset-cells = <1>;
  810. };
  811. clks: ccm@53fd4000{
  812. compatible = "fsl,imx53-ccm";
  813. reg = <0x53fd4000 0x4000>;
  814. interrupts = <0 71 0x04 0 72 0x04>;
  815. #clock-cells = <1>;
  816. };
  817. gpio5: gpio@53fdc000 {
  818. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  819. reg = <0x53fdc000 0x4000>;
  820. interrupts = <103 104>;
  821. gpio-controller;
  822. #gpio-cells = <2>;
  823. interrupt-controller;
  824. #interrupt-cells = <2>;
  825. };
  826. gpio6: gpio@53fe0000 {
  827. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  828. reg = <0x53fe0000 0x4000>;
  829. interrupts = <105 106>;
  830. gpio-controller;
  831. #gpio-cells = <2>;
  832. interrupt-controller;
  833. #interrupt-cells = <2>;
  834. };
  835. gpio7: gpio@53fe4000 {
  836. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  837. reg = <0x53fe4000 0x4000>;
  838. interrupts = <107 108>;
  839. gpio-controller;
  840. #gpio-cells = <2>;
  841. interrupt-controller;
  842. #interrupt-cells = <2>;
  843. };
  844. i2c3: i2c@53fec000 {
  845. #address-cells = <1>;
  846. #size-cells = <0>;
  847. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  848. reg = <0x53fec000 0x4000>;
  849. interrupts = <64>;
  850. clocks = <&clks 88>;
  851. status = "disabled";
  852. };
  853. uart4: serial@53ff0000 {
  854. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  855. reg = <0x53ff0000 0x4000>;
  856. interrupts = <13>;
  857. clocks = <&clks 65>, <&clks 66>;
  858. clock-names = "ipg", "per";
  859. status = "disabled";
  860. };
  861. };
  862. aips@60000000 { /* AIPS2 */
  863. compatible = "fsl,aips-bus", "simple-bus";
  864. #address-cells = <1>;
  865. #size-cells = <1>;
  866. reg = <0x60000000 0x10000000>;
  867. ranges;
  868. iim: iim@63f98000 {
  869. compatible = "fsl,imx53-iim", "fsl,imx27-iim";
  870. reg = <0x63f98000 0x4000>;
  871. interrupts = <69>;
  872. clocks = <&clks 107>;
  873. };
  874. uart5: serial@63f90000 {
  875. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  876. reg = <0x63f90000 0x4000>;
  877. interrupts = <86>;
  878. clocks = <&clks 67>, <&clks 68>;
  879. clock-names = "ipg", "per";
  880. status = "disabled";
  881. };
  882. owire: owire@63fa4000 {
  883. compatible = "fsl,imx53-owire", "fsl,imx21-owire";
  884. reg = <0x63fa4000 0x4000>;
  885. clocks = <&clks 159>;
  886. status = "disabled";
  887. };
  888. ecspi2: ecspi@63fac000 {
  889. #address-cells = <1>;
  890. #size-cells = <0>;
  891. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  892. reg = <0x63fac000 0x4000>;
  893. interrupts = <37>;
  894. clocks = <&clks 53>, <&clks 54>;
  895. clock-names = "ipg", "per";
  896. status = "disabled";
  897. };
  898. sdma: sdma@63fb0000 {
  899. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  900. reg = <0x63fb0000 0x4000>;
  901. interrupts = <6>;
  902. clocks = <&clks 56>, <&clks 56>;
  903. clock-names = "ipg", "ahb";
  904. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  905. };
  906. cspi: cspi@63fc0000 {
  907. #address-cells = <1>;
  908. #size-cells = <0>;
  909. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  910. reg = <0x63fc0000 0x4000>;
  911. interrupts = <38>;
  912. clocks = <&clks 55>, <&clks 55>;
  913. clock-names = "ipg", "per";
  914. status = "disabled";
  915. };
  916. i2c2: i2c@63fc4000 {
  917. #address-cells = <1>;
  918. #size-cells = <0>;
  919. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  920. reg = <0x63fc4000 0x4000>;
  921. interrupts = <63>;
  922. clocks = <&clks 35>;
  923. status = "disabled";
  924. };
  925. i2c1: i2c@63fc8000 {
  926. #address-cells = <1>;
  927. #size-cells = <0>;
  928. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  929. reg = <0x63fc8000 0x4000>;
  930. interrupts = <62>;
  931. clocks = <&clks 34>;
  932. status = "disabled";
  933. };
  934. ssi1: ssi@63fcc000 {
  935. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  936. reg = <0x63fcc000 0x4000>;
  937. interrupts = <29>;
  938. clocks = <&clks 48>;
  939. fsl,fifo-depth = <15>;
  940. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  941. status = "disabled";
  942. };
  943. audmux: audmux@63fd0000 {
  944. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  945. reg = <0x63fd0000 0x4000>;
  946. status = "disabled";
  947. };
  948. nfc: nand@63fdb000 {
  949. compatible = "fsl,imx53-nand";
  950. reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
  951. interrupts = <8>;
  952. clocks = <&clks 60>;
  953. status = "disabled";
  954. };
  955. ssi3: ssi@63fe8000 {
  956. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  957. reg = <0x63fe8000 0x4000>;
  958. interrupts = <96>;
  959. clocks = <&clks 50>;
  960. fsl,fifo-depth = <15>;
  961. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  962. status = "disabled";
  963. };
  964. fec: ethernet@63fec000 {
  965. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  966. reg = <0x63fec000 0x4000>;
  967. interrupts = <87>;
  968. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  969. clock-names = "ipg", "ahb", "ptp";
  970. status = "disabled";
  971. };
  972. tve: tve@63ff0000 {
  973. compatible = "fsl,imx53-tve";
  974. reg = <0x63ff0000 0x1000>;
  975. interrupts = <92>;
  976. clocks = <&clks 69>, <&clks 116>;
  977. clock-names = "tve", "di_sel";
  978. crtcs = <&ipu 1>;
  979. status = "disabled";
  980. };
  981. };
  982. };
  983. };