mcbsp.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <linux/slab.h>
  26. #include <plat/dma.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/control.h>
  29. #include "../mach-omap2/cm-regbits-34xx.h"
  30. struct omap_mcbsp **mcbsp_ptr;
  31. int omap_mcbsp_count, omap_mcbsp_cache_size;
  32. static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  33. {
  34. if (cpu_class_is_omap1()) {
  35. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)] = (u16)val;
  36. __raw_writew((u16)val, mcbsp->io_base + reg);
  37. } else if (cpu_is_omap2420()) {
  38. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)] = (u16)val;
  39. __raw_writew((u16)val, mcbsp->io_base + reg);
  40. } else {
  41. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)] = val;
  42. __raw_writel(val, mcbsp->io_base + reg);
  43. }
  44. }
  45. static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
  46. {
  47. if (cpu_class_is_omap1()) {
  48. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  49. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)];
  50. } else if (cpu_is_omap2420()) {
  51. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  52. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  53. } else {
  54. return !from_cache ? __raw_readl(mcbsp->io_base + reg) :
  55. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  56. }
  57. }
  58. #ifdef CONFIG_ARCH_OMAP3
  59. static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  60. {
  61. __raw_writel(val, mcbsp->st_data->io_base_st + reg);
  62. }
  63. static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
  64. {
  65. return __raw_readl(mcbsp->st_data->io_base_st + reg);
  66. }
  67. #endif
  68. #define MCBSP_READ(mcbsp, reg) \
  69. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
  70. #define MCBSP_WRITE(mcbsp, reg, val) \
  71. omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
  72. #define MCBSP_READ_CACHE(mcbsp, reg) \
  73. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
  74. #define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
  75. #define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
  76. #define MCBSP_ST_READ(mcbsp, reg) \
  77. omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
  78. #define MCBSP_ST_WRITE(mcbsp, reg, val) \
  79. omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
  80. static void omap_mcbsp_dump_reg(u8 id)
  81. {
  82. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  83. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  84. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  85. MCBSP_READ(mcbsp, DRR2));
  86. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  87. MCBSP_READ(mcbsp, DRR1));
  88. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  89. MCBSP_READ(mcbsp, DXR2));
  90. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  91. MCBSP_READ(mcbsp, DXR1));
  92. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  93. MCBSP_READ(mcbsp, SPCR2));
  94. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  95. MCBSP_READ(mcbsp, SPCR1));
  96. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  97. MCBSP_READ(mcbsp, RCR2));
  98. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  99. MCBSP_READ(mcbsp, RCR1));
  100. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  101. MCBSP_READ(mcbsp, XCR2));
  102. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  103. MCBSP_READ(mcbsp, XCR1));
  104. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  105. MCBSP_READ(mcbsp, SRGR2));
  106. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  107. MCBSP_READ(mcbsp, SRGR1));
  108. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  109. MCBSP_READ(mcbsp, PCR0));
  110. dev_dbg(mcbsp->dev, "***********************\n");
  111. }
  112. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  113. {
  114. struct omap_mcbsp *mcbsp_tx = dev_id;
  115. u16 irqst_spcr2;
  116. irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
  117. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  118. if (irqst_spcr2 & XSYNC_ERR) {
  119. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  120. irqst_spcr2);
  121. /* Writing zero to XSYNC_ERR clears the IRQ */
  122. MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
  123. } else {
  124. complete(&mcbsp_tx->tx_irq_completion);
  125. }
  126. return IRQ_HANDLED;
  127. }
  128. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  129. {
  130. struct omap_mcbsp *mcbsp_rx = dev_id;
  131. u16 irqst_spcr1;
  132. irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
  133. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  134. if (irqst_spcr1 & RSYNC_ERR) {
  135. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  136. irqst_spcr1);
  137. /* Writing zero to RSYNC_ERR clears the IRQ */
  138. MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
  139. } else {
  140. complete(&mcbsp_rx->tx_irq_completion);
  141. }
  142. return IRQ_HANDLED;
  143. }
  144. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  145. {
  146. struct omap_mcbsp *mcbsp_dma_tx = data;
  147. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  148. MCBSP_READ(mcbsp_dma_tx, SPCR2));
  149. /* We can free the channels */
  150. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  151. mcbsp_dma_tx->dma_tx_lch = -1;
  152. complete(&mcbsp_dma_tx->tx_dma_completion);
  153. }
  154. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  155. {
  156. struct omap_mcbsp *mcbsp_dma_rx = data;
  157. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  158. MCBSP_READ(mcbsp_dma_rx, SPCR2));
  159. /* We can free the channels */
  160. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  161. mcbsp_dma_rx->dma_rx_lch = -1;
  162. complete(&mcbsp_dma_rx->rx_dma_completion);
  163. }
  164. /*
  165. * omap_mcbsp_config simply write a config to the
  166. * appropriate McBSP.
  167. * You either call this function or set the McBSP registers
  168. * by yourself before calling omap_mcbsp_start().
  169. */
  170. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  171. {
  172. struct omap_mcbsp *mcbsp;
  173. if (!omap_mcbsp_check_valid_id(id)) {
  174. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  175. return;
  176. }
  177. mcbsp = id_to_mcbsp_ptr(id);
  178. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  179. mcbsp->id, mcbsp->phys_base);
  180. /* We write the given config */
  181. MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
  182. MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
  183. MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
  184. MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
  185. MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
  186. MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
  187. MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
  188. MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
  189. MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
  190. MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
  191. MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
  192. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  193. MCBSP_WRITE(mcbsp, XCCR, config->xccr);
  194. MCBSP_WRITE(mcbsp, RCCR, config->rccr);
  195. }
  196. }
  197. EXPORT_SYMBOL(omap_mcbsp_config);
  198. #ifdef CONFIG_ARCH_OMAP3
  199. static void omap_st_on(struct omap_mcbsp *mcbsp)
  200. {
  201. unsigned int w;
  202. /*
  203. * Sidetone uses McBSP ICLK - which must not idle when sidetones
  204. * are enabled or sidetones start sounding ugly.
  205. */
  206. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  207. w &= ~(1 << (mcbsp->id - 2));
  208. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  209. /* Enable McBSP Sidetone */
  210. w = MCBSP_READ(mcbsp, SSELCR);
  211. MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
  212. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  213. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  214. /* Enable Sidetone from Sidetone Core */
  215. w = MCBSP_ST_READ(mcbsp, SSELCR);
  216. MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
  217. }
  218. static void omap_st_off(struct omap_mcbsp *mcbsp)
  219. {
  220. unsigned int w;
  221. w = MCBSP_ST_READ(mcbsp, SSELCR);
  222. MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
  223. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  224. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);
  225. w = MCBSP_READ(mcbsp, SSELCR);
  226. MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
  227. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  228. w |= 1 << (mcbsp->id - 2);
  229. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  230. }
  231. static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
  232. {
  233. u16 val, i;
  234. val = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  235. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, val & ~(ST_AUTOIDLE));
  236. val = MCBSP_ST_READ(mcbsp, SSELCR);
  237. if (val & ST_COEFFWREN)
  238. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  239. MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
  240. for (i = 0; i < 128; i++)
  241. MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
  242. i = 0;
  243. val = MCBSP_ST_READ(mcbsp, SSELCR);
  244. while (!(val & ST_COEFFWRDONE) && (++i < 1000))
  245. val = MCBSP_ST_READ(mcbsp, SSELCR);
  246. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  247. if (i == 1000)
  248. dev_err(mcbsp->dev, "McBSP FIR load error!\n");
  249. }
  250. static void omap_st_chgain(struct omap_mcbsp *mcbsp)
  251. {
  252. u16 w;
  253. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  254. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  255. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  256. w = MCBSP_ST_READ(mcbsp, SSELCR);
  257. MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
  258. ST_CH1GAIN(st_data->ch1gain));
  259. }
  260. int omap_st_set_chgain(unsigned int id, int channel, s16 chgain)
  261. {
  262. struct omap_mcbsp *mcbsp;
  263. struct omap_mcbsp_st_data *st_data;
  264. int ret = 0;
  265. if (!omap_mcbsp_check_valid_id(id)) {
  266. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  267. return -ENODEV;
  268. }
  269. mcbsp = id_to_mcbsp_ptr(id);
  270. st_data = mcbsp->st_data;
  271. if (!st_data)
  272. return -ENOENT;
  273. spin_lock_irq(&mcbsp->lock);
  274. if (channel == 0)
  275. st_data->ch0gain = chgain;
  276. else if (channel == 1)
  277. st_data->ch1gain = chgain;
  278. else
  279. ret = -EINVAL;
  280. if (st_data->enabled)
  281. omap_st_chgain(mcbsp);
  282. spin_unlock_irq(&mcbsp->lock);
  283. return ret;
  284. }
  285. EXPORT_SYMBOL(omap_st_set_chgain);
  286. int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain)
  287. {
  288. struct omap_mcbsp *mcbsp;
  289. struct omap_mcbsp_st_data *st_data;
  290. int ret = 0;
  291. if (!omap_mcbsp_check_valid_id(id)) {
  292. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  293. return -ENODEV;
  294. }
  295. mcbsp = id_to_mcbsp_ptr(id);
  296. st_data = mcbsp->st_data;
  297. if (!st_data)
  298. return -ENOENT;
  299. spin_lock_irq(&mcbsp->lock);
  300. if (channel == 0)
  301. *chgain = st_data->ch0gain;
  302. else if (channel == 1)
  303. *chgain = st_data->ch1gain;
  304. else
  305. ret = -EINVAL;
  306. spin_unlock_irq(&mcbsp->lock);
  307. return ret;
  308. }
  309. EXPORT_SYMBOL(omap_st_get_chgain);
  310. static int omap_st_start(struct omap_mcbsp *mcbsp)
  311. {
  312. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  313. if (st_data && st_data->enabled && !st_data->running) {
  314. omap_st_fir_write(mcbsp, st_data->taps);
  315. omap_st_chgain(mcbsp);
  316. if (!mcbsp->free) {
  317. omap_st_on(mcbsp);
  318. st_data->running = 1;
  319. }
  320. }
  321. return 0;
  322. }
  323. int omap_st_enable(unsigned int id)
  324. {
  325. struct omap_mcbsp *mcbsp;
  326. struct omap_mcbsp_st_data *st_data;
  327. if (!omap_mcbsp_check_valid_id(id)) {
  328. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  329. return -ENODEV;
  330. }
  331. mcbsp = id_to_mcbsp_ptr(id);
  332. st_data = mcbsp->st_data;
  333. if (!st_data)
  334. return -ENODEV;
  335. spin_lock_irq(&mcbsp->lock);
  336. st_data->enabled = 1;
  337. omap_st_start(mcbsp);
  338. spin_unlock_irq(&mcbsp->lock);
  339. return 0;
  340. }
  341. EXPORT_SYMBOL(omap_st_enable);
  342. static int omap_st_stop(struct omap_mcbsp *mcbsp)
  343. {
  344. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  345. if (st_data && st_data->running) {
  346. if (!mcbsp->free) {
  347. omap_st_off(mcbsp);
  348. st_data->running = 0;
  349. }
  350. }
  351. return 0;
  352. }
  353. int omap_st_disable(unsigned int id)
  354. {
  355. struct omap_mcbsp *mcbsp;
  356. struct omap_mcbsp_st_data *st_data;
  357. int ret = 0;
  358. if (!omap_mcbsp_check_valid_id(id)) {
  359. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  360. return -ENODEV;
  361. }
  362. mcbsp = id_to_mcbsp_ptr(id);
  363. st_data = mcbsp->st_data;
  364. if (!st_data)
  365. return -ENODEV;
  366. spin_lock_irq(&mcbsp->lock);
  367. omap_st_stop(mcbsp);
  368. st_data->enabled = 0;
  369. spin_unlock_irq(&mcbsp->lock);
  370. return ret;
  371. }
  372. EXPORT_SYMBOL(omap_st_disable);
  373. int omap_st_is_enabled(unsigned int id)
  374. {
  375. struct omap_mcbsp *mcbsp;
  376. struct omap_mcbsp_st_data *st_data;
  377. if (!omap_mcbsp_check_valid_id(id)) {
  378. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  379. return -ENODEV;
  380. }
  381. mcbsp = id_to_mcbsp_ptr(id);
  382. st_data = mcbsp->st_data;
  383. if (!st_data)
  384. return -ENODEV;
  385. return st_data->enabled;
  386. }
  387. EXPORT_SYMBOL(omap_st_is_enabled);
  388. /*
  389. * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
  390. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  391. * for the THRSH2 register.
  392. */
  393. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  394. {
  395. struct omap_mcbsp *mcbsp;
  396. if (!cpu_is_omap34xx() && !cpu_is_omap44xx())
  397. return;
  398. if (!omap_mcbsp_check_valid_id(id)) {
  399. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  400. return;
  401. }
  402. mcbsp = id_to_mcbsp_ptr(id);
  403. if (threshold && threshold <= mcbsp->max_tx_thres)
  404. MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
  405. }
  406. EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
  407. /*
  408. * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
  409. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  410. * for the THRSH1 register.
  411. */
  412. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  413. {
  414. struct omap_mcbsp *mcbsp;
  415. if (!cpu_is_omap34xx() && !cpu_is_omap44xx())
  416. return;
  417. if (!omap_mcbsp_check_valid_id(id)) {
  418. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  419. return;
  420. }
  421. mcbsp = id_to_mcbsp_ptr(id);
  422. if (threshold && threshold <= mcbsp->max_rx_thres)
  423. MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
  424. }
  425. EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
  426. /*
  427. * omap_mcbsp_get_max_tx_thres just return the current configured
  428. * maximum threshold for transmission
  429. */
  430. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
  431. {
  432. struct omap_mcbsp *mcbsp;
  433. if (!omap_mcbsp_check_valid_id(id)) {
  434. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  435. return -ENODEV;
  436. }
  437. mcbsp = id_to_mcbsp_ptr(id);
  438. return mcbsp->max_tx_thres;
  439. }
  440. EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
  441. /*
  442. * omap_mcbsp_get_max_rx_thres just return the current configured
  443. * maximum threshold for reception
  444. */
  445. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
  446. {
  447. struct omap_mcbsp *mcbsp;
  448. if (!omap_mcbsp_check_valid_id(id)) {
  449. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  450. return -ENODEV;
  451. }
  452. mcbsp = id_to_mcbsp_ptr(id);
  453. return mcbsp->max_rx_thres;
  454. }
  455. EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
  456. u16 omap_mcbsp_get_fifo_size(unsigned int id)
  457. {
  458. struct omap_mcbsp *mcbsp;
  459. if (!omap_mcbsp_check_valid_id(id)) {
  460. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  461. return -ENODEV;
  462. }
  463. mcbsp = id_to_mcbsp_ptr(id);
  464. return mcbsp->pdata->buffer_size;
  465. }
  466. EXPORT_SYMBOL(omap_mcbsp_get_fifo_size);
  467. /*
  468. * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
  469. */
  470. u16 omap_mcbsp_get_tx_delay(unsigned int id)
  471. {
  472. struct omap_mcbsp *mcbsp;
  473. u16 buffstat;
  474. if (!omap_mcbsp_check_valid_id(id)) {
  475. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  476. return -ENODEV;
  477. }
  478. mcbsp = id_to_mcbsp_ptr(id);
  479. /* Returns the number of free locations in the buffer */
  480. buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
  481. /* Number of slots are different in McBSP ports */
  482. return mcbsp->pdata->buffer_size - buffstat;
  483. }
  484. EXPORT_SYMBOL(omap_mcbsp_get_tx_delay);
  485. /*
  486. * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
  487. * to reach the threshold value (when the DMA will be triggered to read it)
  488. */
  489. u16 omap_mcbsp_get_rx_delay(unsigned int id)
  490. {
  491. struct omap_mcbsp *mcbsp;
  492. u16 buffstat, threshold;
  493. if (!omap_mcbsp_check_valid_id(id)) {
  494. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  495. return -ENODEV;
  496. }
  497. mcbsp = id_to_mcbsp_ptr(id);
  498. /* Returns the number of used locations in the buffer */
  499. buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
  500. /* RX threshold */
  501. threshold = MCBSP_READ(mcbsp, THRSH1);
  502. /* Return the number of location till we reach the threshold limit */
  503. if (threshold <= buffstat)
  504. return 0;
  505. else
  506. return threshold - buffstat;
  507. }
  508. EXPORT_SYMBOL(omap_mcbsp_get_rx_delay);
  509. /*
  510. * omap_mcbsp_get_dma_op_mode just return the current configured
  511. * operating mode for the mcbsp channel
  512. */
  513. int omap_mcbsp_get_dma_op_mode(unsigned int id)
  514. {
  515. struct omap_mcbsp *mcbsp;
  516. int dma_op_mode;
  517. if (!omap_mcbsp_check_valid_id(id)) {
  518. printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
  519. return -ENODEV;
  520. }
  521. mcbsp = id_to_mcbsp_ptr(id);
  522. dma_op_mode = mcbsp->dma_op_mode;
  523. return dma_op_mode;
  524. }
  525. EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
  526. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
  527. {
  528. /*
  529. * Enable wakup behavior, smart idle and all wakeups
  530. * REVISIT: some wakeups may be unnecessary
  531. */
  532. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  533. u16 syscon;
  534. syscon = MCBSP_READ(mcbsp, SYSCON);
  535. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  536. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
  537. syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
  538. CLOCKACTIVITY(0x02));
  539. MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
  540. } else {
  541. syscon |= SIDLEMODE(0x01);
  542. }
  543. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  544. }
  545. }
  546. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
  547. {
  548. /*
  549. * Disable wakup behavior, smart idle and all wakeups
  550. */
  551. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  552. u16 syscon;
  553. syscon = MCBSP_READ(mcbsp, SYSCON);
  554. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  555. /*
  556. * HW bug workaround - If no_idle mode is taken, we need to
  557. * go to smart_idle before going to always_idle, or the
  558. * device will not hit retention anymore.
  559. */
  560. syscon |= SIDLEMODE(0x02);
  561. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  562. syscon &= ~(SIDLEMODE(0x03));
  563. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  564. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  565. }
  566. }
  567. #else
  568. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
  569. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
  570. static inline void omap_st_start(struct omap_mcbsp *mcbsp) {}
  571. static inline void omap_st_stop(struct omap_mcbsp *mcbsp) {}
  572. #endif
  573. /*
  574. * We can choose between IRQ based or polled IO.
  575. * This needs to be called before omap_mcbsp_request().
  576. */
  577. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  578. {
  579. struct omap_mcbsp *mcbsp;
  580. if (!omap_mcbsp_check_valid_id(id)) {
  581. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  582. return -ENODEV;
  583. }
  584. mcbsp = id_to_mcbsp_ptr(id);
  585. spin_lock(&mcbsp->lock);
  586. if (!mcbsp->free) {
  587. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  588. mcbsp->id);
  589. spin_unlock(&mcbsp->lock);
  590. return -EINVAL;
  591. }
  592. mcbsp->io_type = io_type;
  593. spin_unlock(&mcbsp->lock);
  594. return 0;
  595. }
  596. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  597. int omap_mcbsp_request(unsigned int id)
  598. {
  599. struct omap_mcbsp *mcbsp;
  600. void *reg_cache;
  601. int err;
  602. if (!omap_mcbsp_check_valid_id(id)) {
  603. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  604. return -ENODEV;
  605. }
  606. mcbsp = id_to_mcbsp_ptr(id);
  607. reg_cache = kzalloc(omap_mcbsp_cache_size, GFP_KERNEL);
  608. if (!reg_cache) {
  609. return -ENOMEM;
  610. }
  611. spin_lock(&mcbsp->lock);
  612. if (!mcbsp->free) {
  613. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  614. mcbsp->id);
  615. err = -EBUSY;
  616. goto err_kfree;
  617. }
  618. mcbsp->free = 0;
  619. mcbsp->reg_cache = reg_cache;
  620. spin_unlock(&mcbsp->lock);
  621. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  622. mcbsp->pdata->ops->request(id);
  623. clk_enable(mcbsp->iclk);
  624. clk_enable(mcbsp->fclk);
  625. /* Do procedure specific to omap34xx arch, if applicable */
  626. omap34xx_mcbsp_request(mcbsp);
  627. /*
  628. * Make sure that transmitter, receiver and sample-rate generator are
  629. * not running before activating IRQs.
  630. */
  631. MCBSP_WRITE(mcbsp, SPCR1, 0);
  632. MCBSP_WRITE(mcbsp, SPCR2, 0);
  633. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  634. /* We need to get IRQs here */
  635. init_completion(&mcbsp->tx_irq_completion);
  636. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  637. 0, "McBSP", (void *)mcbsp);
  638. if (err != 0) {
  639. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  640. "for McBSP%d\n", mcbsp->tx_irq,
  641. mcbsp->id);
  642. goto err_clk_disable;
  643. }
  644. if (mcbsp->rx_irq) {
  645. init_completion(&mcbsp->rx_irq_completion);
  646. err = request_irq(mcbsp->rx_irq,
  647. omap_mcbsp_rx_irq_handler,
  648. 0, "McBSP", (void *)mcbsp);
  649. if (err != 0) {
  650. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  651. "for McBSP%d\n", mcbsp->rx_irq,
  652. mcbsp->id);
  653. goto err_free_irq;
  654. }
  655. }
  656. }
  657. return 0;
  658. err_free_irq:
  659. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  660. err_clk_disable:
  661. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  662. mcbsp->pdata->ops->free(id);
  663. /* Do procedure specific to omap34xx arch, if applicable */
  664. omap34xx_mcbsp_free(mcbsp);
  665. clk_disable(mcbsp->fclk);
  666. clk_disable(mcbsp->iclk);
  667. spin_lock(&mcbsp->lock);
  668. mcbsp->free = 1;
  669. mcbsp->reg_cache = NULL;
  670. err_kfree:
  671. spin_unlock(&mcbsp->lock);
  672. kfree(reg_cache);
  673. return err;
  674. }
  675. EXPORT_SYMBOL(omap_mcbsp_request);
  676. void omap_mcbsp_free(unsigned int id)
  677. {
  678. struct omap_mcbsp *mcbsp;
  679. void *reg_cache;
  680. if (!omap_mcbsp_check_valid_id(id)) {
  681. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  682. return;
  683. }
  684. mcbsp = id_to_mcbsp_ptr(id);
  685. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  686. mcbsp->pdata->ops->free(id);
  687. /* Do procedure specific to omap34xx arch, if applicable */
  688. omap34xx_mcbsp_free(mcbsp);
  689. clk_disable(mcbsp->fclk);
  690. clk_disable(mcbsp->iclk);
  691. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  692. /* Free IRQs */
  693. if (mcbsp->rx_irq)
  694. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  695. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  696. }
  697. reg_cache = mcbsp->reg_cache;
  698. spin_lock(&mcbsp->lock);
  699. if (mcbsp->free)
  700. dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
  701. else
  702. mcbsp->free = 1;
  703. mcbsp->reg_cache = NULL;
  704. spin_unlock(&mcbsp->lock);
  705. if (reg_cache)
  706. kfree(reg_cache);
  707. }
  708. EXPORT_SYMBOL(omap_mcbsp_free);
  709. /*
  710. * Here we start the McBSP, by enabling transmitter, receiver or both.
  711. * If no transmitter or receiver is active prior calling, then sample-rate
  712. * generator and frame sync are started.
  713. */
  714. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  715. {
  716. struct omap_mcbsp *mcbsp;
  717. int enable_srg = 0;
  718. u16 w;
  719. if (!omap_mcbsp_check_valid_id(id)) {
  720. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  721. return;
  722. }
  723. mcbsp = id_to_mcbsp_ptr(id);
  724. if (cpu_is_omap34xx())
  725. omap_st_start(mcbsp);
  726. mcbsp->rx_word_length = (MCBSP_READ_CACHE(mcbsp, RCR1) >> 5) & 0x7;
  727. mcbsp->tx_word_length = (MCBSP_READ_CACHE(mcbsp, XCR1) >> 5) & 0x7;
  728. /* Only enable SRG, if McBSP is master */
  729. w = MCBSP_READ_CACHE(mcbsp, PCR0);
  730. if (w & (FSXM | FSRM | CLKXM | CLKRM))
  731. enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  732. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  733. if (enable_srg) {
  734. /* Start the sample generator */
  735. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  736. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
  737. }
  738. /* Enable transmitter and receiver */
  739. tx &= 1;
  740. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  741. MCBSP_WRITE(mcbsp, SPCR2, w | tx);
  742. rx &= 1;
  743. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  744. MCBSP_WRITE(mcbsp, SPCR1, w | rx);
  745. /*
  746. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  747. * REVISIT: 100us may give enough time for two CLKSRG, however
  748. * due to some unknown PM related, clock gating etc. reason it
  749. * is now at 500us.
  750. */
  751. udelay(500);
  752. if (enable_srg) {
  753. /* Start frame sync */
  754. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  755. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
  756. }
  757. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  758. /* Release the transmitter and receiver */
  759. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  760. w &= ~(tx ? XDISABLE : 0);
  761. MCBSP_WRITE(mcbsp, XCCR, w);
  762. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  763. w &= ~(rx ? RDISABLE : 0);
  764. MCBSP_WRITE(mcbsp, RCCR, w);
  765. }
  766. /* Dump McBSP Regs */
  767. omap_mcbsp_dump_reg(id);
  768. }
  769. EXPORT_SYMBOL(omap_mcbsp_start);
  770. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  771. {
  772. struct omap_mcbsp *mcbsp;
  773. int idle;
  774. u16 w;
  775. if (!omap_mcbsp_check_valid_id(id)) {
  776. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  777. return;
  778. }
  779. mcbsp = id_to_mcbsp_ptr(id);
  780. /* Reset transmitter */
  781. tx &= 1;
  782. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  783. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  784. w |= (tx ? XDISABLE : 0);
  785. MCBSP_WRITE(mcbsp, XCCR, w);
  786. }
  787. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  788. MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
  789. /* Reset receiver */
  790. rx &= 1;
  791. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  792. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  793. w |= (rx ? RDISABLE : 0);
  794. MCBSP_WRITE(mcbsp, RCCR, w);
  795. }
  796. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  797. MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
  798. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  799. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  800. if (idle) {
  801. /* Reset the sample rate generator */
  802. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  803. MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
  804. }
  805. if (cpu_is_omap34xx())
  806. omap_st_stop(mcbsp);
  807. }
  808. EXPORT_SYMBOL(omap_mcbsp_stop);
  809. /* polled mcbsp i/o operations */
  810. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  811. {
  812. struct omap_mcbsp *mcbsp;
  813. if (!omap_mcbsp_check_valid_id(id)) {
  814. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  815. return -ENODEV;
  816. }
  817. mcbsp = id_to_mcbsp_ptr(id);
  818. MCBSP_WRITE(mcbsp, DXR1, buf);
  819. /* if frame sync error - clear the error */
  820. if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
  821. /* clear error */
  822. MCBSP_WRITE(mcbsp, SPCR2, MCBSP_READ_CACHE(mcbsp, SPCR2));
  823. /* resend */
  824. return -1;
  825. } else {
  826. /* wait for transmit confirmation */
  827. int attemps = 0;
  828. while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
  829. if (attemps++ > 1000) {
  830. MCBSP_WRITE(mcbsp, SPCR2,
  831. MCBSP_READ_CACHE(mcbsp, SPCR2) &
  832. (~XRST));
  833. udelay(10);
  834. MCBSP_WRITE(mcbsp, SPCR2,
  835. MCBSP_READ_CACHE(mcbsp, SPCR2) |
  836. (XRST));
  837. udelay(10);
  838. dev_err(mcbsp->dev, "Could not write to"
  839. " McBSP%d Register\n", mcbsp->id);
  840. return -2;
  841. }
  842. }
  843. }
  844. return 0;
  845. }
  846. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  847. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  848. {
  849. struct omap_mcbsp *mcbsp;
  850. if (!omap_mcbsp_check_valid_id(id)) {
  851. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  852. return -ENODEV;
  853. }
  854. mcbsp = id_to_mcbsp_ptr(id);
  855. /* if frame sync error - clear the error */
  856. if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
  857. /* clear error */
  858. MCBSP_WRITE(mcbsp, SPCR1, MCBSP_READ_CACHE(mcbsp, SPCR1));
  859. /* resend */
  860. return -1;
  861. } else {
  862. /* wait for recieve confirmation */
  863. int attemps = 0;
  864. while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
  865. if (attemps++ > 1000) {
  866. MCBSP_WRITE(mcbsp, SPCR1,
  867. MCBSP_READ_CACHE(mcbsp, SPCR1) &
  868. (~RRST));
  869. udelay(10);
  870. MCBSP_WRITE(mcbsp, SPCR1,
  871. MCBSP_READ_CACHE(mcbsp, SPCR1) |
  872. (RRST));
  873. udelay(10);
  874. dev_err(mcbsp->dev, "Could not read from"
  875. " McBSP%d Register\n", mcbsp->id);
  876. return -2;
  877. }
  878. }
  879. }
  880. *buf = MCBSP_READ(mcbsp, DRR1);
  881. return 0;
  882. }
  883. EXPORT_SYMBOL(omap_mcbsp_pollread);
  884. /*
  885. * IRQ based word transmission.
  886. */
  887. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  888. {
  889. struct omap_mcbsp *mcbsp;
  890. omap_mcbsp_word_length word_length;
  891. if (!omap_mcbsp_check_valid_id(id)) {
  892. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  893. return;
  894. }
  895. mcbsp = id_to_mcbsp_ptr(id);
  896. word_length = mcbsp->tx_word_length;
  897. wait_for_completion(&mcbsp->tx_irq_completion);
  898. if (word_length > OMAP_MCBSP_WORD_16)
  899. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  900. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  901. }
  902. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  903. u32 omap_mcbsp_recv_word(unsigned int id)
  904. {
  905. struct omap_mcbsp *mcbsp;
  906. u16 word_lsb, word_msb = 0;
  907. omap_mcbsp_word_length word_length;
  908. if (!omap_mcbsp_check_valid_id(id)) {
  909. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  910. return -ENODEV;
  911. }
  912. mcbsp = id_to_mcbsp_ptr(id);
  913. word_length = mcbsp->rx_word_length;
  914. wait_for_completion(&mcbsp->rx_irq_completion);
  915. if (word_length > OMAP_MCBSP_WORD_16)
  916. word_msb = MCBSP_READ(mcbsp, DRR2);
  917. word_lsb = MCBSP_READ(mcbsp, DRR1);
  918. return (word_lsb | (word_msb << 16));
  919. }
  920. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  921. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  922. {
  923. struct omap_mcbsp *mcbsp;
  924. omap_mcbsp_word_length tx_word_length;
  925. omap_mcbsp_word_length rx_word_length;
  926. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  927. if (!omap_mcbsp_check_valid_id(id)) {
  928. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  929. return -ENODEV;
  930. }
  931. mcbsp = id_to_mcbsp_ptr(id);
  932. tx_word_length = mcbsp->tx_word_length;
  933. rx_word_length = mcbsp->rx_word_length;
  934. if (tx_word_length != rx_word_length)
  935. return -EINVAL;
  936. /* First we wait for the transmitter to be ready */
  937. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  938. while (!(spcr2 & XRDY)) {
  939. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  940. if (attempts++ > 1000) {
  941. /* We must reset the transmitter */
  942. MCBSP_WRITE(mcbsp, SPCR2,
  943. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  944. udelay(10);
  945. MCBSP_WRITE(mcbsp, SPCR2,
  946. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  947. udelay(10);
  948. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  949. "ready\n", mcbsp->id);
  950. return -EAGAIN;
  951. }
  952. }
  953. /* Now we can push the data */
  954. if (tx_word_length > OMAP_MCBSP_WORD_16)
  955. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  956. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  957. /* We wait for the receiver to be ready */
  958. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  959. while (!(spcr1 & RRDY)) {
  960. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  961. if (attempts++ > 1000) {
  962. /* We must reset the receiver */
  963. MCBSP_WRITE(mcbsp, SPCR1,
  964. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  965. udelay(10);
  966. MCBSP_WRITE(mcbsp, SPCR1,
  967. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  968. udelay(10);
  969. dev_err(mcbsp->dev, "McBSP%d receiver not "
  970. "ready\n", mcbsp->id);
  971. return -EAGAIN;
  972. }
  973. }
  974. /* Receiver is ready, let's read the dummy data */
  975. if (rx_word_length > OMAP_MCBSP_WORD_16)
  976. word_msb = MCBSP_READ(mcbsp, DRR2);
  977. word_lsb = MCBSP_READ(mcbsp, DRR1);
  978. return 0;
  979. }
  980. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  981. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  982. {
  983. struct omap_mcbsp *mcbsp;
  984. u32 clock_word = 0;
  985. omap_mcbsp_word_length tx_word_length;
  986. omap_mcbsp_word_length rx_word_length;
  987. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  988. if (!omap_mcbsp_check_valid_id(id)) {
  989. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  990. return -ENODEV;
  991. }
  992. mcbsp = id_to_mcbsp_ptr(id);
  993. tx_word_length = mcbsp->tx_word_length;
  994. rx_word_length = mcbsp->rx_word_length;
  995. if (tx_word_length != rx_word_length)
  996. return -EINVAL;
  997. /* First we wait for the transmitter to be ready */
  998. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  999. while (!(spcr2 & XRDY)) {
  1000. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  1001. if (attempts++ > 1000) {
  1002. /* We must reset the transmitter */
  1003. MCBSP_WRITE(mcbsp, SPCR2,
  1004. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  1005. udelay(10);
  1006. MCBSP_WRITE(mcbsp, SPCR2,
  1007. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  1008. udelay(10);
  1009. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  1010. "ready\n", mcbsp->id);
  1011. return -EAGAIN;
  1012. }
  1013. }
  1014. /* We first need to enable the bus clock */
  1015. if (tx_word_length > OMAP_MCBSP_WORD_16)
  1016. MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
  1017. MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
  1018. /* We wait for the receiver to be ready */
  1019. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  1020. while (!(spcr1 & RRDY)) {
  1021. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  1022. if (attempts++ > 1000) {
  1023. /* We must reset the receiver */
  1024. MCBSP_WRITE(mcbsp, SPCR1,
  1025. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  1026. udelay(10);
  1027. MCBSP_WRITE(mcbsp, SPCR1,
  1028. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  1029. udelay(10);
  1030. dev_err(mcbsp->dev, "McBSP%d receiver not "
  1031. "ready\n", mcbsp->id);
  1032. return -EAGAIN;
  1033. }
  1034. }
  1035. /* Receiver is ready, there is something for us */
  1036. if (rx_word_length > OMAP_MCBSP_WORD_16)
  1037. word_msb = MCBSP_READ(mcbsp, DRR2);
  1038. word_lsb = MCBSP_READ(mcbsp, DRR1);
  1039. word[0] = (word_lsb | (word_msb << 16));
  1040. return 0;
  1041. }
  1042. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  1043. /*
  1044. * Simple DMA based buffer rx/tx routines.
  1045. * Nothing fancy, just a single buffer tx/rx through DMA.
  1046. * The DMA resources are released once the transfer is done.
  1047. * For anything fancier, you should use your own customized DMA
  1048. * routines and callbacks.
  1049. */
  1050. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  1051. unsigned int length)
  1052. {
  1053. struct omap_mcbsp *mcbsp;
  1054. int dma_tx_ch;
  1055. int src_port = 0;
  1056. int dest_port = 0;
  1057. int sync_dev = 0;
  1058. if (!omap_mcbsp_check_valid_id(id)) {
  1059. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1060. return -ENODEV;
  1061. }
  1062. mcbsp = id_to_mcbsp_ptr(id);
  1063. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  1064. omap_mcbsp_tx_dma_callback,
  1065. mcbsp,
  1066. &dma_tx_ch)) {
  1067. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  1068. "McBSP%d TX. Trying IRQ based TX\n",
  1069. mcbsp->id);
  1070. return -EAGAIN;
  1071. }
  1072. mcbsp->dma_tx_lch = dma_tx_ch;
  1073. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  1074. dma_tx_ch);
  1075. init_completion(&mcbsp->tx_dma_completion);
  1076. if (cpu_class_is_omap1()) {
  1077. src_port = OMAP_DMA_PORT_TIPB;
  1078. dest_port = OMAP_DMA_PORT_EMIFF;
  1079. }
  1080. if (cpu_class_is_omap2())
  1081. sync_dev = mcbsp->dma_tx_sync;
  1082. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  1083. OMAP_DMA_DATA_TYPE_S16,
  1084. length >> 1, 1,
  1085. OMAP_DMA_SYNC_ELEMENT,
  1086. sync_dev, 0);
  1087. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  1088. src_port,
  1089. OMAP_DMA_AMODE_CONSTANT,
  1090. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  1091. 0, 0);
  1092. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  1093. dest_port,
  1094. OMAP_DMA_AMODE_POST_INC,
  1095. buffer,
  1096. 0, 0);
  1097. omap_start_dma(mcbsp->dma_tx_lch);
  1098. wait_for_completion(&mcbsp->tx_dma_completion);
  1099. return 0;
  1100. }
  1101. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  1102. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  1103. unsigned int length)
  1104. {
  1105. struct omap_mcbsp *mcbsp;
  1106. int dma_rx_ch;
  1107. int src_port = 0;
  1108. int dest_port = 0;
  1109. int sync_dev = 0;
  1110. if (!omap_mcbsp_check_valid_id(id)) {
  1111. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1112. return -ENODEV;
  1113. }
  1114. mcbsp = id_to_mcbsp_ptr(id);
  1115. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  1116. omap_mcbsp_rx_dma_callback,
  1117. mcbsp,
  1118. &dma_rx_ch)) {
  1119. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  1120. "McBSP%d RX. Trying IRQ based RX\n",
  1121. mcbsp->id);
  1122. return -EAGAIN;
  1123. }
  1124. mcbsp->dma_rx_lch = dma_rx_ch;
  1125. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  1126. dma_rx_ch);
  1127. init_completion(&mcbsp->rx_dma_completion);
  1128. if (cpu_class_is_omap1()) {
  1129. src_port = OMAP_DMA_PORT_TIPB;
  1130. dest_port = OMAP_DMA_PORT_EMIFF;
  1131. }
  1132. if (cpu_class_is_omap2())
  1133. sync_dev = mcbsp->dma_rx_sync;
  1134. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  1135. OMAP_DMA_DATA_TYPE_S16,
  1136. length >> 1, 1,
  1137. OMAP_DMA_SYNC_ELEMENT,
  1138. sync_dev, 0);
  1139. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  1140. src_port,
  1141. OMAP_DMA_AMODE_CONSTANT,
  1142. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  1143. 0, 0);
  1144. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  1145. dest_port,
  1146. OMAP_DMA_AMODE_POST_INC,
  1147. buffer,
  1148. 0, 0);
  1149. omap_start_dma(mcbsp->dma_rx_lch);
  1150. wait_for_completion(&mcbsp->rx_dma_completion);
  1151. return 0;
  1152. }
  1153. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  1154. /*
  1155. * SPI wrapper.
  1156. * Since SPI setup is much simpler than the generic McBSP one,
  1157. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  1158. * Once this is done, you can call omap_mcbsp_start().
  1159. */
  1160. void omap_mcbsp_set_spi_mode(unsigned int id,
  1161. const struct omap_mcbsp_spi_cfg *spi_cfg)
  1162. {
  1163. struct omap_mcbsp *mcbsp;
  1164. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  1165. if (!omap_mcbsp_check_valid_id(id)) {
  1166. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1167. return;
  1168. }
  1169. mcbsp = id_to_mcbsp_ptr(id);
  1170. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  1171. /* SPI has only one frame */
  1172. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  1173. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  1174. /* Clock stop mode */
  1175. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  1176. mcbsp_cfg.spcr1 |= (1 << 12);
  1177. else
  1178. mcbsp_cfg.spcr1 |= (3 << 11);
  1179. /* Set clock parities */
  1180. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1181. mcbsp_cfg.pcr0 |= CLKRP;
  1182. else
  1183. mcbsp_cfg.pcr0 &= ~CLKRP;
  1184. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1185. mcbsp_cfg.pcr0 &= ~CLKXP;
  1186. else
  1187. mcbsp_cfg.pcr0 |= CLKXP;
  1188. /* Set SCLKME to 0 and CLKSM to 1 */
  1189. mcbsp_cfg.pcr0 &= ~SCLKME;
  1190. mcbsp_cfg.srgr2 |= CLKSM;
  1191. /* Set FSXP */
  1192. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  1193. mcbsp_cfg.pcr0 &= ~FSXP;
  1194. else
  1195. mcbsp_cfg.pcr0 |= FSXP;
  1196. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  1197. mcbsp_cfg.pcr0 |= CLKXM;
  1198. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  1199. mcbsp_cfg.pcr0 |= FSXM;
  1200. mcbsp_cfg.srgr2 &= ~FSGM;
  1201. mcbsp_cfg.xcr2 |= XDATDLY(1);
  1202. mcbsp_cfg.rcr2 |= RDATDLY(1);
  1203. } else {
  1204. mcbsp_cfg.pcr0 &= ~CLKXM;
  1205. mcbsp_cfg.srgr1 |= CLKGDV(1);
  1206. mcbsp_cfg.pcr0 &= ~FSXM;
  1207. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  1208. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  1209. }
  1210. mcbsp_cfg.xcr2 &= ~XPHASE;
  1211. mcbsp_cfg.rcr2 &= ~RPHASE;
  1212. omap_mcbsp_config(id, &mcbsp_cfg);
  1213. }
  1214. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  1215. #ifdef CONFIG_ARCH_OMAP3
  1216. #define max_thres(m) (mcbsp->pdata->buffer_size)
  1217. #define valid_threshold(m, val) ((val) <= max_thres(m))
  1218. #define THRESHOLD_PROP_BUILDER(prop) \
  1219. static ssize_t prop##_show(struct device *dev, \
  1220. struct device_attribute *attr, char *buf) \
  1221. { \
  1222. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1223. \
  1224. return sprintf(buf, "%u\n", mcbsp->prop); \
  1225. } \
  1226. \
  1227. static ssize_t prop##_store(struct device *dev, \
  1228. struct device_attribute *attr, \
  1229. const char *buf, size_t size) \
  1230. { \
  1231. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1232. unsigned long val; \
  1233. int status; \
  1234. \
  1235. status = strict_strtoul(buf, 0, &val); \
  1236. if (status) \
  1237. return status; \
  1238. \
  1239. if (!valid_threshold(mcbsp, val)) \
  1240. return -EDOM; \
  1241. \
  1242. mcbsp->prop = val; \
  1243. return size; \
  1244. } \
  1245. \
  1246. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  1247. THRESHOLD_PROP_BUILDER(max_tx_thres);
  1248. THRESHOLD_PROP_BUILDER(max_rx_thres);
  1249. static const char *dma_op_modes[] = {
  1250. "element", "threshold", "frame",
  1251. };
  1252. static ssize_t dma_op_mode_show(struct device *dev,
  1253. struct device_attribute *attr, char *buf)
  1254. {
  1255. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1256. int dma_op_mode, i = 0;
  1257. ssize_t len = 0;
  1258. const char * const *s;
  1259. dma_op_mode = mcbsp->dma_op_mode;
  1260. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  1261. if (dma_op_mode == i)
  1262. len += sprintf(buf + len, "[%s] ", *s);
  1263. else
  1264. len += sprintf(buf + len, "%s ", *s);
  1265. }
  1266. len += sprintf(buf + len, "\n");
  1267. return len;
  1268. }
  1269. static ssize_t dma_op_mode_store(struct device *dev,
  1270. struct device_attribute *attr,
  1271. const char *buf, size_t size)
  1272. {
  1273. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1274. const char * const *s;
  1275. int i = 0;
  1276. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  1277. if (sysfs_streq(buf, *s))
  1278. break;
  1279. if (i == ARRAY_SIZE(dma_op_modes))
  1280. return -EINVAL;
  1281. spin_lock_irq(&mcbsp->lock);
  1282. if (!mcbsp->free) {
  1283. size = -EBUSY;
  1284. goto unlock;
  1285. }
  1286. mcbsp->dma_op_mode = i;
  1287. unlock:
  1288. spin_unlock_irq(&mcbsp->lock);
  1289. return size;
  1290. }
  1291. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  1292. static ssize_t st_taps_show(struct device *dev,
  1293. struct device_attribute *attr, char *buf)
  1294. {
  1295. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1296. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1297. ssize_t status = 0;
  1298. int i;
  1299. spin_lock_irq(&mcbsp->lock);
  1300. for (i = 0; i < st_data->nr_taps; i++)
  1301. status += sprintf(&buf[status], (i ? ", %d" : "%d"),
  1302. st_data->taps[i]);
  1303. if (i)
  1304. status += sprintf(&buf[status], "\n");
  1305. spin_unlock_irq(&mcbsp->lock);
  1306. return status;
  1307. }
  1308. static ssize_t st_taps_store(struct device *dev,
  1309. struct device_attribute *attr,
  1310. const char *buf, size_t size)
  1311. {
  1312. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1313. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1314. int val, tmp, status, i = 0;
  1315. spin_lock_irq(&mcbsp->lock);
  1316. memset(st_data->taps, 0, sizeof(st_data->taps));
  1317. st_data->nr_taps = 0;
  1318. do {
  1319. status = sscanf(buf, "%d%n", &val, &tmp);
  1320. if (status < 0 || status == 0) {
  1321. size = -EINVAL;
  1322. goto out;
  1323. }
  1324. if (val < -32768 || val > 32767) {
  1325. size = -EINVAL;
  1326. goto out;
  1327. }
  1328. st_data->taps[i++] = val;
  1329. buf += tmp;
  1330. if (*buf != ',')
  1331. break;
  1332. buf++;
  1333. } while (1);
  1334. st_data->nr_taps = i;
  1335. out:
  1336. spin_unlock_irq(&mcbsp->lock);
  1337. return size;
  1338. }
  1339. static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
  1340. static const struct attribute *additional_attrs[] = {
  1341. &dev_attr_max_tx_thres.attr,
  1342. &dev_attr_max_rx_thres.attr,
  1343. &dev_attr_dma_op_mode.attr,
  1344. NULL,
  1345. };
  1346. static const struct attribute_group additional_attr_group = {
  1347. .attrs = (struct attribute **)additional_attrs,
  1348. };
  1349. static inline int __devinit omap_additional_add(struct device *dev)
  1350. {
  1351. return sysfs_create_group(&dev->kobj, &additional_attr_group);
  1352. }
  1353. static inline void __devexit omap_additional_remove(struct device *dev)
  1354. {
  1355. sysfs_remove_group(&dev->kobj, &additional_attr_group);
  1356. }
  1357. static const struct attribute *sidetone_attrs[] = {
  1358. &dev_attr_st_taps.attr,
  1359. NULL,
  1360. };
  1361. static const struct attribute_group sidetone_attr_group = {
  1362. .attrs = (struct attribute **)sidetone_attrs,
  1363. };
  1364. static int __devinit omap_st_add(struct omap_mcbsp *mcbsp)
  1365. {
  1366. struct omap_mcbsp_platform_data *pdata = mcbsp->pdata;
  1367. struct omap_mcbsp_st_data *st_data;
  1368. int err;
  1369. st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
  1370. if (!st_data) {
  1371. err = -ENOMEM;
  1372. goto err1;
  1373. }
  1374. st_data->io_base_st = ioremap(pdata->phys_base_st, SZ_4K);
  1375. if (!st_data->io_base_st) {
  1376. err = -ENOMEM;
  1377. goto err2;
  1378. }
  1379. err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1380. if (err)
  1381. goto err3;
  1382. mcbsp->st_data = st_data;
  1383. return 0;
  1384. err3:
  1385. iounmap(st_data->io_base_st);
  1386. err2:
  1387. kfree(st_data);
  1388. err1:
  1389. return err;
  1390. }
  1391. static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
  1392. {
  1393. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1394. if (st_data) {
  1395. sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1396. iounmap(st_data->io_base_st);
  1397. kfree(st_data);
  1398. }
  1399. }
  1400. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
  1401. {
  1402. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  1403. if (cpu_is_omap34xx()) {
  1404. /*
  1405. * Initially configure the maximum thresholds to a safe value.
  1406. * The McBSP FIFO usage with these values should not go under
  1407. * 16 locations.
  1408. * If the whole FIFO without safety buffer is used, than there
  1409. * is a possibility that the DMA will be not able to push the
  1410. * new data on time, causing channel shifts in runtime.
  1411. */
  1412. mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
  1413. mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
  1414. /*
  1415. * REVISIT: Set dmap_op_mode to THRESHOLD as default
  1416. * for mcbsp2 instances.
  1417. */
  1418. if (omap_additional_add(mcbsp->dev))
  1419. dev_warn(mcbsp->dev,
  1420. "Unable to create additional controls\n");
  1421. if (mcbsp->id == 2 || mcbsp->id == 3)
  1422. if (omap_st_add(mcbsp))
  1423. dev_warn(mcbsp->dev,
  1424. "Unable to create sidetone controls\n");
  1425. } else {
  1426. mcbsp->max_tx_thres = -EINVAL;
  1427. mcbsp->max_rx_thres = -EINVAL;
  1428. }
  1429. }
  1430. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
  1431. {
  1432. if (cpu_is_omap34xx()) {
  1433. omap_additional_remove(mcbsp->dev);
  1434. if (mcbsp->id == 2 || mcbsp->id == 3)
  1435. omap_st_remove(mcbsp);
  1436. }
  1437. }
  1438. #else
  1439. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
  1440. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
  1441. #endif /* CONFIG_ARCH_OMAP3 */
  1442. /*
  1443. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  1444. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  1445. */
  1446. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  1447. {
  1448. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  1449. struct omap_mcbsp *mcbsp;
  1450. int id = pdev->id - 1;
  1451. int ret = 0;
  1452. if (!pdata) {
  1453. dev_err(&pdev->dev, "McBSP device initialized without"
  1454. "platform data\n");
  1455. ret = -EINVAL;
  1456. goto exit;
  1457. }
  1458. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  1459. if (id >= omap_mcbsp_count) {
  1460. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  1461. ret = -EINVAL;
  1462. goto exit;
  1463. }
  1464. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  1465. if (!mcbsp) {
  1466. ret = -ENOMEM;
  1467. goto exit;
  1468. }
  1469. spin_lock_init(&mcbsp->lock);
  1470. mcbsp->id = id + 1;
  1471. mcbsp->free = 1;
  1472. mcbsp->dma_tx_lch = -1;
  1473. mcbsp->dma_rx_lch = -1;
  1474. mcbsp->phys_base = pdata->phys_base;
  1475. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  1476. if (!mcbsp->io_base) {
  1477. ret = -ENOMEM;
  1478. goto err_ioremap;
  1479. }
  1480. /* Default I/O is IRQ based */
  1481. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  1482. mcbsp->tx_irq = pdata->tx_irq;
  1483. mcbsp->rx_irq = pdata->rx_irq;
  1484. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  1485. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  1486. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  1487. if (IS_ERR(mcbsp->iclk)) {
  1488. ret = PTR_ERR(mcbsp->iclk);
  1489. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  1490. goto err_iclk;
  1491. }
  1492. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  1493. if (IS_ERR(mcbsp->fclk)) {
  1494. ret = PTR_ERR(mcbsp->fclk);
  1495. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  1496. goto err_fclk;
  1497. }
  1498. mcbsp->pdata = pdata;
  1499. mcbsp->dev = &pdev->dev;
  1500. mcbsp_ptr[id] = mcbsp;
  1501. platform_set_drvdata(pdev, mcbsp);
  1502. /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
  1503. omap34xx_device_init(mcbsp);
  1504. return 0;
  1505. err_fclk:
  1506. clk_put(mcbsp->iclk);
  1507. err_iclk:
  1508. iounmap(mcbsp->io_base);
  1509. err_ioremap:
  1510. kfree(mcbsp);
  1511. exit:
  1512. return ret;
  1513. }
  1514. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  1515. {
  1516. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  1517. platform_set_drvdata(pdev, NULL);
  1518. if (mcbsp) {
  1519. if (mcbsp->pdata && mcbsp->pdata->ops &&
  1520. mcbsp->pdata->ops->free)
  1521. mcbsp->pdata->ops->free(mcbsp->id);
  1522. omap34xx_device_exit(mcbsp);
  1523. clk_disable(mcbsp->fclk);
  1524. clk_disable(mcbsp->iclk);
  1525. clk_put(mcbsp->fclk);
  1526. clk_put(mcbsp->iclk);
  1527. iounmap(mcbsp->io_base);
  1528. mcbsp->fclk = NULL;
  1529. mcbsp->iclk = NULL;
  1530. mcbsp->free = 0;
  1531. mcbsp->dev = NULL;
  1532. }
  1533. return 0;
  1534. }
  1535. static struct platform_driver omap_mcbsp_driver = {
  1536. .probe = omap_mcbsp_probe,
  1537. .remove = __devexit_p(omap_mcbsp_remove),
  1538. .driver = {
  1539. .name = "omap-mcbsp",
  1540. },
  1541. };
  1542. int __init omap_mcbsp_init(void)
  1543. {
  1544. /* Register the McBSP driver */
  1545. return platform_driver_register(&omap_mcbsp_driver);
  1546. }