pci-me.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. *
  3. * Intel Management Engine Interface (Intel MEI) Linux driver
  4. * Copyright (c) 2003-2012, Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/device.h>
  21. #include <linux/fs.h>
  22. #include <linux/errno.h>
  23. #include <linux/types.h>
  24. #include <linux/fcntl.h>
  25. #include <linux/aio.h>
  26. #include <linux/pci.h>
  27. #include <linux/poll.h>
  28. #include <linux/init.h>
  29. #include <linux/ioctl.h>
  30. #include <linux/cdev.h>
  31. #include <linux/sched.h>
  32. #include <linux/uuid.h>
  33. #include <linux/compat.h>
  34. #include <linux/jiffies.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/miscdevice.h>
  37. #include <linux/mei.h>
  38. #include "mei_dev.h"
  39. #include "hw-me.h"
  40. #include "client.h"
  41. /* AMT device is a singleton on the platform */
  42. static struct pci_dev *mei_pdev;
  43. /* mei_pci_tbl - PCI Device ID Table */
  44. static DEFINE_PCI_DEVICE_TABLE(mei_me_pci_tbl) = {
  45. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_82946GZ)},
  46. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_82G35)},
  47. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_82Q965)},
  48. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_82G965)},
  49. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_82GM965)},
  50. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_82GME965)},
  51. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9_82Q35)},
  52. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9_82G33)},
  53. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9_82Q33)},
  54. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9_82X38)},
  55. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9_3200)},
  56. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9_6)},
  57. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9_7)},
  58. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9_8)},
  59. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9_9)},
  60. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9_10)},
  61. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9M_1)},
  62. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9M_2)},
  63. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9M_3)},
  64. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH9M_4)},
  65. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH10_1)},
  66. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH10_2)},
  67. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH10_3)},
  68. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_ICH10_4)},
  69. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_IBXPK_1)},
  70. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_IBXPK_2)},
  71. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_CPT_1)},
  72. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_PBG_1)},
  73. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_PPT_1)},
  74. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_PPT_2)},
  75. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_PPT_3)},
  76. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_LPT)},
  77. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, MEI_DEV_ID_LPT_LP)},
  78. /* required last entry */
  79. {0, }
  80. };
  81. MODULE_DEVICE_TABLE(pci, mei_me_pci_tbl);
  82. static DEFINE_MUTEX(mei_mutex);
  83. /**
  84. * mei_quirk_probe - probe for devices that doesn't valid ME interface
  85. * @pdev: PCI device structure
  86. * @ent: entry into pci_device_table
  87. *
  88. * returns true if ME Interface is valid, false otherwise
  89. */
  90. static bool mei_me_quirk_probe(struct pci_dev *pdev,
  91. const struct pci_device_id *ent)
  92. {
  93. u32 reg;
  94. if (ent->device == MEI_DEV_ID_PBG_1) {
  95. pci_read_config_dword(pdev, 0x48, &reg);
  96. /* make sure that bit 9 is up and bit 10 is down */
  97. if ((reg & 0x600) == 0x200) {
  98. dev_info(&pdev->dev, "Device doesn't have valid ME Interface\n");
  99. return false;
  100. }
  101. }
  102. return true;
  103. }
  104. /**
  105. * mei_probe - Device Initialization Routine
  106. *
  107. * @pdev: PCI device structure
  108. * @ent: entry in kcs_pci_tbl
  109. *
  110. * returns 0 on success, <0 on failure.
  111. */
  112. static int mei_me_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  113. {
  114. struct mei_device *dev;
  115. struct mei_me_hw *hw;
  116. int err;
  117. mutex_lock(&mei_mutex);
  118. if (!mei_me_quirk_probe(pdev, ent)) {
  119. err = -ENODEV;
  120. goto end;
  121. }
  122. if (mei_pdev) {
  123. err = -EEXIST;
  124. goto end;
  125. }
  126. /* enable pci dev */
  127. err = pci_enable_device(pdev);
  128. if (err) {
  129. dev_err(&pdev->dev, "failed to enable pci device.\n");
  130. goto end;
  131. }
  132. /* set PCI host mastering */
  133. pci_set_master(pdev);
  134. /* pci request regions for mei driver */
  135. err = pci_request_regions(pdev, KBUILD_MODNAME);
  136. if (err) {
  137. dev_err(&pdev->dev, "failed to get pci regions.\n");
  138. goto disable_device;
  139. }
  140. /* allocates and initializes the mei dev structure */
  141. dev = mei_me_dev_init(pdev);
  142. if (!dev) {
  143. err = -ENOMEM;
  144. goto release_regions;
  145. }
  146. hw = to_me_hw(dev);
  147. /* mapping IO device memory */
  148. hw->mem_addr = pci_iomap(pdev, 0, 0);
  149. if (!hw->mem_addr) {
  150. dev_err(&pdev->dev, "mapping I/O device memory failure.\n");
  151. err = -ENOMEM;
  152. goto free_device;
  153. }
  154. pci_enable_msi(pdev);
  155. /* request and enable interrupt */
  156. if (pci_dev_msi_enabled(pdev))
  157. err = request_threaded_irq(pdev->irq,
  158. NULL,
  159. mei_me_irq_thread_handler,
  160. IRQF_ONESHOT, KBUILD_MODNAME, dev);
  161. else
  162. err = request_threaded_irq(pdev->irq,
  163. mei_me_irq_quick_handler,
  164. mei_me_irq_thread_handler,
  165. IRQF_SHARED, KBUILD_MODNAME, dev);
  166. if (err) {
  167. dev_err(&pdev->dev, "request_threaded_irq failure. irq = %d\n",
  168. pdev->irq);
  169. goto disable_msi;
  170. }
  171. if (mei_start(dev)) {
  172. dev_err(&pdev->dev, "init hw failure.\n");
  173. err = -ENODEV;
  174. goto release_irq;
  175. }
  176. err = mei_register(&pdev->dev);
  177. if (err)
  178. goto release_irq;
  179. mei_pdev = pdev;
  180. pci_set_drvdata(pdev, dev);
  181. schedule_delayed_work(&dev->timer_work, HZ);
  182. mutex_unlock(&mei_mutex);
  183. pr_debug("initialization successful.\n");
  184. return 0;
  185. release_irq:
  186. mei_disable_interrupts(dev);
  187. flush_scheduled_work();
  188. free_irq(pdev->irq, dev);
  189. disable_msi:
  190. pci_disable_msi(pdev);
  191. pci_iounmap(pdev, hw->mem_addr);
  192. free_device:
  193. kfree(dev);
  194. release_regions:
  195. pci_release_regions(pdev);
  196. disable_device:
  197. pci_disable_device(pdev);
  198. end:
  199. mutex_unlock(&mei_mutex);
  200. dev_err(&pdev->dev, "initialization failed.\n");
  201. return err;
  202. }
  203. /**
  204. * mei_remove - Device Removal Routine
  205. *
  206. * @pdev: PCI device structure
  207. *
  208. * mei_remove is called by the PCI subsystem to alert the driver
  209. * that it should release a PCI device.
  210. */
  211. static void mei_me_remove(struct pci_dev *pdev)
  212. {
  213. struct mei_device *dev;
  214. struct mei_me_hw *hw;
  215. if (mei_pdev != pdev)
  216. return;
  217. dev = pci_get_drvdata(pdev);
  218. if (!dev)
  219. return;
  220. hw = to_me_hw(dev);
  221. dev_err(&pdev->dev, "stop\n");
  222. mei_stop(dev);
  223. mei_pdev = NULL;
  224. /* disable interrupts */
  225. mei_disable_interrupts(dev);
  226. free_irq(pdev->irq, dev);
  227. pci_disable_msi(pdev);
  228. pci_set_drvdata(pdev, NULL);
  229. if (hw->mem_addr)
  230. pci_iounmap(pdev, hw->mem_addr);
  231. kfree(dev);
  232. pci_release_regions(pdev);
  233. pci_disable_device(pdev);
  234. mei_deregister();
  235. }
  236. #ifdef CONFIG_PM
  237. static int mei_me_pci_suspend(struct device *device)
  238. {
  239. struct pci_dev *pdev = to_pci_dev(device);
  240. struct mei_device *dev = pci_get_drvdata(pdev);
  241. if (!dev)
  242. return -ENODEV;
  243. dev_err(&pdev->dev, "suspend\n");
  244. mei_stop(dev);
  245. mei_disable_interrupts(dev);
  246. free_irq(pdev->irq, dev);
  247. pci_disable_msi(pdev);
  248. return 0;
  249. }
  250. static int mei_me_pci_resume(struct device *device)
  251. {
  252. struct pci_dev *pdev = to_pci_dev(device);
  253. struct mei_device *dev;
  254. int err;
  255. dev = pci_get_drvdata(pdev);
  256. if (!dev)
  257. return -ENODEV;
  258. pci_enable_msi(pdev);
  259. /* request and enable interrupt */
  260. if (pci_dev_msi_enabled(pdev))
  261. err = request_threaded_irq(pdev->irq,
  262. NULL,
  263. mei_me_irq_thread_handler,
  264. IRQF_ONESHOT, KBUILD_MODNAME, dev);
  265. else
  266. err = request_threaded_irq(pdev->irq,
  267. mei_me_irq_quick_handler,
  268. mei_me_irq_thread_handler,
  269. IRQF_SHARED, KBUILD_MODNAME, dev);
  270. if (err) {
  271. dev_err(&pdev->dev, "request_threaded_irq failed: irq = %d.\n",
  272. pdev->irq);
  273. return err;
  274. }
  275. mutex_lock(&dev->device_lock);
  276. dev->dev_state = MEI_DEV_POWER_UP;
  277. mei_reset(dev, 1);
  278. mutex_unlock(&dev->device_lock);
  279. /* Start timer if stopped in suspend */
  280. schedule_delayed_work(&dev->timer_work, HZ);
  281. return err;
  282. }
  283. static SIMPLE_DEV_PM_OPS(mei_me_pm_ops, mei_me_pci_suspend, mei_me_pci_resume);
  284. #define MEI_ME_PM_OPS (&mei_me_pm_ops)
  285. #else
  286. #define MEI_ME_PM_OPS NULL
  287. #endif /* CONFIG_PM */
  288. /*
  289. * PCI driver structure
  290. */
  291. static struct pci_driver mei_me_driver = {
  292. .name = KBUILD_MODNAME,
  293. .id_table = mei_me_pci_tbl,
  294. .probe = mei_me_probe,
  295. .remove = mei_me_remove,
  296. .shutdown = mei_me_remove,
  297. .driver.pm = MEI_ME_PM_OPS,
  298. };
  299. module_pci_driver(mei_me_driver);
  300. MODULE_AUTHOR("Intel Corporation");
  301. MODULE_DESCRIPTION("Intel(R) Management Engine Interface");
  302. MODULE_LICENSE("GPL v2");