sram.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. /*
  2. * linux/arch/arm/plat-omap/sram.c
  3. *
  4. * OMAP SRAM detection and management
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009-2012 Texas Instruments
  10. * Added OMAP4/5 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #undef DEBUG
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <asm/tlb.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/mach/map.h>
  24. #include <plat/sram.h>
  25. #include <plat/cpu.h>
  26. #include "sram.h"
  27. /* XXX These "sideways" includes will disappear when sram.c becomes a driver */
  28. #include "../mach-omap2/iomap.h"
  29. #include "../mach-omap2/prm2xxx_3xxx.h"
  30. #include "../mach-omap2/sdrc.h"
  31. #define OMAP1_SRAM_PA 0x20000000
  32. #define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
  33. #define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
  34. #ifdef CONFIG_OMAP4_ERRATA_I688
  35. #define OMAP4_SRAM_PUB_PA OMAP4_SRAM_PA
  36. #else
  37. #define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
  38. #endif
  39. #define OMAP5_SRAM_PA 0x40300000
  40. #if defined(CONFIG_ARCH_OMAP2PLUS)
  41. #define SRAM_BOOTLOADER_SZ 0x00
  42. #else
  43. #define SRAM_BOOTLOADER_SZ 0x80
  44. #endif
  45. #define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
  46. #define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
  47. #define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
  48. #define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
  49. #define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
  50. #define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
  51. #define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
  52. #define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
  53. #define GP_DEVICE 0x300
  54. #define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
  55. static unsigned long omap_sram_start;
  56. static void __iomem *omap_sram_base;
  57. static unsigned long omap_sram_size;
  58. static void __iomem *omap_sram_ceil;
  59. /*
  60. * Depending on the target RAMFS firewall setup, the public usable amount of
  61. * SRAM varies. The default accessible size for all device types is 2k. A GP
  62. * device allows ARM11 but not other initiators for full size. This
  63. * functionality seems ok until some nice security API happens.
  64. */
  65. static int is_sram_locked(void)
  66. {
  67. if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
  68. /* RAMFW: R/W access to all initiators for all qualifier sets */
  69. if (cpu_is_omap242x()) {
  70. __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
  71. __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
  72. __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
  73. }
  74. if (cpu_is_omap34xx()) {
  75. __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
  76. __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
  77. __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
  78. __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
  79. __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
  80. }
  81. return 0;
  82. } else
  83. return 1; /* assume locked with no PPA or security driver */
  84. }
  85. /*
  86. * The amount of SRAM depends on the core type.
  87. * Note that we cannot try to test for SRAM here because writes
  88. * to secure SRAM will hang the system. Also the SRAM is not
  89. * yet mapped at this point.
  90. */
  91. static void __init omap_detect_sram(void)
  92. {
  93. if (cpu_class_is_omap2()) {
  94. if (is_sram_locked()) {
  95. if (cpu_is_omap34xx()) {
  96. omap_sram_start = OMAP3_SRAM_PUB_PA;
  97. if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
  98. (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
  99. omap_sram_size = 0x7000; /* 28K */
  100. } else {
  101. omap_sram_size = 0x8000; /* 32K */
  102. }
  103. } else if (cpu_is_omap44xx()) {
  104. omap_sram_start = OMAP4_SRAM_PUB_PA;
  105. omap_sram_size = 0xa000; /* 40K */
  106. } else if (soc_is_omap54xx()) {
  107. omap_sram_start = OMAP5_SRAM_PA;
  108. omap_sram_size = SZ_128K; /* 128KB */
  109. } else {
  110. omap_sram_start = OMAP2_SRAM_PUB_PA;
  111. omap_sram_size = 0x800; /* 2K */
  112. }
  113. } else {
  114. if (soc_is_am33xx()) {
  115. omap_sram_start = AM33XX_SRAM_PA;
  116. omap_sram_size = 0x10000; /* 64K */
  117. } else if (cpu_is_omap34xx()) {
  118. omap_sram_start = OMAP3_SRAM_PA;
  119. omap_sram_size = 0x10000; /* 64K */
  120. } else if (cpu_is_omap44xx()) {
  121. omap_sram_start = OMAP4_SRAM_PA;
  122. omap_sram_size = 0xe000; /* 56K */
  123. } else if (soc_is_omap54xx()) {
  124. omap_sram_start = OMAP5_SRAM_PA;
  125. omap_sram_size = SZ_128K; /* 128KB */
  126. } else {
  127. omap_sram_start = OMAP2_SRAM_PA;
  128. if (cpu_is_omap242x())
  129. omap_sram_size = 0xa0000; /* 640K */
  130. else if (cpu_is_omap243x())
  131. omap_sram_size = 0x10000; /* 64K */
  132. }
  133. }
  134. } else {
  135. omap_sram_start = OMAP1_SRAM_PA;
  136. if (cpu_is_omap7xx())
  137. omap_sram_size = 0x32000; /* 200K */
  138. else if (cpu_is_omap15xx())
  139. omap_sram_size = 0x30000; /* 192K */
  140. else if (cpu_is_omap1610() || cpu_is_omap1611() ||
  141. cpu_is_omap1621() || cpu_is_omap1710())
  142. omap_sram_size = 0x4000; /* 16K */
  143. else {
  144. pr_err("Could not detect SRAM size\n");
  145. omap_sram_size = 0x4000;
  146. }
  147. }
  148. }
  149. /*
  150. * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
  151. */
  152. static void __init omap_map_sram(void)
  153. {
  154. int cached = 1;
  155. if (omap_sram_size == 0)
  156. return;
  157. #ifdef CONFIG_OMAP4_ERRATA_I688
  158. omap_sram_start += PAGE_SIZE;
  159. omap_sram_size -= SZ_16K;
  160. #endif
  161. if (cpu_is_omap34xx()) {
  162. /*
  163. * SRAM must be marked as non-cached on OMAP3 since the
  164. * CORE DPLL M2 divider change code (in SRAM) runs with the
  165. * SDRAM controller disabled, and if it is marked cached,
  166. * the ARM may attempt to write cache lines back to SDRAM
  167. * which will cause the system to hang.
  168. */
  169. cached = 0;
  170. }
  171. omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
  172. omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
  173. cached);
  174. if (!omap_sram_base) {
  175. pr_err("SRAM: Could not map\n");
  176. return;
  177. }
  178. omap_sram_ceil = omap_sram_base + omap_sram_size;
  179. /*
  180. * Looks like we need to preserve some bootloader code at the
  181. * beginning of SRAM for jumping to flash for reboot to work...
  182. */
  183. memset_io(omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
  184. omap_sram_size - SRAM_BOOTLOADER_SZ);
  185. }
  186. /*
  187. * Memory allocator for SRAM: calculates the new ceiling address
  188. * for pushing a function using the fncpy API.
  189. *
  190. * Note that fncpy requires the returned address to be aligned
  191. * to an 8-byte boundary.
  192. */
  193. void *omap_sram_push_address(unsigned long size)
  194. {
  195. unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;
  196. available = omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ);
  197. if (size > available) {
  198. pr_err("Not enough space in SRAM\n");
  199. return NULL;
  200. }
  201. new_ceil -= size;
  202. new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
  203. omap_sram_ceil = IOMEM(new_ceil);
  204. return (void *)omap_sram_ceil;
  205. }
  206. #ifdef CONFIG_ARCH_OMAP1
  207. static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
  208. void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
  209. {
  210. BUG_ON(!_omap_sram_reprogram_clock);
  211. /* On 730, bit 13 must always be 1 */
  212. if (cpu_is_omap7xx())
  213. ckctl |= 0x2000;
  214. _omap_sram_reprogram_clock(dpllctl, ckctl);
  215. }
  216. static int __init omap1_sram_init(void)
  217. {
  218. _omap_sram_reprogram_clock =
  219. omap_sram_push(omap1_sram_reprogram_clock,
  220. omap1_sram_reprogram_clock_sz);
  221. return 0;
  222. }
  223. #else
  224. #define omap1_sram_init() do {} while (0)
  225. #endif
  226. #if defined(CONFIG_ARCH_OMAP2)
  227. static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  228. u32 base_cs, u32 force_unlock);
  229. void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  230. u32 base_cs, u32 force_unlock)
  231. {
  232. BUG_ON(!_omap2_sram_ddr_init);
  233. _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
  234. base_cs, force_unlock);
  235. }
  236. static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
  237. u32 mem_type);
  238. void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
  239. {
  240. BUG_ON(!_omap2_sram_reprogram_sdrc);
  241. _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
  242. }
  243. static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
  244. u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
  245. {
  246. BUG_ON(!_omap2_set_prcm);
  247. return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
  248. }
  249. #endif
  250. #ifdef CONFIG_SOC_OMAP2420
  251. static int __init omap242x_sram_init(void)
  252. {
  253. _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
  254. omap242x_sram_ddr_init_sz);
  255. _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
  256. omap242x_sram_reprogram_sdrc_sz);
  257. _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
  258. omap242x_sram_set_prcm_sz);
  259. return 0;
  260. }
  261. #else
  262. static inline int omap242x_sram_init(void)
  263. {
  264. return 0;
  265. }
  266. #endif
  267. #ifdef CONFIG_SOC_OMAP2430
  268. static int __init omap243x_sram_init(void)
  269. {
  270. _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
  271. omap243x_sram_ddr_init_sz);
  272. _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
  273. omap243x_sram_reprogram_sdrc_sz);
  274. _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
  275. omap243x_sram_set_prcm_sz);
  276. return 0;
  277. }
  278. #else
  279. static inline int omap243x_sram_init(void)
  280. {
  281. return 0;
  282. }
  283. #endif
  284. #ifdef CONFIG_ARCH_OMAP3
  285. static u32 (*_omap3_sram_configure_core_dpll)(
  286. u32 m2, u32 unlock_dll, u32 f, u32 inc,
  287. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  288. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  289. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  290. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
  291. u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
  292. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  293. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  294. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  295. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
  296. {
  297. BUG_ON(!_omap3_sram_configure_core_dpll);
  298. return _omap3_sram_configure_core_dpll(
  299. m2, unlock_dll, f, inc,
  300. sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
  301. sdrc_actim_ctrl_b_0, sdrc_mr_0,
  302. sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
  303. sdrc_actim_ctrl_b_1, sdrc_mr_1);
  304. }
  305. void omap3_sram_restore_context(void)
  306. {
  307. omap_sram_ceil = omap_sram_base + omap_sram_size;
  308. _omap3_sram_configure_core_dpll =
  309. omap_sram_push(omap3_sram_configure_core_dpll,
  310. omap3_sram_configure_core_dpll_sz);
  311. omap_push_sram_idle();
  312. }
  313. static inline int omap34xx_sram_init(void)
  314. {
  315. omap3_sram_restore_context();
  316. return 0;
  317. }
  318. #else
  319. static inline int omap34xx_sram_init(void)
  320. {
  321. return 0;
  322. }
  323. #endif /* CONFIG_ARCH_OMAP3 */
  324. static inline int am33xx_sram_init(void)
  325. {
  326. return 0;
  327. }
  328. int __init omap_sram_init(void)
  329. {
  330. omap_detect_sram();
  331. omap_map_sram();
  332. if (!(cpu_class_is_omap2()))
  333. omap1_sram_init();
  334. else if (cpu_is_omap242x())
  335. omap242x_sram_init();
  336. else if (cpu_is_omap2430())
  337. omap243x_sram_init();
  338. else if (soc_is_am33xx())
  339. am33xx_sram_init();
  340. else if (cpu_is_omap34xx())
  341. omap34xx_sram_init();
  342. return 0;
  343. }