clock.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static unsigned long xtal;
  31. static struct clksrc_clk clk_mout_apll = {
  32. .clk = {
  33. .name = "mout_apll",
  34. },
  35. .sources = &clk_src_apll,
  36. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  37. };
  38. static struct clksrc_clk clk_mout_epll = {
  39. .clk = {
  40. .name = "mout_epll",
  41. },
  42. .sources = &clk_src_epll,
  43. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  44. };
  45. static struct clksrc_clk clk_mout_mpll = {
  46. .clk = {
  47. .name = "mout_mpll",
  48. },
  49. .sources = &clk_src_mpll,
  50. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  51. };
  52. static struct clk *clkset_armclk_list[] = {
  53. [0] = &clk_mout_apll.clk,
  54. [1] = &clk_mout_mpll.clk,
  55. };
  56. static struct clksrc_sources clkset_armclk = {
  57. .sources = clkset_armclk_list,
  58. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  59. };
  60. static struct clksrc_clk clk_armclk = {
  61. .clk = {
  62. .name = "armclk",
  63. },
  64. .sources = &clkset_armclk,
  65. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  66. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  67. };
  68. static struct clksrc_clk clk_hclk_msys = {
  69. .clk = {
  70. .name = "hclk_msys",
  71. .parent = &clk_armclk.clk,
  72. },
  73. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  74. };
  75. static struct clksrc_clk clk_pclk_msys = {
  76. .clk = {
  77. .name = "pclk_msys",
  78. .parent = &clk_hclk_msys.clk,
  79. },
  80. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  81. };
  82. static struct clksrc_clk clk_sclk_a2m = {
  83. .clk = {
  84. .name = "sclk_a2m",
  85. .parent = &clk_mout_apll.clk,
  86. },
  87. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  88. };
  89. static struct clk *clkset_hclk_sys_list[] = {
  90. [0] = &clk_mout_mpll.clk,
  91. [1] = &clk_sclk_a2m.clk,
  92. };
  93. static struct clksrc_sources clkset_hclk_sys = {
  94. .sources = clkset_hclk_sys_list,
  95. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  96. };
  97. static struct clksrc_clk clk_hclk_dsys = {
  98. .clk = {
  99. .name = "hclk_dsys",
  100. },
  101. .sources = &clkset_hclk_sys,
  102. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  103. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  104. };
  105. static struct clksrc_clk clk_pclk_dsys = {
  106. .clk = {
  107. .name = "pclk_dsys",
  108. .parent = &clk_hclk_dsys.clk,
  109. },
  110. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  111. };
  112. static struct clksrc_clk clk_hclk_psys = {
  113. .clk = {
  114. .name = "hclk_psys",
  115. },
  116. .sources = &clkset_hclk_sys,
  117. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  118. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  119. };
  120. static struct clksrc_clk clk_pclk_psys = {
  121. .clk = {
  122. .name = "pclk_psys",
  123. .parent = &clk_hclk_psys.clk,
  124. },
  125. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  126. };
  127. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  128. {
  129. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  130. }
  131. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  132. {
  133. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  134. }
  135. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  136. {
  137. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  138. }
  139. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  140. {
  141. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  142. }
  143. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  144. {
  145. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  146. }
  147. static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
  148. {
  149. return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
  150. }
  151. static struct clk clk_sclk_hdmi27m = {
  152. .name = "sclk_hdmi27m",
  153. .rate = 27000000,
  154. };
  155. static struct clk clk_sclk_hdmiphy = {
  156. .name = "sclk_hdmiphy",
  157. };
  158. static struct clk clk_sclk_usbphy0 = {
  159. .name = "sclk_usbphy0",
  160. };
  161. static struct clk clk_sclk_usbphy1 = {
  162. .name = "sclk_usbphy1",
  163. };
  164. static struct clk clk_pcmcdclk0 = {
  165. .name = "pcmcdclk",
  166. };
  167. static struct clk clk_pcmcdclk1 = {
  168. .name = "pcmcdclk",
  169. };
  170. static struct clk clk_pcmcdclk2 = {
  171. .name = "pcmcdclk",
  172. };
  173. static struct clk *clkset_vpllsrc_list[] = {
  174. [0] = &clk_fin_vpll,
  175. [1] = &clk_sclk_hdmi27m,
  176. };
  177. static struct clksrc_sources clkset_vpllsrc = {
  178. .sources = clkset_vpllsrc_list,
  179. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  180. };
  181. static struct clksrc_clk clk_vpllsrc = {
  182. .clk = {
  183. .name = "vpll_src",
  184. .enable = s5pv210_clk_mask0_ctrl,
  185. .ctrlbit = (1 << 7),
  186. },
  187. .sources = &clkset_vpllsrc,
  188. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  189. };
  190. static struct clk *clkset_sclk_vpll_list[] = {
  191. [0] = &clk_vpllsrc.clk,
  192. [1] = &clk_fout_vpll,
  193. };
  194. static struct clksrc_sources clkset_sclk_vpll = {
  195. .sources = clkset_sclk_vpll_list,
  196. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  197. };
  198. static struct clksrc_clk clk_sclk_vpll = {
  199. .clk = {
  200. .name = "sclk_vpll",
  201. },
  202. .sources = &clkset_sclk_vpll,
  203. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  204. };
  205. static struct clk *clkset_moutdmc0src_list[] = {
  206. [0] = &clk_sclk_a2m.clk,
  207. [1] = &clk_mout_mpll.clk,
  208. [2] = NULL,
  209. [3] = NULL,
  210. };
  211. static struct clksrc_sources clkset_moutdmc0src = {
  212. .sources = clkset_moutdmc0src_list,
  213. .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
  214. };
  215. static struct clksrc_clk clk_mout_dmc0 = {
  216. .clk = {
  217. .name = "mout_dmc0",
  218. },
  219. .sources = &clkset_moutdmc0src,
  220. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  221. };
  222. static struct clksrc_clk clk_sclk_dmc0 = {
  223. .clk = {
  224. .name = "sclk_dmc0",
  225. .parent = &clk_mout_dmc0.clk,
  226. },
  227. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  228. };
  229. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  230. {
  231. return clk_get_rate(clk->parent) / 2;
  232. }
  233. static struct clk_ops clk_hclk_imem_ops = {
  234. .get_rate = s5pv210_clk_imem_get_rate,
  235. };
  236. static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
  237. {
  238. return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  239. }
  240. static struct clk_ops clk_fout_apll_ops = {
  241. .get_rate = s5pv210_clk_fout_apll_get_rate,
  242. };
  243. static struct clk init_clocks_off[] = {
  244. {
  245. .name = "pdma",
  246. .devname = "s3c-pl330.0",
  247. .parent = &clk_hclk_psys.clk,
  248. .enable = s5pv210_clk_ip0_ctrl,
  249. .ctrlbit = (1 << 3),
  250. }, {
  251. .name = "pdma",
  252. .devname = "s3c-pl330.1",
  253. .parent = &clk_hclk_psys.clk,
  254. .enable = s5pv210_clk_ip0_ctrl,
  255. .ctrlbit = (1 << 4),
  256. }, {
  257. .name = "rot",
  258. .parent = &clk_hclk_dsys.clk,
  259. .enable = s5pv210_clk_ip0_ctrl,
  260. .ctrlbit = (1<<29),
  261. }, {
  262. .name = "fimc",
  263. .devname = "s5pv210-fimc.0",
  264. .parent = &clk_hclk_dsys.clk,
  265. .enable = s5pv210_clk_ip0_ctrl,
  266. .ctrlbit = (1 << 24),
  267. }, {
  268. .name = "fimc",
  269. .devname = "s5pv210-fimc.1",
  270. .parent = &clk_hclk_dsys.clk,
  271. .enable = s5pv210_clk_ip0_ctrl,
  272. .ctrlbit = (1 << 25),
  273. }, {
  274. .name = "fimc",
  275. .devname = "s5pv210-fimc.2",
  276. .parent = &clk_hclk_dsys.clk,
  277. .enable = s5pv210_clk_ip0_ctrl,
  278. .ctrlbit = (1 << 26),
  279. }, {
  280. .name = "otg",
  281. .parent = &clk_hclk_psys.clk,
  282. .enable = s5pv210_clk_ip1_ctrl,
  283. .ctrlbit = (1<<16),
  284. }, {
  285. .name = "usb-host",
  286. .parent = &clk_hclk_psys.clk,
  287. .enable = s5pv210_clk_ip1_ctrl,
  288. .ctrlbit = (1<<17),
  289. }, {
  290. .name = "lcd",
  291. .parent = &clk_hclk_dsys.clk,
  292. .enable = s5pv210_clk_ip1_ctrl,
  293. .ctrlbit = (1<<0),
  294. }, {
  295. .name = "cfcon",
  296. .parent = &clk_hclk_psys.clk,
  297. .enable = s5pv210_clk_ip1_ctrl,
  298. .ctrlbit = (1<<25),
  299. }, {
  300. .name = "hsmmc",
  301. .devname = "s3c-sdhci.0",
  302. .parent = &clk_hclk_psys.clk,
  303. .enable = s5pv210_clk_ip2_ctrl,
  304. .ctrlbit = (1<<16),
  305. }, {
  306. .name = "hsmmc",
  307. .devname = "s3c-sdhci.1",
  308. .parent = &clk_hclk_psys.clk,
  309. .enable = s5pv210_clk_ip2_ctrl,
  310. .ctrlbit = (1<<17),
  311. }, {
  312. .name = "hsmmc",
  313. .devname = "s3c-sdhci.2",
  314. .parent = &clk_hclk_psys.clk,
  315. .enable = s5pv210_clk_ip2_ctrl,
  316. .ctrlbit = (1<<18),
  317. }, {
  318. .name = "hsmmc",
  319. .devname = "s3c-sdhci.3",
  320. .parent = &clk_hclk_psys.clk,
  321. .enable = s5pv210_clk_ip2_ctrl,
  322. .ctrlbit = (1<<19),
  323. }, {
  324. .name = "systimer",
  325. .parent = &clk_pclk_psys.clk,
  326. .enable = s5pv210_clk_ip3_ctrl,
  327. .ctrlbit = (1<<16),
  328. }, {
  329. .name = "watchdog",
  330. .parent = &clk_pclk_psys.clk,
  331. .enable = s5pv210_clk_ip3_ctrl,
  332. .ctrlbit = (1<<22),
  333. }, {
  334. .name = "rtc",
  335. .parent = &clk_pclk_psys.clk,
  336. .enable = s5pv210_clk_ip3_ctrl,
  337. .ctrlbit = (1<<15),
  338. }, {
  339. .name = "i2c",
  340. .devname = "s3c2440-i2c.0",
  341. .parent = &clk_pclk_psys.clk,
  342. .enable = s5pv210_clk_ip3_ctrl,
  343. .ctrlbit = (1<<7),
  344. }, {
  345. .name = "i2c",
  346. .devname = "s3c2440-i2c.1",
  347. .parent = &clk_pclk_psys.clk,
  348. .enable = s5pv210_clk_ip3_ctrl,
  349. .ctrlbit = (1 << 10),
  350. }, {
  351. .name = "i2c",
  352. .devname = "s3c2440-i2c.2",
  353. .parent = &clk_pclk_psys.clk,
  354. .enable = s5pv210_clk_ip3_ctrl,
  355. .ctrlbit = (1<<9),
  356. }, {
  357. .name = "spi",
  358. .devname = "s3c64xx-spi.0",
  359. .parent = &clk_pclk_psys.clk,
  360. .enable = s5pv210_clk_ip3_ctrl,
  361. .ctrlbit = (1<<12),
  362. }, {
  363. .name = "spi",
  364. .devname = "s3c64xx-spi.1",
  365. .parent = &clk_pclk_psys.clk,
  366. .enable = s5pv210_clk_ip3_ctrl,
  367. .ctrlbit = (1<<13),
  368. }, {
  369. .name = "spi",
  370. .devname = "s3c64xx-spi.2",
  371. .parent = &clk_pclk_psys.clk,
  372. .enable = s5pv210_clk_ip3_ctrl,
  373. .ctrlbit = (1<<14),
  374. }, {
  375. .name = "timers",
  376. .parent = &clk_pclk_psys.clk,
  377. .enable = s5pv210_clk_ip3_ctrl,
  378. .ctrlbit = (1<<23),
  379. }, {
  380. .name = "adc",
  381. .parent = &clk_pclk_psys.clk,
  382. .enable = s5pv210_clk_ip3_ctrl,
  383. .ctrlbit = (1<<24),
  384. }, {
  385. .name = "keypad",
  386. .parent = &clk_pclk_psys.clk,
  387. .enable = s5pv210_clk_ip3_ctrl,
  388. .ctrlbit = (1<<21),
  389. }, {
  390. .name = "iis",
  391. .devname = "samsung-i2s.0",
  392. .parent = &clk_p,
  393. .enable = s5pv210_clk_ip3_ctrl,
  394. .ctrlbit = (1<<4),
  395. }, {
  396. .name = "iis",
  397. .devname = "samsung-i2s.1",
  398. .parent = &clk_p,
  399. .enable = s5pv210_clk_ip3_ctrl,
  400. .ctrlbit = (1 << 5),
  401. }, {
  402. .name = "iis",
  403. .devname = "samsung-i2s.2",
  404. .parent = &clk_p,
  405. .enable = s5pv210_clk_ip3_ctrl,
  406. .ctrlbit = (1 << 6),
  407. }, {
  408. .name = "spdif",
  409. .parent = &clk_p,
  410. .enable = s5pv210_clk_ip3_ctrl,
  411. .ctrlbit = (1 << 0),
  412. },
  413. };
  414. static struct clk init_clocks[] = {
  415. {
  416. .name = "hclk_imem",
  417. .parent = &clk_hclk_msys.clk,
  418. .ctrlbit = (1 << 5),
  419. .enable = s5pv210_clk_ip0_ctrl,
  420. .ops = &clk_hclk_imem_ops,
  421. }, {
  422. .name = "uart",
  423. .devname = "s5pv210-uart.0",
  424. .parent = &clk_pclk_psys.clk,
  425. .enable = s5pv210_clk_ip3_ctrl,
  426. .ctrlbit = (1 << 17),
  427. }, {
  428. .name = "uart",
  429. .devname = "s5pv210-uart.1",
  430. .parent = &clk_pclk_psys.clk,
  431. .enable = s5pv210_clk_ip3_ctrl,
  432. .ctrlbit = (1 << 18),
  433. }, {
  434. .name = "uart",
  435. .devname = "s5pv210-uart.2",
  436. .parent = &clk_pclk_psys.clk,
  437. .enable = s5pv210_clk_ip3_ctrl,
  438. .ctrlbit = (1 << 19),
  439. }, {
  440. .name = "uart",
  441. .devname = "s5pv210-uart.3",
  442. .parent = &clk_pclk_psys.clk,
  443. .enable = s5pv210_clk_ip3_ctrl,
  444. .ctrlbit = (1 << 20),
  445. }, {
  446. .name = "sromc",
  447. .parent = &clk_hclk_psys.clk,
  448. .enable = s5pv210_clk_ip1_ctrl,
  449. .ctrlbit = (1 << 26),
  450. },
  451. };
  452. static struct clk *clkset_uart_list[] = {
  453. [6] = &clk_mout_mpll.clk,
  454. [7] = &clk_mout_epll.clk,
  455. };
  456. static struct clksrc_sources clkset_uart = {
  457. .sources = clkset_uart_list,
  458. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  459. };
  460. static struct clk *clkset_group1_list[] = {
  461. [0] = &clk_sclk_a2m.clk,
  462. [1] = &clk_mout_mpll.clk,
  463. [2] = &clk_mout_epll.clk,
  464. [3] = &clk_sclk_vpll.clk,
  465. };
  466. static struct clksrc_sources clkset_group1 = {
  467. .sources = clkset_group1_list,
  468. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  469. };
  470. static struct clk *clkset_sclk_onenand_list[] = {
  471. [0] = &clk_hclk_psys.clk,
  472. [1] = &clk_hclk_dsys.clk,
  473. };
  474. static struct clksrc_sources clkset_sclk_onenand = {
  475. .sources = clkset_sclk_onenand_list,
  476. .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
  477. };
  478. static struct clk *clkset_sclk_dac_list[] = {
  479. [0] = &clk_sclk_vpll.clk,
  480. [1] = &clk_sclk_hdmiphy,
  481. };
  482. static struct clksrc_sources clkset_sclk_dac = {
  483. .sources = clkset_sclk_dac_list,
  484. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  485. };
  486. static struct clksrc_clk clk_sclk_dac = {
  487. .clk = {
  488. .name = "sclk_dac",
  489. .enable = s5pv210_clk_mask0_ctrl,
  490. .ctrlbit = (1 << 2),
  491. },
  492. .sources = &clkset_sclk_dac,
  493. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
  494. };
  495. static struct clksrc_clk clk_sclk_pixel = {
  496. .clk = {
  497. .name = "sclk_pixel",
  498. .parent = &clk_sclk_vpll.clk,
  499. },
  500. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
  501. };
  502. static struct clk *clkset_sclk_hdmi_list[] = {
  503. [0] = &clk_sclk_pixel.clk,
  504. [1] = &clk_sclk_hdmiphy,
  505. };
  506. static struct clksrc_sources clkset_sclk_hdmi = {
  507. .sources = clkset_sclk_hdmi_list,
  508. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  509. };
  510. static struct clksrc_clk clk_sclk_hdmi = {
  511. .clk = {
  512. .name = "sclk_hdmi",
  513. .enable = s5pv210_clk_mask0_ctrl,
  514. .ctrlbit = (1 << 0),
  515. },
  516. .sources = &clkset_sclk_hdmi,
  517. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  518. };
  519. static struct clk *clkset_sclk_mixer_list[] = {
  520. [0] = &clk_sclk_dac.clk,
  521. [1] = &clk_sclk_hdmi.clk,
  522. };
  523. static struct clksrc_sources clkset_sclk_mixer = {
  524. .sources = clkset_sclk_mixer_list,
  525. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  526. };
  527. static struct clk *clkset_sclk_audio0_list[] = {
  528. [0] = &clk_ext_xtal_mux,
  529. [1] = &clk_pcmcdclk0,
  530. [2] = &clk_sclk_hdmi27m,
  531. [3] = &clk_sclk_usbphy0,
  532. [4] = &clk_sclk_usbphy1,
  533. [5] = &clk_sclk_hdmiphy,
  534. [6] = &clk_mout_mpll.clk,
  535. [7] = &clk_mout_epll.clk,
  536. [8] = &clk_sclk_vpll.clk,
  537. };
  538. static struct clksrc_sources clkset_sclk_audio0 = {
  539. .sources = clkset_sclk_audio0_list,
  540. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  541. };
  542. static struct clksrc_clk clk_sclk_audio0 = {
  543. .clk = {
  544. .name = "sclk_audio",
  545. .devname = "soc-audio.0",
  546. .enable = s5pv210_clk_mask0_ctrl,
  547. .ctrlbit = (1 << 24),
  548. },
  549. .sources = &clkset_sclk_audio0,
  550. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
  551. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
  552. };
  553. static struct clk *clkset_sclk_audio1_list[] = {
  554. [0] = &clk_ext_xtal_mux,
  555. [1] = &clk_pcmcdclk1,
  556. [2] = &clk_sclk_hdmi27m,
  557. [3] = &clk_sclk_usbphy0,
  558. [4] = &clk_sclk_usbphy1,
  559. [5] = &clk_sclk_hdmiphy,
  560. [6] = &clk_mout_mpll.clk,
  561. [7] = &clk_mout_epll.clk,
  562. [8] = &clk_sclk_vpll.clk,
  563. };
  564. static struct clksrc_sources clkset_sclk_audio1 = {
  565. .sources = clkset_sclk_audio1_list,
  566. .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
  567. };
  568. static struct clksrc_clk clk_sclk_audio1 = {
  569. .clk = {
  570. .name = "sclk_audio",
  571. .devname = "soc-audio.1",
  572. .enable = s5pv210_clk_mask0_ctrl,
  573. .ctrlbit = (1 << 25),
  574. },
  575. .sources = &clkset_sclk_audio1,
  576. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
  577. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
  578. };
  579. static struct clk *clkset_sclk_audio2_list[] = {
  580. [0] = &clk_ext_xtal_mux,
  581. [1] = &clk_pcmcdclk0,
  582. [2] = &clk_sclk_hdmi27m,
  583. [3] = &clk_sclk_usbphy0,
  584. [4] = &clk_sclk_usbphy1,
  585. [5] = &clk_sclk_hdmiphy,
  586. [6] = &clk_mout_mpll.clk,
  587. [7] = &clk_mout_epll.clk,
  588. [8] = &clk_sclk_vpll.clk,
  589. };
  590. static struct clksrc_sources clkset_sclk_audio2 = {
  591. .sources = clkset_sclk_audio2_list,
  592. .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
  593. };
  594. static struct clksrc_clk clk_sclk_audio2 = {
  595. .clk = {
  596. .name = "sclk_audio",
  597. .devname = "soc-audio.2",
  598. .enable = s5pv210_clk_mask0_ctrl,
  599. .ctrlbit = (1 << 26),
  600. },
  601. .sources = &clkset_sclk_audio2,
  602. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
  603. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
  604. };
  605. static struct clk *clkset_sclk_spdif_list[] = {
  606. [0] = &clk_sclk_audio0.clk,
  607. [1] = &clk_sclk_audio1.clk,
  608. [2] = &clk_sclk_audio2.clk,
  609. };
  610. static struct clksrc_sources clkset_sclk_spdif = {
  611. .sources = clkset_sclk_spdif_list,
  612. .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
  613. };
  614. static int s5pv210_spdif_set_rate(struct clk *clk, unsigned long rate)
  615. {
  616. struct clk *pclk;
  617. int ret;
  618. pclk = clk_get_parent(clk);
  619. if (IS_ERR(pclk))
  620. return -EINVAL;
  621. ret = pclk->ops->set_rate(pclk, rate);
  622. clk_put(pclk);
  623. return ret;
  624. }
  625. static unsigned long s5pv210_spdif_get_rate(struct clk *clk)
  626. {
  627. struct clk *pclk;
  628. int rate;
  629. pclk = clk_get_parent(clk);
  630. if (IS_ERR(pclk))
  631. return -EINVAL;
  632. rate = pclk->ops->get_rate(clk);
  633. clk_put(pclk);
  634. return rate;
  635. }
  636. static struct clk_ops s5pv210_sclk_spdif_ops = {
  637. .set_rate = s5pv210_spdif_set_rate,
  638. .get_rate = s5pv210_spdif_get_rate,
  639. };
  640. static struct clksrc_clk clk_sclk_spdif = {
  641. .clk = {
  642. .name = "sclk_spdif",
  643. .enable = s5pv210_clk_mask0_ctrl,
  644. .ctrlbit = (1 << 27),
  645. .ops = &s5pv210_sclk_spdif_ops,
  646. },
  647. .sources = &clkset_sclk_spdif,
  648. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
  649. };
  650. static struct clk *clkset_group2_list[] = {
  651. [0] = &clk_ext_xtal_mux,
  652. [1] = &clk_xusbxti,
  653. [2] = &clk_sclk_hdmi27m,
  654. [3] = &clk_sclk_usbphy0,
  655. [4] = &clk_sclk_usbphy1,
  656. [5] = &clk_sclk_hdmiphy,
  657. [6] = &clk_mout_mpll.clk,
  658. [7] = &clk_mout_epll.clk,
  659. [8] = &clk_sclk_vpll.clk,
  660. };
  661. static struct clksrc_sources clkset_group2 = {
  662. .sources = clkset_group2_list,
  663. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  664. };
  665. static struct clksrc_clk clksrcs[] = {
  666. {
  667. .clk = {
  668. .name = "sclk_dmc",
  669. },
  670. .sources = &clkset_group1,
  671. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  672. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  673. }, {
  674. .clk = {
  675. .name = "sclk_onenand",
  676. },
  677. .sources = &clkset_sclk_onenand,
  678. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
  679. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
  680. }, {
  681. .clk = {
  682. .name = "uclk1",
  683. .devname = "s5pv210-uart.0",
  684. .enable = s5pv210_clk_mask0_ctrl,
  685. .ctrlbit = (1 << 12),
  686. },
  687. .sources = &clkset_uart,
  688. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  689. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  690. }, {
  691. .clk = {
  692. .name = "uclk1",
  693. .devname = "s5pv210-uart.1",
  694. .enable = s5pv210_clk_mask0_ctrl,
  695. .ctrlbit = (1 << 13),
  696. },
  697. .sources = &clkset_uart,
  698. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
  699. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  700. }, {
  701. .clk = {
  702. .name = "uclk1",
  703. .devname = "s5pv210-uart.2",
  704. .enable = s5pv210_clk_mask0_ctrl,
  705. .ctrlbit = (1 << 14),
  706. },
  707. .sources = &clkset_uart,
  708. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
  709. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
  710. }, {
  711. .clk = {
  712. .name = "uclk1",
  713. .devname = "s5pv210-uart.3",
  714. .enable = s5pv210_clk_mask0_ctrl,
  715. .ctrlbit = (1 << 15),
  716. },
  717. .sources = &clkset_uart,
  718. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
  719. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
  720. }, {
  721. .clk = {
  722. .name = "sclk_mixer",
  723. .enable = s5pv210_clk_mask0_ctrl,
  724. .ctrlbit = (1 << 1),
  725. },
  726. .sources = &clkset_sclk_mixer,
  727. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
  728. }, {
  729. .clk = {
  730. .name = "sclk_fimc",
  731. .devname = "s5pv210-fimc.0",
  732. .enable = s5pv210_clk_mask1_ctrl,
  733. .ctrlbit = (1 << 2),
  734. },
  735. .sources = &clkset_group2,
  736. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
  737. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  738. }, {
  739. .clk = {
  740. .name = "sclk_fimc",
  741. .devname = "s5pv210-fimc.1",
  742. .enable = s5pv210_clk_mask1_ctrl,
  743. .ctrlbit = (1 << 3),
  744. },
  745. .sources = &clkset_group2,
  746. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
  747. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  748. }, {
  749. .clk = {
  750. .name = "sclk_fimc",
  751. .devname = "s5pv210-fimc.2",
  752. .enable = s5pv210_clk_mask1_ctrl,
  753. .ctrlbit = (1 << 4),
  754. },
  755. .sources = &clkset_group2,
  756. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
  757. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  758. }, {
  759. .clk = {
  760. .name = "sclk_cam",
  761. .devname = "s5pv210-fimc.0",
  762. .enable = s5pv210_clk_mask0_ctrl,
  763. .ctrlbit = (1 << 3),
  764. },
  765. .sources = &clkset_group2,
  766. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
  767. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  768. }, {
  769. .clk = {
  770. .name = "sclk_cam",
  771. .devname = "s5pv210-fimc.1",
  772. .enable = s5pv210_clk_mask0_ctrl,
  773. .ctrlbit = (1 << 4),
  774. },
  775. .sources = &clkset_group2,
  776. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
  777. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
  778. }, {
  779. .clk = {
  780. .name = "sclk_fimd",
  781. .enable = s5pv210_clk_mask0_ctrl,
  782. .ctrlbit = (1 << 5),
  783. },
  784. .sources = &clkset_group2,
  785. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
  786. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
  787. }, {
  788. .clk = {
  789. .name = "sclk_mmc",
  790. .devname = "s3c-sdhci.0",
  791. .enable = s5pv210_clk_mask0_ctrl,
  792. .ctrlbit = (1 << 8),
  793. },
  794. .sources = &clkset_group2,
  795. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
  796. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
  797. }, {
  798. .clk = {
  799. .name = "sclk_mmc",
  800. .devname = "s3c-sdhci.1",
  801. .enable = s5pv210_clk_mask0_ctrl,
  802. .ctrlbit = (1 << 9),
  803. },
  804. .sources = &clkset_group2,
  805. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
  806. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
  807. }, {
  808. .clk = {
  809. .name = "sclk_mmc",
  810. .devname = "s3c-sdhci.2",
  811. .enable = s5pv210_clk_mask0_ctrl,
  812. .ctrlbit = (1 << 10),
  813. },
  814. .sources = &clkset_group2,
  815. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
  816. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
  817. }, {
  818. .clk = {
  819. .name = "sclk_mmc",
  820. .devname = "s3c-sdhci.3",
  821. .enable = s5pv210_clk_mask0_ctrl,
  822. .ctrlbit = (1 << 11),
  823. },
  824. .sources = &clkset_group2,
  825. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
  826. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  827. }, {
  828. .clk = {
  829. .name = "sclk_mfc",
  830. .enable = s5pv210_clk_ip0_ctrl,
  831. .ctrlbit = (1 << 16),
  832. },
  833. .sources = &clkset_group1,
  834. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  835. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  836. }, {
  837. .clk = {
  838. .name = "sclk_g2d",
  839. .enable = s5pv210_clk_ip0_ctrl,
  840. .ctrlbit = (1 << 12),
  841. },
  842. .sources = &clkset_group1,
  843. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  844. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  845. }, {
  846. .clk = {
  847. .name = "sclk_g3d",
  848. .enable = s5pv210_clk_ip0_ctrl,
  849. .ctrlbit = (1 << 8),
  850. },
  851. .sources = &clkset_group1,
  852. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  853. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  854. }, {
  855. .clk = {
  856. .name = "sclk_csis",
  857. .enable = s5pv210_clk_mask0_ctrl,
  858. .ctrlbit = (1 << 6),
  859. },
  860. .sources = &clkset_group2,
  861. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
  862. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
  863. }, {
  864. .clk = {
  865. .name = "sclk_spi",
  866. .devname = "s3c64xx-spi.0",
  867. .enable = s5pv210_clk_mask0_ctrl,
  868. .ctrlbit = (1 << 16),
  869. },
  870. .sources = &clkset_group2,
  871. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
  872. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
  873. }, {
  874. .clk = {
  875. .name = "sclk_spi",
  876. .devname = "s3c64xx-spi.1",
  877. .enable = s5pv210_clk_mask0_ctrl,
  878. .ctrlbit = (1 << 17),
  879. },
  880. .sources = &clkset_group2,
  881. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
  882. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
  883. }, {
  884. .clk = {
  885. .name = "sclk_pwi",
  886. .enable = s5pv210_clk_mask0_ctrl,
  887. .ctrlbit = (1 << 29),
  888. },
  889. .sources = &clkset_group2,
  890. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
  891. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
  892. }, {
  893. .clk = {
  894. .name = "sclk_pwm",
  895. .enable = s5pv210_clk_mask0_ctrl,
  896. .ctrlbit = (1 << 19),
  897. },
  898. .sources = &clkset_group2,
  899. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
  900. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
  901. },
  902. };
  903. /* Clock initialisation code */
  904. static struct clksrc_clk *sysclks[] = {
  905. &clk_mout_apll,
  906. &clk_mout_epll,
  907. &clk_mout_mpll,
  908. &clk_armclk,
  909. &clk_hclk_msys,
  910. &clk_sclk_a2m,
  911. &clk_hclk_dsys,
  912. &clk_hclk_psys,
  913. &clk_pclk_msys,
  914. &clk_pclk_dsys,
  915. &clk_pclk_psys,
  916. &clk_vpllsrc,
  917. &clk_sclk_vpll,
  918. &clk_sclk_dac,
  919. &clk_sclk_pixel,
  920. &clk_sclk_hdmi,
  921. &clk_mout_dmc0,
  922. &clk_sclk_dmc0,
  923. &clk_sclk_audio0,
  924. &clk_sclk_audio1,
  925. &clk_sclk_audio2,
  926. &clk_sclk_spdif,
  927. };
  928. static u32 epll_div[][6] = {
  929. { 48000000, 0, 48, 3, 3, 0 },
  930. { 96000000, 0, 48, 3, 2, 0 },
  931. { 144000000, 1, 72, 3, 2, 0 },
  932. { 192000000, 0, 48, 3, 1, 0 },
  933. { 288000000, 1, 72, 3, 1, 0 },
  934. { 32750000, 1, 65, 3, 4, 35127 },
  935. { 32768000, 1, 65, 3, 4, 35127 },
  936. { 45158400, 0, 45, 3, 3, 10355 },
  937. { 45000000, 0, 45, 3, 3, 10355 },
  938. { 45158000, 0, 45, 3, 3, 10355 },
  939. { 49125000, 0, 49, 3, 3, 9961 },
  940. { 49152000, 0, 49, 3, 3, 9961 },
  941. { 67737600, 1, 67, 3, 3, 48366 },
  942. { 67738000, 1, 67, 3, 3, 48366 },
  943. { 73800000, 1, 73, 3, 3, 47710 },
  944. { 73728000, 1, 73, 3, 3, 47710 },
  945. { 36000000, 1, 32, 3, 4, 0 },
  946. { 60000000, 1, 60, 3, 3, 0 },
  947. { 72000000, 1, 72, 3, 3, 0 },
  948. { 80000000, 1, 80, 3, 3, 0 },
  949. { 84000000, 0, 42, 3, 2, 0 },
  950. { 50000000, 0, 50, 3, 3, 0 },
  951. };
  952. static int s5pv210_epll_set_rate(struct clk *clk, unsigned long rate)
  953. {
  954. unsigned int epll_con, epll_con_k;
  955. unsigned int i;
  956. /* Return if nothing changed */
  957. if (clk->rate == rate)
  958. return 0;
  959. epll_con = __raw_readl(S5P_EPLL_CON);
  960. epll_con_k = __raw_readl(S5P_EPLL_CON1);
  961. epll_con_k &= ~PLL46XX_KDIV_MASK;
  962. epll_con &= ~(1 << 27 |
  963. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT |
  964. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT |
  965. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  966. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  967. if (epll_div[i][0] == rate) {
  968. epll_con_k |= epll_div[i][5] << 0;
  969. epll_con |= (epll_div[i][1] << 27 |
  970. epll_div[i][2] << PLL46XX_MDIV_SHIFT |
  971. epll_div[i][3] << PLL46XX_PDIV_SHIFT |
  972. epll_div[i][4] << PLL46XX_SDIV_SHIFT);
  973. break;
  974. }
  975. }
  976. if (i == ARRAY_SIZE(epll_div)) {
  977. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  978. __func__);
  979. return -EINVAL;
  980. }
  981. __raw_writel(epll_con, S5P_EPLL_CON);
  982. __raw_writel(epll_con_k, S5P_EPLL_CON1);
  983. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  984. clk->rate, rate);
  985. clk->rate = rate;
  986. return 0;
  987. }
  988. static struct clk_ops s5pv210_epll_ops = {
  989. .set_rate = s5pv210_epll_set_rate,
  990. .get_rate = s5p_epll_get_rate,
  991. };
  992. void __init_or_cpufreq s5pv210_setup_clocks(void)
  993. {
  994. struct clk *xtal_clk;
  995. unsigned long vpllsrc;
  996. unsigned long armclk;
  997. unsigned long hclk_msys;
  998. unsigned long hclk_dsys;
  999. unsigned long hclk_psys;
  1000. unsigned long pclk_msys;
  1001. unsigned long pclk_dsys;
  1002. unsigned long pclk_psys;
  1003. unsigned long apll;
  1004. unsigned long mpll;
  1005. unsigned long epll;
  1006. unsigned long vpll;
  1007. unsigned int ptr;
  1008. u32 clkdiv0, clkdiv1;
  1009. /* Set functions for clk_fout_epll */
  1010. clk_fout_epll.enable = s5p_epll_enable;
  1011. clk_fout_epll.ops = &s5pv210_epll_ops;
  1012. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1013. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  1014. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  1015. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  1016. __func__, clkdiv0, clkdiv1);
  1017. xtal_clk = clk_get(NULL, "xtal");
  1018. BUG_ON(IS_ERR(xtal_clk));
  1019. xtal = clk_get_rate(xtal_clk);
  1020. clk_put(xtal_clk);
  1021. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1022. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  1023. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  1024. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON),
  1025. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1026. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1027. vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
  1028. clk_fout_apll.ops = &clk_fout_apll_ops;
  1029. clk_fout_mpll.rate = mpll;
  1030. clk_fout_epll.rate = epll;
  1031. clk_fout_vpll.rate = vpll;
  1032. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1033. apll, mpll, epll, vpll);
  1034. armclk = clk_get_rate(&clk_armclk.clk);
  1035. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  1036. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  1037. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  1038. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  1039. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  1040. pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
  1041. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  1042. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  1043. armclk, hclk_msys, hclk_dsys, hclk_psys,
  1044. pclk_msys, pclk_dsys, pclk_psys);
  1045. clk_f.rate = armclk;
  1046. clk_h.rate = hclk_psys;
  1047. clk_p.rate = pclk_psys;
  1048. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1049. s3c_set_clksrc(&clksrcs[ptr], true);
  1050. }
  1051. static struct clk *clks[] __initdata = {
  1052. &clk_sclk_hdmi27m,
  1053. &clk_sclk_hdmiphy,
  1054. &clk_sclk_usbphy0,
  1055. &clk_sclk_usbphy1,
  1056. &clk_pcmcdclk0,
  1057. &clk_pcmcdclk1,
  1058. &clk_pcmcdclk2,
  1059. };
  1060. void __init s5pv210_register_clocks(void)
  1061. {
  1062. int ptr;
  1063. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1064. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1065. s3c_register_clksrc(sysclks[ptr], 1);
  1066. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1067. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1068. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1069. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1070. s3c_pwmclk_init();
  1071. }