clock44xx_data.c 103 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <plat/clkdev_omap.h>
  29. #include "clock.h"
  30. #include "clock44xx.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "cm-regbits-44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "control.h"
  37. #include "scrm44xx.h"
  38. /* OMAP4 modulemode control */
  39. #define OMAP4430_MODULEMODE_HWCTRL 0
  40. #define OMAP4430_MODULEMODE_SWCTRL 1
  41. /* Root clocks */
  42. static struct clk extalt_clkin_ck = {
  43. .name = "extalt_clkin_ck",
  44. .rate = 59000000,
  45. .ops = &clkops_null,
  46. };
  47. static struct clk pad_clks_ck = {
  48. .name = "pad_clks_ck",
  49. .rate = 12000000,
  50. .ops = &clkops_omap2_dflt,
  51. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  52. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  53. };
  54. static struct clk pad_slimbus_core_clks_ck = {
  55. .name = "pad_slimbus_core_clks_ck",
  56. .rate = 12000000,
  57. .ops = &clkops_null,
  58. };
  59. static struct clk secure_32k_clk_src_ck = {
  60. .name = "secure_32k_clk_src_ck",
  61. .rate = 32768,
  62. .ops = &clkops_null,
  63. };
  64. static struct clk slimbus_clk = {
  65. .name = "slimbus_clk",
  66. .rate = 12000000,
  67. .ops = &clkops_omap2_dflt,
  68. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  69. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  70. };
  71. static struct clk sys_32k_ck = {
  72. .name = "sys_32k_ck",
  73. .rate = 32768,
  74. .ops = &clkops_null,
  75. };
  76. static struct clk virt_12000000_ck = {
  77. .name = "virt_12000000_ck",
  78. .ops = &clkops_null,
  79. .rate = 12000000,
  80. };
  81. static struct clk virt_13000000_ck = {
  82. .name = "virt_13000000_ck",
  83. .ops = &clkops_null,
  84. .rate = 13000000,
  85. };
  86. static struct clk virt_16800000_ck = {
  87. .name = "virt_16800000_ck",
  88. .ops = &clkops_null,
  89. .rate = 16800000,
  90. };
  91. static struct clk virt_19200000_ck = {
  92. .name = "virt_19200000_ck",
  93. .ops = &clkops_null,
  94. .rate = 19200000,
  95. };
  96. static struct clk virt_26000000_ck = {
  97. .name = "virt_26000000_ck",
  98. .ops = &clkops_null,
  99. .rate = 26000000,
  100. };
  101. static struct clk virt_27000000_ck = {
  102. .name = "virt_27000000_ck",
  103. .ops = &clkops_null,
  104. .rate = 27000000,
  105. };
  106. static struct clk virt_38400000_ck = {
  107. .name = "virt_38400000_ck",
  108. .ops = &clkops_null,
  109. .rate = 38400000,
  110. };
  111. static const struct clksel_rate div_1_0_rates[] = {
  112. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  113. { .div = 0 },
  114. };
  115. static const struct clksel_rate div_1_1_rates[] = {
  116. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  117. { .div = 0 },
  118. };
  119. static const struct clksel_rate div_1_2_rates[] = {
  120. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  121. { .div = 0 },
  122. };
  123. static const struct clksel_rate div_1_3_rates[] = {
  124. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  125. { .div = 0 },
  126. };
  127. static const struct clksel_rate div_1_4_rates[] = {
  128. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  129. { .div = 0 },
  130. };
  131. static const struct clksel_rate div_1_5_rates[] = {
  132. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  133. { .div = 0 },
  134. };
  135. static const struct clksel_rate div_1_6_rates[] = {
  136. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  137. { .div = 0 },
  138. };
  139. static const struct clksel_rate div_1_7_rates[] = {
  140. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  141. { .div = 0 },
  142. };
  143. static const struct clksel sys_clkin_sel[] = {
  144. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  145. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  146. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  147. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  148. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  149. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  150. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  151. { .parent = NULL },
  152. };
  153. static struct clk sys_clkin_ck = {
  154. .name = "sys_clkin_ck",
  155. .rate = 38400000,
  156. .clksel = sys_clkin_sel,
  157. .init = &omap2_init_clksel_parent,
  158. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  159. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  160. .ops = &clkops_null,
  161. .recalc = &omap2_clksel_recalc,
  162. };
  163. static struct clk tie_low_clock_ck = {
  164. .name = "tie_low_clock_ck",
  165. .rate = 0,
  166. .ops = &clkops_null,
  167. };
  168. static struct clk utmi_phy_clkout_ck = {
  169. .name = "utmi_phy_clkout_ck",
  170. .rate = 60000000,
  171. .ops = &clkops_null,
  172. };
  173. static struct clk xclk60mhsp1_ck = {
  174. .name = "xclk60mhsp1_ck",
  175. .rate = 60000000,
  176. .ops = &clkops_null,
  177. };
  178. static struct clk xclk60mhsp2_ck = {
  179. .name = "xclk60mhsp2_ck",
  180. .rate = 60000000,
  181. .ops = &clkops_null,
  182. };
  183. static struct clk xclk60motg_ck = {
  184. .name = "xclk60motg_ck",
  185. .rate = 60000000,
  186. .ops = &clkops_null,
  187. };
  188. /* Module clocks and DPLL outputs */
  189. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  190. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  191. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  192. { .parent = NULL },
  193. };
  194. static struct clk abe_dpll_bypass_clk_mux_ck = {
  195. .name = "abe_dpll_bypass_clk_mux_ck",
  196. .parent = &sys_clkin_ck,
  197. .ops = &clkops_null,
  198. .recalc = &followparent_recalc,
  199. };
  200. static struct clk abe_dpll_refclk_mux_ck = {
  201. .name = "abe_dpll_refclk_mux_ck",
  202. .parent = &sys_clkin_ck,
  203. .clksel = abe_dpll_bypass_clk_mux_sel,
  204. .init = &omap2_init_clksel_parent,
  205. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  206. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  207. .ops = &clkops_null,
  208. .recalc = &omap2_clksel_recalc,
  209. };
  210. /* DPLL_ABE */
  211. static struct dpll_data dpll_abe_dd = {
  212. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  213. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  214. .clk_ref = &abe_dpll_refclk_mux_ck,
  215. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  216. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  217. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  218. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  219. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  220. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  221. .enable_mask = OMAP4430_DPLL_EN_MASK,
  222. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  223. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  224. .max_multiplier = 2047,
  225. .max_divider = 128,
  226. .min_divider = 1,
  227. };
  228. static struct clk dpll_abe_ck = {
  229. .name = "dpll_abe_ck",
  230. .parent = &abe_dpll_refclk_mux_ck,
  231. .dpll_data = &dpll_abe_dd,
  232. .init = &omap2_init_dpll_parent,
  233. .ops = &clkops_omap3_noncore_dpll_ops,
  234. .recalc = &omap4_dpll_regm4xen_recalc,
  235. .round_rate = &omap4_dpll_regm4xen_round_rate,
  236. .set_rate = &omap3_noncore_dpll_set_rate,
  237. };
  238. static struct clk dpll_abe_x2_ck = {
  239. .name = "dpll_abe_x2_ck",
  240. .parent = &dpll_abe_ck,
  241. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  242. .flags = CLOCK_CLKOUTX2,
  243. .ops = &clkops_omap4_dpllmx_ops,
  244. .recalc = &omap3_clkoutx2_recalc,
  245. };
  246. static const struct clksel_rate div31_1to31_rates[] = {
  247. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  248. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  249. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  250. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  251. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  252. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  253. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  254. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  255. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  256. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  257. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  258. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  259. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  260. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  261. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  262. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  263. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  264. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  265. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  266. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  267. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  268. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  269. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  270. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  271. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  272. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  273. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  274. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  275. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  276. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  277. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  278. { .div = 0 },
  279. };
  280. static const struct clksel dpll_abe_m2x2_div[] = {
  281. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  282. { .parent = NULL },
  283. };
  284. static struct clk dpll_abe_m2x2_ck = {
  285. .name = "dpll_abe_m2x2_ck",
  286. .parent = &dpll_abe_x2_ck,
  287. .clksel = dpll_abe_m2x2_div,
  288. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  289. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  290. .ops = &clkops_omap4_dpllmx_ops,
  291. .recalc = &omap2_clksel_recalc,
  292. .round_rate = &omap2_clksel_round_rate,
  293. .set_rate = &omap2_clksel_set_rate,
  294. };
  295. static struct clk abe_24m_fclk = {
  296. .name = "abe_24m_fclk",
  297. .parent = &dpll_abe_m2x2_ck,
  298. .ops = &clkops_null,
  299. .fixed_div = 8,
  300. .recalc = &omap_fixed_divisor_recalc,
  301. };
  302. static const struct clksel_rate div3_1to4_rates[] = {
  303. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  304. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  305. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  306. { .div = 0 },
  307. };
  308. static const struct clksel abe_clk_div[] = {
  309. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  310. { .parent = NULL },
  311. };
  312. static struct clk abe_clk = {
  313. .name = "abe_clk",
  314. .parent = &dpll_abe_m2x2_ck,
  315. .clksel = abe_clk_div,
  316. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  317. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  318. .ops = &clkops_null,
  319. .recalc = &omap2_clksel_recalc,
  320. .round_rate = &omap2_clksel_round_rate,
  321. .set_rate = &omap2_clksel_set_rate,
  322. };
  323. static const struct clksel_rate div2_1to2_rates[] = {
  324. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  325. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  326. { .div = 0 },
  327. };
  328. static const struct clksel aess_fclk_div[] = {
  329. { .parent = &abe_clk, .rates = div2_1to2_rates },
  330. { .parent = NULL },
  331. };
  332. static struct clk aess_fclk = {
  333. .name = "aess_fclk",
  334. .parent = &abe_clk,
  335. .clksel = aess_fclk_div,
  336. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  337. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  338. .ops = &clkops_null,
  339. .recalc = &omap2_clksel_recalc,
  340. .round_rate = &omap2_clksel_round_rate,
  341. .set_rate = &omap2_clksel_set_rate,
  342. };
  343. static struct clk dpll_abe_m3x2_ck = {
  344. .name = "dpll_abe_m3x2_ck",
  345. .parent = &dpll_abe_x2_ck,
  346. .clksel = dpll_abe_m2x2_div,
  347. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  348. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  349. .ops = &clkops_omap4_dpllmx_ops,
  350. .recalc = &omap2_clksel_recalc,
  351. .round_rate = &omap2_clksel_round_rate,
  352. .set_rate = &omap2_clksel_set_rate,
  353. };
  354. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  355. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  356. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  357. { .parent = NULL },
  358. };
  359. static struct clk core_hsd_byp_clk_mux_ck = {
  360. .name = "core_hsd_byp_clk_mux_ck",
  361. .parent = &sys_clkin_ck,
  362. .clksel = core_hsd_byp_clk_mux_sel,
  363. .init = &omap2_init_clksel_parent,
  364. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  365. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  366. .ops = &clkops_null,
  367. .recalc = &omap2_clksel_recalc,
  368. };
  369. /* DPLL_CORE */
  370. static struct dpll_data dpll_core_dd = {
  371. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  372. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  373. .clk_ref = &sys_clkin_ck,
  374. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  375. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  376. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  377. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  378. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  379. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  380. .enable_mask = OMAP4430_DPLL_EN_MASK,
  381. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  382. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  383. .max_multiplier = 2047,
  384. .max_divider = 128,
  385. .min_divider = 1,
  386. };
  387. static struct clk dpll_core_ck = {
  388. .name = "dpll_core_ck",
  389. .parent = &sys_clkin_ck,
  390. .dpll_data = &dpll_core_dd,
  391. .init = &omap2_init_dpll_parent,
  392. .ops = &clkops_omap3_core_dpll_ops,
  393. .recalc = &omap3_dpll_recalc,
  394. };
  395. static struct clk dpll_core_x2_ck = {
  396. .name = "dpll_core_x2_ck",
  397. .parent = &dpll_core_ck,
  398. .flags = CLOCK_CLKOUTX2,
  399. .ops = &clkops_null,
  400. .recalc = &omap3_clkoutx2_recalc,
  401. };
  402. static const struct clksel dpll_core_m6x2_div[] = {
  403. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  404. { .parent = NULL },
  405. };
  406. static struct clk dpll_core_m6x2_ck = {
  407. .name = "dpll_core_m6x2_ck",
  408. .parent = &dpll_core_x2_ck,
  409. .clksel = dpll_core_m6x2_div,
  410. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  411. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  412. .ops = &clkops_omap4_dpllmx_ops,
  413. .recalc = &omap2_clksel_recalc,
  414. .round_rate = &omap2_clksel_round_rate,
  415. .set_rate = &omap2_clksel_set_rate,
  416. };
  417. static const struct clksel dbgclk_mux_sel[] = {
  418. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  419. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  420. { .parent = NULL },
  421. };
  422. static struct clk dbgclk_mux_ck = {
  423. .name = "dbgclk_mux_ck",
  424. .parent = &sys_clkin_ck,
  425. .ops = &clkops_null,
  426. .recalc = &followparent_recalc,
  427. };
  428. static const struct clksel dpll_core_m2_div[] = {
  429. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  430. { .parent = NULL },
  431. };
  432. static struct clk dpll_core_m2_ck = {
  433. .name = "dpll_core_m2_ck",
  434. .parent = &dpll_core_ck,
  435. .clksel = dpll_core_m2_div,
  436. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  437. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  438. .ops = &clkops_omap4_dpllmx_ops,
  439. .recalc = &omap2_clksel_recalc,
  440. .round_rate = &omap2_clksel_round_rate,
  441. .set_rate = &omap2_clksel_set_rate,
  442. };
  443. static struct clk ddrphy_ck = {
  444. .name = "ddrphy_ck",
  445. .parent = &dpll_core_m2_ck,
  446. .ops = &clkops_null,
  447. .fixed_div = 2,
  448. .recalc = &omap_fixed_divisor_recalc,
  449. };
  450. static struct clk dpll_core_m5x2_ck = {
  451. .name = "dpll_core_m5x2_ck",
  452. .parent = &dpll_core_x2_ck,
  453. .clksel = dpll_core_m6x2_div,
  454. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  455. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  456. .ops = &clkops_omap4_dpllmx_ops,
  457. .recalc = &omap2_clksel_recalc,
  458. .round_rate = &omap2_clksel_round_rate,
  459. .set_rate = &omap2_clksel_set_rate,
  460. };
  461. static const struct clksel div_core_div[] = {
  462. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  463. { .parent = NULL },
  464. };
  465. static struct clk div_core_ck = {
  466. .name = "div_core_ck",
  467. .parent = &dpll_core_m5x2_ck,
  468. .clksel = div_core_div,
  469. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  470. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  471. .ops = &clkops_null,
  472. .recalc = &omap2_clksel_recalc,
  473. .round_rate = &omap2_clksel_round_rate,
  474. .set_rate = &omap2_clksel_set_rate,
  475. };
  476. static const struct clksel_rate div4_1to8_rates[] = {
  477. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  478. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  479. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  480. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  481. { .div = 0 },
  482. };
  483. static const struct clksel div_iva_hs_clk_div[] = {
  484. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  485. { .parent = NULL },
  486. };
  487. static struct clk div_iva_hs_clk = {
  488. .name = "div_iva_hs_clk",
  489. .parent = &dpll_core_m5x2_ck,
  490. .clksel = div_iva_hs_clk_div,
  491. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  492. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  493. .ops = &clkops_null,
  494. .recalc = &omap2_clksel_recalc,
  495. .round_rate = &omap2_clksel_round_rate,
  496. .set_rate = &omap2_clksel_set_rate,
  497. };
  498. static struct clk div_mpu_hs_clk = {
  499. .name = "div_mpu_hs_clk",
  500. .parent = &dpll_core_m5x2_ck,
  501. .clksel = div_iva_hs_clk_div,
  502. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  503. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  504. .ops = &clkops_null,
  505. .recalc = &omap2_clksel_recalc,
  506. .round_rate = &omap2_clksel_round_rate,
  507. .set_rate = &omap2_clksel_set_rate,
  508. };
  509. static struct clk dpll_core_m4x2_ck = {
  510. .name = "dpll_core_m4x2_ck",
  511. .parent = &dpll_core_x2_ck,
  512. .clksel = dpll_core_m6x2_div,
  513. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  514. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  515. .ops = &clkops_omap4_dpllmx_ops,
  516. .recalc = &omap2_clksel_recalc,
  517. .round_rate = &omap2_clksel_round_rate,
  518. .set_rate = &omap2_clksel_set_rate,
  519. };
  520. static struct clk dll_clk_div_ck = {
  521. .name = "dll_clk_div_ck",
  522. .parent = &dpll_core_m4x2_ck,
  523. .ops = &clkops_null,
  524. .fixed_div = 2,
  525. .recalc = &omap_fixed_divisor_recalc,
  526. };
  527. static const struct clksel dpll_abe_m2_div[] = {
  528. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  529. { .parent = NULL },
  530. };
  531. static struct clk dpll_abe_m2_ck = {
  532. .name = "dpll_abe_m2_ck",
  533. .parent = &dpll_abe_ck,
  534. .clksel = dpll_abe_m2_div,
  535. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  536. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  537. .ops = &clkops_omap4_dpllmx_ops,
  538. .recalc = &omap2_clksel_recalc,
  539. .round_rate = &omap2_clksel_round_rate,
  540. .set_rate = &omap2_clksel_set_rate,
  541. };
  542. static struct clk dpll_core_m3x2_ck = {
  543. .name = "dpll_core_m3x2_ck",
  544. .parent = &dpll_core_x2_ck,
  545. .clksel = dpll_core_m6x2_div,
  546. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  547. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  548. .ops = &clkops_omap2_dflt,
  549. .recalc = &omap2_clksel_recalc,
  550. .round_rate = &omap2_clksel_round_rate,
  551. .set_rate = &omap2_clksel_set_rate,
  552. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  553. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  554. };
  555. static struct clk dpll_core_m7x2_ck = {
  556. .name = "dpll_core_m7x2_ck",
  557. .parent = &dpll_core_x2_ck,
  558. .clksel = dpll_core_m6x2_div,
  559. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  560. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  561. .ops = &clkops_omap4_dpllmx_ops,
  562. .recalc = &omap2_clksel_recalc,
  563. .round_rate = &omap2_clksel_round_rate,
  564. .set_rate = &omap2_clksel_set_rate,
  565. };
  566. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  567. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  568. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  569. { .parent = NULL },
  570. };
  571. static struct clk iva_hsd_byp_clk_mux_ck = {
  572. .name = "iva_hsd_byp_clk_mux_ck",
  573. .parent = &sys_clkin_ck,
  574. .clksel = iva_hsd_byp_clk_mux_sel,
  575. .init = &omap2_init_clksel_parent,
  576. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  577. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  578. .ops = &clkops_null,
  579. .recalc = &omap2_clksel_recalc,
  580. };
  581. /* DPLL_IVA */
  582. static struct dpll_data dpll_iva_dd = {
  583. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  584. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  585. .clk_ref = &sys_clkin_ck,
  586. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  587. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  588. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  589. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  590. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  591. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  592. .enable_mask = OMAP4430_DPLL_EN_MASK,
  593. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  594. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  595. .max_multiplier = 2047,
  596. .max_divider = 128,
  597. .min_divider = 1,
  598. };
  599. static struct clk dpll_iva_ck = {
  600. .name = "dpll_iva_ck",
  601. .parent = &sys_clkin_ck,
  602. .dpll_data = &dpll_iva_dd,
  603. .init = &omap2_init_dpll_parent,
  604. .ops = &clkops_omap3_noncore_dpll_ops,
  605. .recalc = &omap3_dpll_recalc,
  606. .round_rate = &omap2_dpll_round_rate,
  607. .set_rate = &omap3_noncore_dpll_set_rate,
  608. };
  609. static struct clk dpll_iva_x2_ck = {
  610. .name = "dpll_iva_x2_ck",
  611. .parent = &dpll_iva_ck,
  612. .flags = CLOCK_CLKOUTX2,
  613. .ops = &clkops_null,
  614. .recalc = &omap3_clkoutx2_recalc,
  615. };
  616. static const struct clksel dpll_iva_m4x2_div[] = {
  617. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  618. { .parent = NULL },
  619. };
  620. static struct clk dpll_iva_m4x2_ck = {
  621. .name = "dpll_iva_m4x2_ck",
  622. .parent = &dpll_iva_x2_ck,
  623. .clksel = dpll_iva_m4x2_div,
  624. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  625. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  626. .ops = &clkops_omap4_dpllmx_ops,
  627. .recalc = &omap2_clksel_recalc,
  628. .round_rate = &omap2_clksel_round_rate,
  629. .set_rate = &omap2_clksel_set_rate,
  630. };
  631. static struct clk dpll_iva_m5x2_ck = {
  632. .name = "dpll_iva_m5x2_ck",
  633. .parent = &dpll_iva_x2_ck,
  634. .clksel = dpll_iva_m4x2_div,
  635. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  636. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  637. .ops = &clkops_omap4_dpllmx_ops,
  638. .recalc = &omap2_clksel_recalc,
  639. .round_rate = &omap2_clksel_round_rate,
  640. .set_rate = &omap2_clksel_set_rate,
  641. };
  642. /* DPLL_MPU */
  643. static struct dpll_data dpll_mpu_dd = {
  644. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  645. .clk_bypass = &div_mpu_hs_clk,
  646. .clk_ref = &sys_clkin_ck,
  647. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  648. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  649. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  650. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  651. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  652. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  653. .enable_mask = OMAP4430_DPLL_EN_MASK,
  654. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  655. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  656. .max_multiplier = 2047,
  657. .max_divider = 128,
  658. .min_divider = 1,
  659. };
  660. static struct clk dpll_mpu_ck = {
  661. .name = "dpll_mpu_ck",
  662. .parent = &sys_clkin_ck,
  663. .dpll_data = &dpll_mpu_dd,
  664. .init = &omap2_init_dpll_parent,
  665. .ops = &clkops_omap3_noncore_dpll_ops,
  666. .recalc = &omap3_dpll_recalc,
  667. .round_rate = &omap2_dpll_round_rate,
  668. .set_rate = &omap3_noncore_dpll_set_rate,
  669. };
  670. static const struct clksel dpll_mpu_m2_div[] = {
  671. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  672. { .parent = NULL },
  673. };
  674. static struct clk dpll_mpu_m2_ck = {
  675. .name = "dpll_mpu_m2_ck",
  676. .parent = &dpll_mpu_ck,
  677. .clksel = dpll_mpu_m2_div,
  678. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  679. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  680. .ops = &clkops_omap4_dpllmx_ops,
  681. .recalc = &omap2_clksel_recalc,
  682. .round_rate = &omap2_clksel_round_rate,
  683. .set_rate = &omap2_clksel_set_rate,
  684. };
  685. static struct clk per_hs_clk_div_ck = {
  686. .name = "per_hs_clk_div_ck",
  687. .parent = &dpll_abe_m3x2_ck,
  688. .ops = &clkops_null,
  689. .fixed_div = 2,
  690. .recalc = &omap_fixed_divisor_recalc,
  691. };
  692. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  693. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  694. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  695. { .parent = NULL },
  696. };
  697. static struct clk per_hsd_byp_clk_mux_ck = {
  698. .name = "per_hsd_byp_clk_mux_ck",
  699. .parent = &sys_clkin_ck,
  700. .clksel = per_hsd_byp_clk_mux_sel,
  701. .init = &omap2_init_clksel_parent,
  702. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  703. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  704. .ops = &clkops_null,
  705. .recalc = &omap2_clksel_recalc,
  706. };
  707. /* DPLL_PER */
  708. static struct dpll_data dpll_per_dd = {
  709. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  710. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  711. .clk_ref = &sys_clkin_ck,
  712. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  713. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  714. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  715. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  716. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  717. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  718. .enable_mask = OMAP4430_DPLL_EN_MASK,
  719. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  720. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  721. .max_multiplier = 2047,
  722. .max_divider = 128,
  723. .min_divider = 1,
  724. };
  725. static struct clk dpll_per_ck = {
  726. .name = "dpll_per_ck",
  727. .parent = &sys_clkin_ck,
  728. .dpll_data = &dpll_per_dd,
  729. .init = &omap2_init_dpll_parent,
  730. .ops = &clkops_omap3_noncore_dpll_ops,
  731. .recalc = &omap3_dpll_recalc,
  732. .round_rate = &omap2_dpll_round_rate,
  733. .set_rate = &omap3_noncore_dpll_set_rate,
  734. };
  735. static const struct clksel dpll_per_m2_div[] = {
  736. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  737. { .parent = NULL },
  738. };
  739. static struct clk dpll_per_m2_ck = {
  740. .name = "dpll_per_m2_ck",
  741. .parent = &dpll_per_ck,
  742. .clksel = dpll_per_m2_div,
  743. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  744. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  745. .ops = &clkops_omap4_dpllmx_ops,
  746. .recalc = &omap2_clksel_recalc,
  747. .round_rate = &omap2_clksel_round_rate,
  748. .set_rate = &omap2_clksel_set_rate,
  749. };
  750. static struct clk dpll_per_x2_ck = {
  751. .name = "dpll_per_x2_ck",
  752. .parent = &dpll_per_ck,
  753. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  754. .flags = CLOCK_CLKOUTX2,
  755. .ops = &clkops_omap4_dpllmx_ops,
  756. .recalc = &omap3_clkoutx2_recalc,
  757. };
  758. static const struct clksel dpll_per_m2x2_div[] = {
  759. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  760. { .parent = NULL },
  761. };
  762. static struct clk dpll_per_m2x2_ck = {
  763. .name = "dpll_per_m2x2_ck",
  764. .parent = &dpll_per_x2_ck,
  765. .clksel = dpll_per_m2x2_div,
  766. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  767. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  768. .ops = &clkops_omap4_dpllmx_ops,
  769. .recalc = &omap2_clksel_recalc,
  770. .round_rate = &omap2_clksel_round_rate,
  771. .set_rate = &omap2_clksel_set_rate,
  772. };
  773. static struct clk dpll_per_m3x2_ck = {
  774. .name = "dpll_per_m3x2_ck",
  775. .parent = &dpll_per_x2_ck,
  776. .clksel = dpll_per_m2x2_div,
  777. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  778. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  779. .ops = &clkops_omap2_dflt,
  780. .recalc = &omap2_clksel_recalc,
  781. .round_rate = &omap2_clksel_round_rate,
  782. .set_rate = &omap2_clksel_set_rate,
  783. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  784. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  785. };
  786. static struct clk dpll_per_m4x2_ck = {
  787. .name = "dpll_per_m4x2_ck",
  788. .parent = &dpll_per_x2_ck,
  789. .clksel = dpll_per_m2x2_div,
  790. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  791. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  792. .ops = &clkops_omap4_dpllmx_ops,
  793. .recalc = &omap2_clksel_recalc,
  794. .round_rate = &omap2_clksel_round_rate,
  795. .set_rate = &omap2_clksel_set_rate,
  796. };
  797. static struct clk dpll_per_m5x2_ck = {
  798. .name = "dpll_per_m5x2_ck",
  799. .parent = &dpll_per_x2_ck,
  800. .clksel = dpll_per_m2x2_div,
  801. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  802. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  803. .ops = &clkops_omap4_dpllmx_ops,
  804. .recalc = &omap2_clksel_recalc,
  805. .round_rate = &omap2_clksel_round_rate,
  806. .set_rate = &omap2_clksel_set_rate,
  807. };
  808. static struct clk dpll_per_m6x2_ck = {
  809. .name = "dpll_per_m6x2_ck",
  810. .parent = &dpll_per_x2_ck,
  811. .clksel = dpll_per_m2x2_div,
  812. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  813. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  814. .ops = &clkops_omap4_dpllmx_ops,
  815. .recalc = &omap2_clksel_recalc,
  816. .round_rate = &omap2_clksel_round_rate,
  817. .set_rate = &omap2_clksel_set_rate,
  818. };
  819. static struct clk dpll_per_m7x2_ck = {
  820. .name = "dpll_per_m7x2_ck",
  821. .parent = &dpll_per_x2_ck,
  822. .clksel = dpll_per_m2x2_div,
  823. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  824. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  825. .ops = &clkops_omap4_dpllmx_ops,
  826. .recalc = &omap2_clksel_recalc,
  827. .round_rate = &omap2_clksel_round_rate,
  828. .set_rate = &omap2_clksel_set_rate,
  829. };
  830. static struct clk usb_hs_clk_div_ck = {
  831. .name = "usb_hs_clk_div_ck",
  832. .parent = &dpll_abe_m3x2_ck,
  833. .ops = &clkops_null,
  834. .fixed_div = 3,
  835. .recalc = &omap_fixed_divisor_recalc,
  836. };
  837. /* DPLL_USB */
  838. static struct dpll_data dpll_usb_dd = {
  839. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  840. .clk_bypass = &usb_hs_clk_div_ck,
  841. .flags = DPLL_J_TYPE,
  842. .clk_ref = &sys_clkin_ck,
  843. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  844. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  845. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  846. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  847. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  848. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  849. .enable_mask = OMAP4430_DPLL_EN_MASK,
  850. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  851. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  852. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  853. .max_multiplier = 4095,
  854. .max_divider = 256,
  855. .min_divider = 1,
  856. };
  857. static struct clk dpll_usb_ck = {
  858. .name = "dpll_usb_ck",
  859. .parent = &sys_clkin_ck,
  860. .dpll_data = &dpll_usb_dd,
  861. .init = &omap2_init_dpll_parent,
  862. .ops = &clkops_omap3_noncore_dpll_ops,
  863. .recalc = &omap3_dpll_recalc,
  864. .round_rate = &omap2_dpll_round_rate,
  865. .set_rate = &omap3_noncore_dpll_set_rate,
  866. };
  867. static struct clk dpll_usb_clkdcoldo_ck = {
  868. .name = "dpll_usb_clkdcoldo_ck",
  869. .parent = &dpll_usb_ck,
  870. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  871. .ops = &clkops_omap4_dpllmx_ops,
  872. .recalc = &followparent_recalc,
  873. };
  874. static const struct clksel dpll_usb_m2_div[] = {
  875. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  876. { .parent = NULL },
  877. };
  878. static struct clk dpll_usb_m2_ck = {
  879. .name = "dpll_usb_m2_ck",
  880. .parent = &dpll_usb_ck,
  881. .clksel = dpll_usb_m2_div,
  882. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  883. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  884. .ops = &clkops_omap4_dpllmx_ops,
  885. .recalc = &omap2_clksel_recalc,
  886. .round_rate = &omap2_clksel_round_rate,
  887. .set_rate = &omap2_clksel_set_rate,
  888. };
  889. static const struct clksel ducati_clk_mux_sel[] = {
  890. { .parent = &div_core_ck, .rates = div_1_0_rates },
  891. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  892. { .parent = NULL },
  893. };
  894. static struct clk ducati_clk_mux_ck = {
  895. .name = "ducati_clk_mux_ck",
  896. .parent = &div_core_ck,
  897. .clksel = ducati_clk_mux_sel,
  898. .init = &omap2_init_clksel_parent,
  899. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  900. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  901. .ops = &clkops_null,
  902. .recalc = &omap2_clksel_recalc,
  903. };
  904. static struct clk func_12m_fclk = {
  905. .name = "func_12m_fclk",
  906. .parent = &dpll_per_m2x2_ck,
  907. .ops = &clkops_null,
  908. .fixed_div = 16,
  909. .recalc = &omap_fixed_divisor_recalc,
  910. };
  911. static struct clk func_24m_clk = {
  912. .name = "func_24m_clk",
  913. .parent = &dpll_per_m2_ck,
  914. .ops = &clkops_null,
  915. .fixed_div = 4,
  916. .recalc = &omap_fixed_divisor_recalc,
  917. };
  918. static struct clk func_24mc_fclk = {
  919. .name = "func_24mc_fclk",
  920. .parent = &dpll_per_m2x2_ck,
  921. .ops = &clkops_null,
  922. .fixed_div = 8,
  923. .recalc = &omap_fixed_divisor_recalc,
  924. };
  925. static const struct clksel_rate div2_4to8_rates[] = {
  926. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  927. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  928. { .div = 0 },
  929. };
  930. static const struct clksel func_48m_fclk_div[] = {
  931. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  932. { .parent = NULL },
  933. };
  934. static struct clk func_48m_fclk = {
  935. .name = "func_48m_fclk",
  936. .parent = &dpll_per_m2x2_ck,
  937. .clksel = func_48m_fclk_div,
  938. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  939. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  940. .ops = &clkops_null,
  941. .recalc = &omap2_clksel_recalc,
  942. .round_rate = &omap2_clksel_round_rate,
  943. .set_rate = &omap2_clksel_set_rate,
  944. };
  945. static struct clk func_48mc_fclk = {
  946. .name = "func_48mc_fclk",
  947. .parent = &dpll_per_m2x2_ck,
  948. .ops = &clkops_null,
  949. .fixed_div = 4,
  950. .recalc = &omap_fixed_divisor_recalc,
  951. };
  952. static const struct clksel_rate div2_2to4_rates[] = {
  953. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  954. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  955. { .div = 0 },
  956. };
  957. static const struct clksel func_64m_fclk_div[] = {
  958. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  959. { .parent = NULL },
  960. };
  961. static struct clk func_64m_fclk = {
  962. .name = "func_64m_fclk",
  963. .parent = &dpll_per_m4x2_ck,
  964. .clksel = func_64m_fclk_div,
  965. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  966. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  967. .ops = &clkops_null,
  968. .recalc = &omap2_clksel_recalc,
  969. .round_rate = &omap2_clksel_round_rate,
  970. .set_rate = &omap2_clksel_set_rate,
  971. };
  972. static const struct clksel func_96m_fclk_div[] = {
  973. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  974. { .parent = NULL },
  975. };
  976. static struct clk func_96m_fclk = {
  977. .name = "func_96m_fclk",
  978. .parent = &dpll_per_m2x2_ck,
  979. .clksel = func_96m_fclk_div,
  980. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  981. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  982. .ops = &clkops_null,
  983. .recalc = &omap2_clksel_recalc,
  984. .round_rate = &omap2_clksel_round_rate,
  985. .set_rate = &omap2_clksel_set_rate,
  986. };
  987. static const struct clksel_rate div2_1to8_rates[] = {
  988. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  989. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  990. { .div = 0 },
  991. };
  992. static const struct clksel init_60m_fclk_div[] = {
  993. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  994. { .parent = NULL },
  995. };
  996. static struct clk init_60m_fclk = {
  997. .name = "init_60m_fclk",
  998. .parent = &dpll_usb_m2_ck,
  999. .clksel = init_60m_fclk_div,
  1000. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1001. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1002. .ops = &clkops_null,
  1003. .recalc = &omap2_clksel_recalc,
  1004. .round_rate = &omap2_clksel_round_rate,
  1005. .set_rate = &omap2_clksel_set_rate,
  1006. };
  1007. static const struct clksel l3_div_div[] = {
  1008. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1009. { .parent = NULL },
  1010. };
  1011. static struct clk l3_div_ck = {
  1012. .name = "l3_div_ck",
  1013. .parent = &div_core_ck,
  1014. .clksel = l3_div_div,
  1015. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1016. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1017. .ops = &clkops_null,
  1018. .recalc = &omap2_clksel_recalc,
  1019. .round_rate = &omap2_clksel_round_rate,
  1020. .set_rate = &omap2_clksel_set_rate,
  1021. };
  1022. static const struct clksel l4_div_div[] = {
  1023. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1024. { .parent = NULL },
  1025. };
  1026. static struct clk l4_div_ck = {
  1027. .name = "l4_div_ck",
  1028. .parent = &l3_div_ck,
  1029. .clksel = l4_div_div,
  1030. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1031. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1032. .ops = &clkops_null,
  1033. .recalc = &omap2_clksel_recalc,
  1034. .round_rate = &omap2_clksel_round_rate,
  1035. .set_rate = &omap2_clksel_set_rate,
  1036. };
  1037. static struct clk lp_clk_div_ck = {
  1038. .name = "lp_clk_div_ck",
  1039. .parent = &dpll_abe_m2x2_ck,
  1040. .ops = &clkops_null,
  1041. .fixed_div = 16,
  1042. .recalc = &omap_fixed_divisor_recalc,
  1043. };
  1044. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1045. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1046. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1047. { .parent = NULL },
  1048. };
  1049. static struct clk l4_wkup_clk_mux_ck = {
  1050. .name = "l4_wkup_clk_mux_ck",
  1051. .parent = &sys_clkin_ck,
  1052. .clksel = l4_wkup_clk_mux_sel,
  1053. .init = &omap2_init_clksel_parent,
  1054. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1055. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1056. .ops = &clkops_null,
  1057. .recalc = &omap2_clksel_recalc,
  1058. };
  1059. static const struct clksel_rate div2_2to1_rates[] = {
  1060. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  1061. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  1062. { .div = 0 },
  1063. };
  1064. static const struct clksel ocp_abe_iclk_div[] = {
  1065. { .parent = &aess_fclk, .rates = div2_2to1_rates },
  1066. { .parent = NULL },
  1067. };
  1068. static struct clk ocp_abe_iclk = {
  1069. .name = "ocp_abe_iclk",
  1070. .parent = &aess_fclk,
  1071. .clksel = ocp_abe_iclk_div,
  1072. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1073. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  1074. .ops = &clkops_null,
  1075. .recalc = &omap2_clksel_recalc,
  1076. };
  1077. static struct clk per_abe_24m_fclk = {
  1078. .name = "per_abe_24m_fclk",
  1079. .parent = &dpll_abe_m2_ck,
  1080. .ops = &clkops_null,
  1081. .fixed_div = 4,
  1082. .recalc = &omap_fixed_divisor_recalc,
  1083. };
  1084. static const struct clksel per_abe_nc_fclk_div[] = {
  1085. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1086. { .parent = NULL },
  1087. };
  1088. static struct clk per_abe_nc_fclk = {
  1089. .name = "per_abe_nc_fclk",
  1090. .parent = &dpll_abe_m2_ck,
  1091. .clksel = per_abe_nc_fclk_div,
  1092. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1093. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1094. .ops = &clkops_null,
  1095. .recalc = &omap2_clksel_recalc,
  1096. .round_rate = &omap2_clksel_round_rate,
  1097. .set_rate = &omap2_clksel_set_rate,
  1098. };
  1099. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1100. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1101. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1102. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1103. { .parent = NULL },
  1104. };
  1105. static struct clk pmd_stm_clock_mux_ck = {
  1106. .name = "pmd_stm_clock_mux_ck",
  1107. .parent = &sys_clkin_ck,
  1108. .ops = &clkops_null,
  1109. .recalc = &followparent_recalc,
  1110. };
  1111. static struct clk pmd_trace_clk_mux_ck = {
  1112. .name = "pmd_trace_clk_mux_ck",
  1113. .parent = &sys_clkin_ck,
  1114. .ops = &clkops_null,
  1115. .recalc = &followparent_recalc,
  1116. };
  1117. static const struct clksel syc_clk_div_div[] = {
  1118. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1119. { .parent = NULL },
  1120. };
  1121. static struct clk syc_clk_div_ck = {
  1122. .name = "syc_clk_div_ck",
  1123. .parent = &sys_clkin_ck,
  1124. .clksel = syc_clk_div_div,
  1125. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1126. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1127. .ops = &clkops_null,
  1128. .recalc = &omap2_clksel_recalc,
  1129. .round_rate = &omap2_clksel_round_rate,
  1130. .set_rate = &omap2_clksel_set_rate,
  1131. };
  1132. /* Leaf clocks controlled by modules */
  1133. static struct clk aes1_fck = {
  1134. .name = "aes1_fck",
  1135. .ops = &clkops_omap2_dflt,
  1136. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1137. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1138. .clkdm_name = "l4_secure_clkdm",
  1139. .parent = &l3_div_ck,
  1140. .recalc = &followparent_recalc,
  1141. };
  1142. static struct clk aes2_fck = {
  1143. .name = "aes2_fck",
  1144. .ops = &clkops_omap2_dflt,
  1145. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1146. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1147. .clkdm_name = "l4_secure_clkdm",
  1148. .parent = &l3_div_ck,
  1149. .recalc = &followparent_recalc,
  1150. };
  1151. static struct clk aess_fck = {
  1152. .name = "aess_fck",
  1153. .ops = &clkops_omap2_dflt,
  1154. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1155. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1156. .clkdm_name = "abe_clkdm",
  1157. .parent = &aess_fclk,
  1158. .recalc = &followparent_recalc,
  1159. };
  1160. static struct clk bandgap_fclk = {
  1161. .name = "bandgap_fclk",
  1162. .ops = &clkops_omap2_dflt,
  1163. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1164. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1165. .clkdm_name = "l4_wkup_clkdm",
  1166. .parent = &sys_32k_ck,
  1167. .recalc = &followparent_recalc,
  1168. };
  1169. static struct clk des3des_fck = {
  1170. .name = "des3des_fck",
  1171. .ops = &clkops_omap2_dflt,
  1172. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1173. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1174. .clkdm_name = "l4_secure_clkdm",
  1175. .parent = &l4_div_ck,
  1176. .recalc = &followparent_recalc,
  1177. };
  1178. static const struct clksel dmic_sync_mux_sel[] = {
  1179. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1180. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1181. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1182. { .parent = NULL },
  1183. };
  1184. static struct clk dmic_sync_mux_ck = {
  1185. .name = "dmic_sync_mux_ck",
  1186. .parent = &abe_24m_fclk,
  1187. .clksel = dmic_sync_mux_sel,
  1188. .init = &omap2_init_clksel_parent,
  1189. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1190. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1191. .ops = &clkops_null,
  1192. .recalc = &omap2_clksel_recalc,
  1193. };
  1194. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1195. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1196. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1197. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1198. { .parent = NULL },
  1199. };
  1200. /* Merged func_dmic_abe_gfclk into dmic */
  1201. static struct clk dmic_fck = {
  1202. .name = "dmic_fck",
  1203. .parent = &dmic_sync_mux_ck,
  1204. .clksel = func_dmic_abe_gfclk_sel,
  1205. .init = &omap2_init_clksel_parent,
  1206. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1207. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1208. .ops = &clkops_omap2_dflt,
  1209. .recalc = &omap2_clksel_recalc,
  1210. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1211. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1212. .clkdm_name = "abe_clkdm",
  1213. };
  1214. static struct clk dsp_fck = {
  1215. .name = "dsp_fck",
  1216. .ops = &clkops_omap2_dflt,
  1217. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1218. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1219. .clkdm_name = "tesla_clkdm",
  1220. .parent = &dpll_iva_m4x2_ck,
  1221. .recalc = &followparent_recalc,
  1222. };
  1223. static struct clk dss_sys_clk = {
  1224. .name = "dss_sys_clk",
  1225. .ops = &clkops_omap2_dflt,
  1226. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1227. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1228. .clkdm_name = "l3_dss_clkdm",
  1229. .parent = &syc_clk_div_ck,
  1230. .recalc = &followparent_recalc,
  1231. };
  1232. static struct clk dss_tv_clk = {
  1233. .name = "dss_tv_clk",
  1234. .ops = &clkops_omap2_dflt,
  1235. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1236. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1237. .clkdm_name = "l3_dss_clkdm",
  1238. .parent = &extalt_clkin_ck,
  1239. .recalc = &followparent_recalc,
  1240. };
  1241. static struct clk dss_dss_clk = {
  1242. .name = "dss_dss_clk",
  1243. .ops = &clkops_omap2_dflt,
  1244. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1245. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1246. .clkdm_name = "l3_dss_clkdm",
  1247. .parent = &dpll_per_m5x2_ck,
  1248. .recalc = &followparent_recalc,
  1249. };
  1250. static const struct clksel_rate div3_8to32_rates[] = {
  1251. { .div = 8, .val = 0, .flags = RATE_IN_4460 },
  1252. { .div = 16, .val = 1, .flags = RATE_IN_4460 },
  1253. { .div = 32, .val = 2, .flags = RATE_IN_4460 },
  1254. { .div = 0 },
  1255. };
  1256. static const struct clksel div_ts_div[] = {
  1257. { .parent = &l4_wkup_clk_mux_ck, .rates = div3_8to32_rates },
  1258. { .parent = NULL },
  1259. };
  1260. static struct clk div_ts_ck = {
  1261. .name = "div_ts_ck",
  1262. .parent = &l4_wkup_clk_mux_ck,
  1263. .clksel = div_ts_div,
  1264. .clksel_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1265. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1266. .ops = &clkops_null,
  1267. .recalc = &omap2_clksel_recalc,
  1268. .round_rate = &omap2_clksel_round_rate,
  1269. .set_rate = &omap2_clksel_set_rate,
  1270. };
  1271. static struct clk bandgap_ts_fclk = {
  1272. .name = "bandgap_ts_fclk",
  1273. .ops = &clkops_omap2_dflt,
  1274. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1275. .enable_bit = OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  1276. .clkdm_name = "l4_wkup_clkdm",
  1277. .parent = &div_ts_ck,
  1278. .recalc = &followparent_recalc,
  1279. };
  1280. static struct clk dss_48mhz_clk = {
  1281. .name = "dss_48mhz_clk",
  1282. .ops = &clkops_omap2_dflt,
  1283. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1284. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1285. .clkdm_name = "l3_dss_clkdm",
  1286. .parent = &func_48mc_fclk,
  1287. .recalc = &followparent_recalc,
  1288. };
  1289. static struct clk dss_fck = {
  1290. .name = "dss_fck",
  1291. .ops = &clkops_omap2_dflt,
  1292. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1293. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1294. .clkdm_name = "l3_dss_clkdm",
  1295. .parent = &l3_div_ck,
  1296. .recalc = &followparent_recalc,
  1297. };
  1298. static struct clk efuse_ctrl_cust_fck = {
  1299. .name = "efuse_ctrl_cust_fck",
  1300. .ops = &clkops_omap2_dflt,
  1301. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1302. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1303. .clkdm_name = "l4_cefuse_clkdm",
  1304. .parent = &sys_clkin_ck,
  1305. .recalc = &followparent_recalc,
  1306. };
  1307. static struct clk emif1_fck = {
  1308. .name = "emif1_fck",
  1309. .ops = &clkops_omap2_dflt,
  1310. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1311. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1312. .flags = ENABLE_ON_INIT,
  1313. .clkdm_name = "l3_emif_clkdm",
  1314. .parent = &ddrphy_ck,
  1315. .recalc = &followparent_recalc,
  1316. };
  1317. static struct clk emif2_fck = {
  1318. .name = "emif2_fck",
  1319. .ops = &clkops_omap2_dflt,
  1320. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1321. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1322. .flags = ENABLE_ON_INIT,
  1323. .clkdm_name = "l3_emif_clkdm",
  1324. .parent = &ddrphy_ck,
  1325. .recalc = &followparent_recalc,
  1326. };
  1327. static const struct clksel fdif_fclk_div[] = {
  1328. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1329. { .parent = NULL },
  1330. };
  1331. /* Merged fdif_fclk into fdif */
  1332. static struct clk fdif_fck = {
  1333. .name = "fdif_fck",
  1334. .parent = &dpll_per_m4x2_ck,
  1335. .clksel = fdif_fclk_div,
  1336. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1337. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1338. .ops = &clkops_omap2_dflt,
  1339. .recalc = &omap2_clksel_recalc,
  1340. .round_rate = &omap2_clksel_round_rate,
  1341. .set_rate = &omap2_clksel_set_rate,
  1342. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1343. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1344. .clkdm_name = "iss_clkdm",
  1345. };
  1346. static struct clk fpka_fck = {
  1347. .name = "fpka_fck",
  1348. .ops = &clkops_omap2_dflt,
  1349. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1350. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1351. .clkdm_name = "l4_secure_clkdm",
  1352. .parent = &l4_div_ck,
  1353. .recalc = &followparent_recalc,
  1354. };
  1355. static struct clk gpio1_dbclk = {
  1356. .name = "gpio1_dbclk",
  1357. .ops = &clkops_omap2_dflt,
  1358. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1359. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1360. .clkdm_name = "l4_wkup_clkdm",
  1361. .parent = &sys_32k_ck,
  1362. .recalc = &followparent_recalc,
  1363. };
  1364. static struct clk gpio1_ick = {
  1365. .name = "gpio1_ick",
  1366. .ops = &clkops_omap2_dflt,
  1367. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1368. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1369. .clkdm_name = "l4_wkup_clkdm",
  1370. .parent = &l4_wkup_clk_mux_ck,
  1371. .recalc = &followparent_recalc,
  1372. };
  1373. static struct clk gpio2_dbclk = {
  1374. .name = "gpio2_dbclk",
  1375. .ops = &clkops_omap2_dflt,
  1376. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1377. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1378. .clkdm_name = "l4_per_clkdm",
  1379. .parent = &sys_32k_ck,
  1380. .recalc = &followparent_recalc,
  1381. };
  1382. static struct clk gpio2_ick = {
  1383. .name = "gpio2_ick",
  1384. .ops = &clkops_omap2_dflt,
  1385. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1386. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1387. .clkdm_name = "l4_per_clkdm",
  1388. .parent = &l4_div_ck,
  1389. .recalc = &followparent_recalc,
  1390. };
  1391. static struct clk gpio3_dbclk = {
  1392. .name = "gpio3_dbclk",
  1393. .ops = &clkops_omap2_dflt,
  1394. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1395. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1396. .clkdm_name = "l4_per_clkdm",
  1397. .parent = &sys_32k_ck,
  1398. .recalc = &followparent_recalc,
  1399. };
  1400. static struct clk gpio3_ick = {
  1401. .name = "gpio3_ick",
  1402. .ops = &clkops_omap2_dflt,
  1403. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1404. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1405. .clkdm_name = "l4_per_clkdm",
  1406. .parent = &l4_div_ck,
  1407. .recalc = &followparent_recalc,
  1408. };
  1409. static struct clk gpio4_dbclk = {
  1410. .name = "gpio4_dbclk",
  1411. .ops = &clkops_omap2_dflt,
  1412. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1413. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1414. .clkdm_name = "l4_per_clkdm",
  1415. .parent = &sys_32k_ck,
  1416. .recalc = &followparent_recalc,
  1417. };
  1418. static struct clk gpio4_ick = {
  1419. .name = "gpio4_ick",
  1420. .ops = &clkops_omap2_dflt,
  1421. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1422. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1423. .clkdm_name = "l4_per_clkdm",
  1424. .parent = &l4_div_ck,
  1425. .recalc = &followparent_recalc,
  1426. };
  1427. static struct clk gpio5_dbclk = {
  1428. .name = "gpio5_dbclk",
  1429. .ops = &clkops_omap2_dflt,
  1430. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1431. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1432. .clkdm_name = "l4_per_clkdm",
  1433. .parent = &sys_32k_ck,
  1434. .recalc = &followparent_recalc,
  1435. };
  1436. static struct clk gpio5_ick = {
  1437. .name = "gpio5_ick",
  1438. .ops = &clkops_omap2_dflt,
  1439. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1440. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1441. .clkdm_name = "l4_per_clkdm",
  1442. .parent = &l4_div_ck,
  1443. .recalc = &followparent_recalc,
  1444. };
  1445. static struct clk gpio6_dbclk = {
  1446. .name = "gpio6_dbclk",
  1447. .ops = &clkops_omap2_dflt,
  1448. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1449. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1450. .clkdm_name = "l4_per_clkdm",
  1451. .parent = &sys_32k_ck,
  1452. .recalc = &followparent_recalc,
  1453. };
  1454. static struct clk gpio6_ick = {
  1455. .name = "gpio6_ick",
  1456. .ops = &clkops_omap2_dflt,
  1457. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1458. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1459. .clkdm_name = "l4_per_clkdm",
  1460. .parent = &l4_div_ck,
  1461. .recalc = &followparent_recalc,
  1462. };
  1463. static struct clk gpmc_ick = {
  1464. .name = "gpmc_ick",
  1465. .ops = &clkops_omap2_dflt,
  1466. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1467. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1468. .flags = ENABLE_ON_INIT,
  1469. .clkdm_name = "l3_2_clkdm",
  1470. .parent = &l3_div_ck,
  1471. .recalc = &followparent_recalc,
  1472. };
  1473. static const struct clksel sgx_clk_mux_sel[] = {
  1474. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1475. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1476. { .parent = NULL },
  1477. };
  1478. /* Merged sgx_clk_mux into gpu */
  1479. static struct clk gpu_fck = {
  1480. .name = "gpu_fck",
  1481. .parent = &dpll_core_m7x2_ck,
  1482. .clksel = sgx_clk_mux_sel,
  1483. .init = &omap2_init_clksel_parent,
  1484. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1485. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1486. .ops = &clkops_omap2_dflt,
  1487. .recalc = &omap2_clksel_recalc,
  1488. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1489. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1490. .clkdm_name = "l3_gfx_clkdm",
  1491. };
  1492. static struct clk hdq1w_fck = {
  1493. .name = "hdq1w_fck",
  1494. .ops = &clkops_omap2_dflt,
  1495. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1496. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1497. .clkdm_name = "l4_per_clkdm",
  1498. .parent = &func_12m_fclk,
  1499. .recalc = &followparent_recalc,
  1500. };
  1501. static const struct clksel hsi_fclk_div[] = {
  1502. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1503. { .parent = NULL },
  1504. };
  1505. /* Merged hsi_fclk into hsi */
  1506. static struct clk hsi_fck = {
  1507. .name = "hsi_fck",
  1508. .parent = &dpll_per_m2x2_ck,
  1509. .clksel = hsi_fclk_div,
  1510. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1511. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1512. .ops = &clkops_omap2_dflt,
  1513. .recalc = &omap2_clksel_recalc,
  1514. .round_rate = &omap2_clksel_round_rate,
  1515. .set_rate = &omap2_clksel_set_rate,
  1516. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1517. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1518. .clkdm_name = "l3_init_clkdm",
  1519. };
  1520. static struct clk i2c1_fck = {
  1521. .name = "i2c1_fck",
  1522. .ops = &clkops_omap2_dflt,
  1523. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1524. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1525. .clkdm_name = "l4_per_clkdm",
  1526. .parent = &func_96m_fclk,
  1527. .recalc = &followparent_recalc,
  1528. };
  1529. static struct clk i2c2_fck = {
  1530. .name = "i2c2_fck",
  1531. .ops = &clkops_omap2_dflt,
  1532. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1533. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1534. .clkdm_name = "l4_per_clkdm",
  1535. .parent = &func_96m_fclk,
  1536. .recalc = &followparent_recalc,
  1537. };
  1538. static struct clk i2c3_fck = {
  1539. .name = "i2c3_fck",
  1540. .ops = &clkops_omap2_dflt,
  1541. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1542. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1543. .clkdm_name = "l4_per_clkdm",
  1544. .parent = &func_96m_fclk,
  1545. .recalc = &followparent_recalc,
  1546. };
  1547. static struct clk i2c4_fck = {
  1548. .name = "i2c4_fck",
  1549. .ops = &clkops_omap2_dflt,
  1550. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1551. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1552. .clkdm_name = "l4_per_clkdm",
  1553. .parent = &func_96m_fclk,
  1554. .recalc = &followparent_recalc,
  1555. };
  1556. static struct clk ipu_fck = {
  1557. .name = "ipu_fck",
  1558. .ops = &clkops_omap2_dflt,
  1559. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1560. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1561. .clkdm_name = "ducati_clkdm",
  1562. .parent = &ducati_clk_mux_ck,
  1563. .recalc = &followparent_recalc,
  1564. };
  1565. static struct clk iss_ctrlclk = {
  1566. .name = "iss_ctrlclk",
  1567. .ops = &clkops_omap2_dflt,
  1568. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1569. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1570. .clkdm_name = "iss_clkdm",
  1571. .parent = &func_96m_fclk,
  1572. .recalc = &followparent_recalc,
  1573. };
  1574. static struct clk iss_fck = {
  1575. .name = "iss_fck",
  1576. .ops = &clkops_omap2_dflt,
  1577. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1578. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1579. .clkdm_name = "iss_clkdm",
  1580. .parent = &ducati_clk_mux_ck,
  1581. .recalc = &followparent_recalc,
  1582. };
  1583. static struct clk iva_fck = {
  1584. .name = "iva_fck",
  1585. .ops = &clkops_omap2_dflt,
  1586. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1587. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1588. .clkdm_name = "ivahd_clkdm",
  1589. .parent = &dpll_iva_m5x2_ck,
  1590. .recalc = &followparent_recalc,
  1591. };
  1592. static struct clk kbd_fck = {
  1593. .name = "kbd_fck",
  1594. .ops = &clkops_omap2_dflt,
  1595. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1596. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1597. .clkdm_name = "l4_wkup_clkdm",
  1598. .parent = &sys_32k_ck,
  1599. .recalc = &followparent_recalc,
  1600. };
  1601. static struct clk l3_instr_ick = {
  1602. .name = "l3_instr_ick",
  1603. .ops = &clkops_omap2_dflt,
  1604. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1605. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1606. .flags = ENABLE_ON_INIT,
  1607. .clkdm_name = "l3_instr_clkdm",
  1608. .parent = &l3_div_ck,
  1609. .recalc = &followparent_recalc,
  1610. };
  1611. static struct clk l3_main_3_ick = {
  1612. .name = "l3_main_3_ick",
  1613. .ops = &clkops_omap2_dflt,
  1614. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1615. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1616. .flags = ENABLE_ON_INIT,
  1617. .clkdm_name = "l3_instr_clkdm",
  1618. .parent = &l3_div_ck,
  1619. .recalc = &followparent_recalc,
  1620. };
  1621. static struct clk mcasp_sync_mux_ck = {
  1622. .name = "mcasp_sync_mux_ck",
  1623. .parent = &abe_24m_fclk,
  1624. .clksel = dmic_sync_mux_sel,
  1625. .init = &omap2_init_clksel_parent,
  1626. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1627. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1628. .ops = &clkops_null,
  1629. .recalc = &omap2_clksel_recalc,
  1630. };
  1631. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1632. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1633. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1634. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1635. { .parent = NULL },
  1636. };
  1637. /* Merged func_mcasp_abe_gfclk into mcasp */
  1638. static struct clk mcasp_fck = {
  1639. .name = "mcasp_fck",
  1640. .parent = &mcasp_sync_mux_ck,
  1641. .clksel = func_mcasp_abe_gfclk_sel,
  1642. .init = &omap2_init_clksel_parent,
  1643. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1644. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1645. .ops = &clkops_omap2_dflt,
  1646. .recalc = &omap2_clksel_recalc,
  1647. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1648. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1649. .clkdm_name = "abe_clkdm",
  1650. };
  1651. static struct clk mcbsp1_sync_mux_ck = {
  1652. .name = "mcbsp1_sync_mux_ck",
  1653. .parent = &abe_24m_fclk,
  1654. .clksel = dmic_sync_mux_sel,
  1655. .init = &omap2_init_clksel_parent,
  1656. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1657. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1658. .ops = &clkops_null,
  1659. .recalc = &omap2_clksel_recalc,
  1660. };
  1661. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1662. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1663. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1664. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1665. { .parent = NULL },
  1666. };
  1667. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1668. static struct clk mcbsp1_fck = {
  1669. .name = "mcbsp1_fck",
  1670. .parent = &mcbsp1_sync_mux_ck,
  1671. .clksel = func_mcbsp1_gfclk_sel,
  1672. .init = &omap2_init_clksel_parent,
  1673. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1674. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1675. .ops = &clkops_omap2_dflt,
  1676. .recalc = &omap2_clksel_recalc,
  1677. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1678. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1679. .clkdm_name = "abe_clkdm",
  1680. };
  1681. static struct clk mcbsp2_sync_mux_ck = {
  1682. .name = "mcbsp2_sync_mux_ck",
  1683. .parent = &abe_24m_fclk,
  1684. .clksel = dmic_sync_mux_sel,
  1685. .init = &omap2_init_clksel_parent,
  1686. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1687. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1688. .ops = &clkops_null,
  1689. .recalc = &omap2_clksel_recalc,
  1690. };
  1691. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1692. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1693. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1694. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1695. { .parent = NULL },
  1696. };
  1697. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1698. static struct clk mcbsp2_fck = {
  1699. .name = "mcbsp2_fck",
  1700. .parent = &mcbsp2_sync_mux_ck,
  1701. .clksel = func_mcbsp2_gfclk_sel,
  1702. .init = &omap2_init_clksel_parent,
  1703. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1704. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1705. .ops = &clkops_omap2_dflt,
  1706. .recalc = &omap2_clksel_recalc,
  1707. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1708. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1709. .clkdm_name = "abe_clkdm",
  1710. };
  1711. static struct clk mcbsp3_sync_mux_ck = {
  1712. .name = "mcbsp3_sync_mux_ck",
  1713. .parent = &abe_24m_fclk,
  1714. .clksel = dmic_sync_mux_sel,
  1715. .init = &omap2_init_clksel_parent,
  1716. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1717. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1718. .ops = &clkops_null,
  1719. .recalc = &omap2_clksel_recalc,
  1720. };
  1721. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1722. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1723. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1724. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1725. { .parent = NULL },
  1726. };
  1727. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1728. static struct clk mcbsp3_fck = {
  1729. .name = "mcbsp3_fck",
  1730. .parent = &mcbsp3_sync_mux_ck,
  1731. .clksel = func_mcbsp3_gfclk_sel,
  1732. .init = &omap2_init_clksel_parent,
  1733. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1734. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1735. .ops = &clkops_omap2_dflt,
  1736. .recalc = &omap2_clksel_recalc,
  1737. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1738. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1739. .clkdm_name = "abe_clkdm",
  1740. };
  1741. static const struct clksel mcbsp4_sync_mux_sel[] = {
  1742. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1743. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1744. { .parent = NULL },
  1745. };
  1746. static struct clk mcbsp4_sync_mux_ck = {
  1747. .name = "mcbsp4_sync_mux_ck",
  1748. .parent = &func_96m_fclk,
  1749. .clksel = mcbsp4_sync_mux_sel,
  1750. .init = &omap2_init_clksel_parent,
  1751. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1752. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1753. .ops = &clkops_null,
  1754. .recalc = &omap2_clksel_recalc,
  1755. };
  1756. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1757. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1758. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1759. { .parent = NULL },
  1760. };
  1761. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1762. static struct clk mcbsp4_fck = {
  1763. .name = "mcbsp4_fck",
  1764. .parent = &mcbsp4_sync_mux_ck,
  1765. .clksel = per_mcbsp4_gfclk_sel,
  1766. .init = &omap2_init_clksel_parent,
  1767. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1768. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1769. .ops = &clkops_omap2_dflt,
  1770. .recalc = &omap2_clksel_recalc,
  1771. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1772. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1773. .clkdm_name = "l4_per_clkdm",
  1774. };
  1775. static struct clk mcpdm_fck = {
  1776. .name = "mcpdm_fck",
  1777. .ops = &clkops_omap2_dflt,
  1778. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1779. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1780. .clkdm_name = "abe_clkdm",
  1781. .parent = &pad_clks_ck,
  1782. .recalc = &followparent_recalc,
  1783. };
  1784. static struct clk mcspi1_fck = {
  1785. .name = "mcspi1_fck",
  1786. .ops = &clkops_omap2_dflt,
  1787. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1788. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1789. .clkdm_name = "l4_per_clkdm",
  1790. .parent = &func_48m_fclk,
  1791. .recalc = &followparent_recalc,
  1792. };
  1793. static struct clk mcspi2_fck = {
  1794. .name = "mcspi2_fck",
  1795. .ops = &clkops_omap2_dflt,
  1796. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1797. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1798. .clkdm_name = "l4_per_clkdm",
  1799. .parent = &func_48m_fclk,
  1800. .recalc = &followparent_recalc,
  1801. };
  1802. static struct clk mcspi3_fck = {
  1803. .name = "mcspi3_fck",
  1804. .ops = &clkops_omap2_dflt,
  1805. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1806. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1807. .clkdm_name = "l4_per_clkdm",
  1808. .parent = &func_48m_fclk,
  1809. .recalc = &followparent_recalc,
  1810. };
  1811. static struct clk mcspi4_fck = {
  1812. .name = "mcspi4_fck",
  1813. .ops = &clkops_omap2_dflt,
  1814. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1815. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1816. .clkdm_name = "l4_per_clkdm",
  1817. .parent = &func_48m_fclk,
  1818. .recalc = &followparent_recalc,
  1819. };
  1820. static const struct clksel hsmmc1_fclk_sel[] = {
  1821. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1822. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1823. { .parent = NULL },
  1824. };
  1825. /* Merged hsmmc1_fclk into mmc1 */
  1826. static struct clk mmc1_fck = {
  1827. .name = "mmc1_fck",
  1828. .parent = &func_64m_fclk,
  1829. .clksel = hsmmc1_fclk_sel,
  1830. .init = &omap2_init_clksel_parent,
  1831. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1832. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1833. .ops = &clkops_omap2_dflt,
  1834. .recalc = &omap2_clksel_recalc,
  1835. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1836. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1837. .clkdm_name = "l3_init_clkdm",
  1838. };
  1839. /* Merged hsmmc2_fclk into mmc2 */
  1840. static struct clk mmc2_fck = {
  1841. .name = "mmc2_fck",
  1842. .parent = &func_64m_fclk,
  1843. .clksel = hsmmc1_fclk_sel,
  1844. .init = &omap2_init_clksel_parent,
  1845. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1846. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1847. .ops = &clkops_omap2_dflt,
  1848. .recalc = &omap2_clksel_recalc,
  1849. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1850. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1851. .clkdm_name = "l3_init_clkdm",
  1852. };
  1853. static struct clk mmc3_fck = {
  1854. .name = "mmc3_fck",
  1855. .ops = &clkops_omap2_dflt,
  1856. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1857. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1858. .clkdm_name = "l4_per_clkdm",
  1859. .parent = &func_48m_fclk,
  1860. .recalc = &followparent_recalc,
  1861. };
  1862. static struct clk mmc4_fck = {
  1863. .name = "mmc4_fck",
  1864. .ops = &clkops_omap2_dflt,
  1865. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1866. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1867. .clkdm_name = "l4_per_clkdm",
  1868. .parent = &func_48m_fclk,
  1869. .recalc = &followparent_recalc,
  1870. };
  1871. static struct clk mmc5_fck = {
  1872. .name = "mmc5_fck",
  1873. .ops = &clkops_omap2_dflt,
  1874. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1875. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1876. .clkdm_name = "l4_per_clkdm",
  1877. .parent = &func_48m_fclk,
  1878. .recalc = &followparent_recalc,
  1879. };
  1880. static struct clk ocp2scp_usb_phy_phy_48m = {
  1881. .name = "ocp2scp_usb_phy_phy_48m",
  1882. .ops = &clkops_omap2_dflt,
  1883. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1884. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1885. .clkdm_name = "l3_init_clkdm",
  1886. .parent = &func_48m_fclk,
  1887. .recalc = &followparent_recalc,
  1888. };
  1889. static struct clk ocp2scp_usb_phy_ick = {
  1890. .name = "ocp2scp_usb_phy_ick",
  1891. .ops = &clkops_omap2_dflt,
  1892. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1893. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1894. .clkdm_name = "l3_init_clkdm",
  1895. .parent = &l4_div_ck,
  1896. .recalc = &followparent_recalc,
  1897. };
  1898. static struct clk ocp_wp_noc_ick = {
  1899. .name = "ocp_wp_noc_ick",
  1900. .ops = &clkops_omap2_dflt,
  1901. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1902. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1903. .flags = ENABLE_ON_INIT,
  1904. .clkdm_name = "l3_instr_clkdm",
  1905. .parent = &l3_div_ck,
  1906. .recalc = &followparent_recalc,
  1907. };
  1908. static struct clk rng_ick = {
  1909. .name = "rng_ick",
  1910. .ops = &clkops_omap2_dflt,
  1911. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1912. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1913. .clkdm_name = "l4_secure_clkdm",
  1914. .parent = &l4_div_ck,
  1915. .recalc = &followparent_recalc,
  1916. };
  1917. static struct clk sha2md5_fck = {
  1918. .name = "sha2md5_fck",
  1919. .ops = &clkops_omap2_dflt,
  1920. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1921. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1922. .clkdm_name = "l4_secure_clkdm",
  1923. .parent = &l3_div_ck,
  1924. .recalc = &followparent_recalc,
  1925. };
  1926. static struct clk sl2if_ick = {
  1927. .name = "sl2if_ick",
  1928. .ops = &clkops_omap2_dflt,
  1929. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1930. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1931. .clkdm_name = "ivahd_clkdm",
  1932. .parent = &dpll_iva_m5x2_ck,
  1933. .recalc = &followparent_recalc,
  1934. };
  1935. static struct clk slimbus1_fclk_1 = {
  1936. .name = "slimbus1_fclk_1",
  1937. .ops = &clkops_omap2_dflt,
  1938. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1939. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1940. .clkdm_name = "abe_clkdm",
  1941. .parent = &func_24m_clk,
  1942. .recalc = &followparent_recalc,
  1943. };
  1944. static struct clk slimbus1_fclk_0 = {
  1945. .name = "slimbus1_fclk_0",
  1946. .ops = &clkops_omap2_dflt,
  1947. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1948. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1949. .clkdm_name = "abe_clkdm",
  1950. .parent = &abe_24m_fclk,
  1951. .recalc = &followparent_recalc,
  1952. };
  1953. static struct clk slimbus1_fclk_2 = {
  1954. .name = "slimbus1_fclk_2",
  1955. .ops = &clkops_omap2_dflt,
  1956. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1957. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1958. .clkdm_name = "abe_clkdm",
  1959. .parent = &pad_clks_ck,
  1960. .recalc = &followparent_recalc,
  1961. };
  1962. static struct clk slimbus1_slimbus_clk = {
  1963. .name = "slimbus1_slimbus_clk",
  1964. .ops = &clkops_omap2_dflt,
  1965. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1966. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1967. .clkdm_name = "abe_clkdm",
  1968. .parent = &slimbus_clk,
  1969. .recalc = &followparent_recalc,
  1970. };
  1971. static struct clk slimbus1_fck = {
  1972. .name = "slimbus1_fck",
  1973. .ops = &clkops_omap2_dflt,
  1974. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1975. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1976. .clkdm_name = "abe_clkdm",
  1977. .parent = &ocp_abe_iclk,
  1978. .recalc = &followparent_recalc,
  1979. };
  1980. static struct clk slimbus2_fclk_1 = {
  1981. .name = "slimbus2_fclk_1",
  1982. .ops = &clkops_omap2_dflt,
  1983. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1984. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  1985. .clkdm_name = "l4_per_clkdm",
  1986. .parent = &per_abe_24m_fclk,
  1987. .recalc = &followparent_recalc,
  1988. };
  1989. static struct clk slimbus2_fclk_0 = {
  1990. .name = "slimbus2_fclk_0",
  1991. .ops = &clkops_omap2_dflt,
  1992. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1993. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  1994. .clkdm_name = "l4_per_clkdm",
  1995. .parent = &func_24mc_fclk,
  1996. .recalc = &followparent_recalc,
  1997. };
  1998. static struct clk slimbus2_slimbus_clk = {
  1999. .name = "slimbus2_slimbus_clk",
  2000. .ops = &clkops_omap2_dflt,
  2001. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2002. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  2003. .clkdm_name = "l4_per_clkdm",
  2004. .parent = &pad_slimbus_core_clks_ck,
  2005. .recalc = &followparent_recalc,
  2006. };
  2007. static struct clk slimbus2_fck = {
  2008. .name = "slimbus2_fck",
  2009. .ops = &clkops_omap2_dflt,
  2010. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2011. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2012. .clkdm_name = "l4_per_clkdm",
  2013. .parent = &l4_div_ck,
  2014. .recalc = &followparent_recalc,
  2015. };
  2016. static struct clk smartreflex_core_fck = {
  2017. .name = "smartreflex_core_fck",
  2018. .ops = &clkops_omap2_dflt,
  2019. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2020. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2021. .clkdm_name = "l4_ao_clkdm",
  2022. .parent = &l4_wkup_clk_mux_ck,
  2023. .recalc = &followparent_recalc,
  2024. };
  2025. static struct clk smartreflex_iva_fck = {
  2026. .name = "smartreflex_iva_fck",
  2027. .ops = &clkops_omap2_dflt,
  2028. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2029. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2030. .clkdm_name = "l4_ao_clkdm",
  2031. .parent = &l4_wkup_clk_mux_ck,
  2032. .recalc = &followparent_recalc,
  2033. };
  2034. static struct clk smartreflex_mpu_fck = {
  2035. .name = "smartreflex_mpu_fck",
  2036. .ops = &clkops_omap2_dflt,
  2037. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2038. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2039. .clkdm_name = "l4_ao_clkdm",
  2040. .parent = &l4_wkup_clk_mux_ck,
  2041. .recalc = &followparent_recalc,
  2042. };
  2043. /* Merged dmt1_clk_mux into timer1 */
  2044. static struct clk timer1_fck = {
  2045. .name = "timer1_fck",
  2046. .parent = &sys_clkin_ck,
  2047. .clksel = abe_dpll_bypass_clk_mux_sel,
  2048. .init = &omap2_init_clksel_parent,
  2049. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2050. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2051. .ops = &clkops_omap2_dflt,
  2052. .recalc = &omap2_clksel_recalc,
  2053. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2054. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2055. .clkdm_name = "l4_wkup_clkdm",
  2056. };
  2057. /* Merged cm2_dm10_mux into timer10 */
  2058. static struct clk timer10_fck = {
  2059. .name = "timer10_fck",
  2060. .parent = &sys_clkin_ck,
  2061. .clksel = abe_dpll_bypass_clk_mux_sel,
  2062. .init = &omap2_init_clksel_parent,
  2063. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2064. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2065. .ops = &clkops_omap2_dflt,
  2066. .recalc = &omap2_clksel_recalc,
  2067. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2068. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2069. .clkdm_name = "l4_per_clkdm",
  2070. };
  2071. /* Merged cm2_dm11_mux into timer11 */
  2072. static struct clk timer11_fck = {
  2073. .name = "timer11_fck",
  2074. .parent = &sys_clkin_ck,
  2075. .clksel = abe_dpll_bypass_clk_mux_sel,
  2076. .init = &omap2_init_clksel_parent,
  2077. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2078. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2079. .ops = &clkops_omap2_dflt,
  2080. .recalc = &omap2_clksel_recalc,
  2081. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2082. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2083. .clkdm_name = "l4_per_clkdm",
  2084. };
  2085. /* Merged cm2_dm2_mux into timer2 */
  2086. static struct clk timer2_fck = {
  2087. .name = "timer2_fck",
  2088. .parent = &sys_clkin_ck,
  2089. .clksel = abe_dpll_bypass_clk_mux_sel,
  2090. .init = &omap2_init_clksel_parent,
  2091. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2092. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2093. .ops = &clkops_omap2_dflt,
  2094. .recalc = &omap2_clksel_recalc,
  2095. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2096. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2097. .clkdm_name = "l4_per_clkdm",
  2098. };
  2099. /* Merged cm2_dm3_mux into timer3 */
  2100. static struct clk timer3_fck = {
  2101. .name = "timer3_fck",
  2102. .parent = &sys_clkin_ck,
  2103. .clksel = abe_dpll_bypass_clk_mux_sel,
  2104. .init = &omap2_init_clksel_parent,
  2105. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2106. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2107. .ops = &clkops_omap2_dflt,
  2108. .recalc = &omap2_clksel_recalc,
  2109. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2110. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2111. .clkdm_name = "l4_per_clkdm",
  2112. };
  2113. /* Merged cm2_dm4_mux into timer4 */
  2114. static struct clk timer4_fck = {
  2115. .name = "timer4_fck",
  2116. .parent = &sys_clkin_ck,
  2117. .clksel = abe_dpll_bypass_clk_mux_sel,
  2118. .init = &omap2_init_clksel_parent,
  2119. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2120. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2121. .ops = &clkops_omap2_dflt,
  2122. .recalc = &omap2_clksel_recalc,
  2123. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2124. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2125. .clkdm_name = "l4_per_clkdm",
  2126. };
  2127. static const struct clksel timer5_sync_mux_sel[] = {
  2128. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2129. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2130. { .parent = NULL },
  2131. };
  2132. /* Merged timer5_sync_mux into timer5 */
  2133. static struct clk timer5_fck = {
  2134. .name = "timer5_fck",
  2135. .parent = &syc_clk_div_ck,
  2136. .clksel = timer5_sync_mux_sel,
  2137. .init = &omap2_init_clksel_parent,
  2138. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2139. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2140. .ops = &clkops_omap2_dflt,
  2141. .recalc = &omap2_clksel_recalc,
  2142. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2143. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2144. .clkdm_name = "abe_clkdm",
  2145. };
  2146. /* Merged timer6_sync_mux into timer6 */
  2147. static struct clk timer6_fck = {
  2148. .name = "timer6_fck",
  2149. .parent = &syc_clk_div_ck,
  2150. .clksel = timer5_sync_mux_sel,
  2151. .init = &omap2_init_clksel_parent,
  2152. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2153. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2154. .ops = &clkops_omap2_dflt,
  2155. .recalc = &omap2_clksel_recalc,
  2156. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2157. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2158. .clkdm_name = "abe_clkdm",
  2159. };
  2160. /* Merged timer7_sync_mux into timer7 */
  2161. static struct clk timer7_fck = {
  2162. .name = "timer7_fck",
  2163. .parent = &syc_clk_div_ck,
  2164. .clksel = timer5_sync_mux_sel,
  2165. .init = &omap2_init_clksel_parent,
  2166. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2167. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2168. .ops = &clkops_omap2_dflt,
  2169. .recalc = &omap2_clksel_recalc,
  2170. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2171. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2172. .clkdm_name = "abe_clkdm",
  2173. };
  2174. /* Merged timer8_sync_mux into timer8 */
  2175. static struct clk timer8_fck = {
  2176. .name = "timer8_fck",
  2177. .parent = &syc_clk_div_ck,
  2178. .clksel = timer5_sync_mux_sel,
  2179. .init = &omap2_init_clksel_parent,
  2180. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2181. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2182. .ops = &clkops_omap2_dflt,
  2183. .recalc = &omap2_clksel_recalc,
  2184. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2185. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2186. .clkdm_name = "abe_clkdm",
  2187. };
  2188. /* Merged cm2_dm9_mux into timer9 */
  2189. static struct clk timer9_fck = {
  2190. .name = "timer9_fck",
  2191. .parent = &sys_clkin_ck,
  2192. .clksel = abe_dpll_bypass_clk_mux_sel,
  2193. .init = &omap2_init_clksel_parent,
  2194. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2195. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2196. .ops = &clkops_omap2_dflt,
  2197. .recalc = &omap2_clksel_recalc,
  2198. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2199. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2200. .clkdm_name = "l4_per_clkdm",
  2201. };
  2202. static struct clk uart1_fck = {
  2203. .name = "uart1_fck",
  2204. .ops = &clkops_omap2_dflt,
  2205. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2206. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2207. .clkdm_name = "l4_per_clkdm",
  2208. .parent = &func_48m_fclk,
  2209. .recalc = &followparent_recalc,
  2210. };
  2211. static struct clk uart2_fck = {
  2212. .name = "uart2_fck",
  2213. .ops = &clkops_omap2_dflt,
  2214. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2215. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2216. .clkdm_name = "l4_per_clkdm",
  2217. .parent = &func_48m_fclk,
  2218. .recalc = &followparent_recalc,
  2219. };
  2220. static struct clk uart3_fck = {
  2221. .name = "uart3_fck",
  2222. .ops = &clkops_omap2_dflt,
  2223. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2224. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2225. .clkdm_name = "l4_per_clkdm",
  2226. .parent = &func_48m_fclk,
  2227. .recalc = &followparent_recalc,
  2228. };
  2229. static struct clk uart4_fck = {
  2230. .name = "uart4_fck",
  2231. .ops = &clkops_omap2_dflt,
  2232. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2233. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2234. .clkdm_name = "l4_per_clkdm",
  2235. .parent = &func_48m_fclk,
  2236. .recalc = &followparent_recalc,
  2237. };
  2238. static struct clk usb_host_fs_fck = {
  2239. .name = "usb_host_fs_fck",
  2240. .ops = &clkops_omap2_dflt,
  2241. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2242. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2243. .clkdm_name = "l3_init_clkdm",
  2244. .parent = &func_48mc_fclk,
  2245. .recalc = &followparent_recalc,
  2246. };
  2247. static const struct clksel utmi_p1_gfclk_sel[] = {
  2248. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2249. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2250. { .parent = NULL },
  2251. };
  2252. static struct clk utmi_p1_gfclk = {
  2253. .name = "utmi_p1_gfclk",
  2254. .parent = &init_60m_fclk,
  2255. .clksel = utmi_p1_gfclk_sel,
  2256. .init = &omap2_init_clksel_parent,
  2257. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2258. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2259. .ops = &clkops_null,
  2260. .recalc = &omap2_clksel_recalc,
  2261. };
  2262. static struct clk usb_host_hs_utmi_p1_clk = {
  2263. .name = "usb_host_hs_utmi_p1_clk",
  2264. .ops = &clkops_omap2_dflt,
  2265. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2266. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2267. .clkdm_name = "l3_init_clkdm",
  2268. .parent = &utmi_p1_gfclk,
  2269. .recalc = &followparent_recalc,
  2270. };
  2271. static const struct clksel utmi_p2_gfclk_sel[] = {
  2272. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2273. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2274. { .parent = NULL },
  2275. };
  2276. static struct clk utmi_p2_gfclk = {
  2277. .name = "utmi_p2_gfclk",
  2278. .parent = &init_60m_fclk,
  2279. .clksel = utmi_p2_gfclk_sel,
  2280. .init = &omap2_init_clksel_parent,
  2281. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2282. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2283. .ops = &clkops_null,
  2284. .recalc = &omap2_clksel_recalc,
  2285. };
  2286. static struct clk usb_host_hs_utmi_p2_clk = {
  2287. .name = "usb_host_hs_utmi_p2_clk",
  2288. .ops = &clkops_omap2_dflt,
  2289. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2290. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2291. .clkdm_name = "l3_init_clkdm",
  2292. .parent = &utmi_p2_gfclk,
  2293. .recalc = &followparent_recalc,
  2294. };
  2295. static struct clk usb_host_hs_utmi_p3_clk = {
  2296. .name = "usb_host_hs_utmi_p3_clk",
  2297. .ops = &clkops_omap2_dflt,
  2298. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2299. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2300. .clkdm_name = "l3_init_clkdm",
  2301. .parent = &init_60m_fclk,
  2302. .recalc = &followparent_recalc,
  2303. };
  2304. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2305. .name = "usb_host_hs_hsic480m_p1_clk",
  2306. .ops = &clkops_omap2_dflt,
  2307. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2308. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2309. .clkdm_name = "l3_init_clkdm",
  2310. .parent = &dpll_usb_m2_ck,
  2311. .recalc = &followparent_recalc,
  2312. };
  2313. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2314. .name = "usb_host_hs_hsic60m_p1_clk",
  2315. .ops = &clkops_omap2_dflt,
  2316. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2317. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2318. .clkdm_name = "l3_init_clkdm",
  2319. .parent = &init_60m_fclk,
  2320. .recalc = &followparent_recalc,
  2321. };
  2322. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2323. .name = "usb_host_hs_hsic60m_p2_clk",
  2324. .ops = &clkops_omap2_dflt,
  2325. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2326. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2327. .clkdm_name = "l3_init_clkdm",
  2328. .parent = &init_60m_fclk,
  2329. .recalc = &followparent_recalc,
  2330. };
  2331. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2332. .name = "usb_host_hs_hsic480m_p2_clk",
  2333. .ops = &clkops_omap2_dflt,
  2334. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2335. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2336. .clkdm_name = "l3_init_clkdm",
  2337. .parent = &dpll_usb_m2_ck,
  2338. .recalc = &followparent_recalc,
  2339. };
  2340. static struct clk usb_host_hs_func48mclk = {
  2341. .name = "usb_host_hs_func48mclk",
  2342. .ops = &clkops_omap2_dflt,
  2343. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2344. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2345. .clkdm_name = "l3_init_clkdm",
  2346. .parent = &func_48mc_fclk,
  2347. .recalc = &followparent_recalc,
  2348. };
  2349. static struct clk usb_host_hs_fck = {
  2350. .name = "usb_host_hs_fck",
  2351. .ops = &clkops_omap2_dflt,
  2352. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2353. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2354. .clkdm_name = "l3_init_clkdm",
  2355. .parent = &init_60m_fclk,
  2356. .recalc = &followparent_recalc,
  2357. };
  2358. static const struct clksel otg_60m_gfclk_sel[] = {
  2359. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2360. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2361. { .parent = NULL },
  2362. };
  2363. static struct clk otg_60m_gfclk = {
  2364. .name = "otg_60m_gfclk",
  2365. .parent = &utmi_phy_clkout_ck,
  2366. .clksel = otg_60m_gfclk_sel,
  2367. .init = &omap2_init_clksel_parent,
  2368. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2369. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2370. .ops = &clkops_null,
  2371. .recalc = &omap2_clksel_recalc,
  2372. };
  2373. static struct clk usb_otg_hs_xclk = {
  2374. .name = "usb_otg_hs_xclk",
  2375. .ops = &clkops_omap2_dflt,
  2376. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2377. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2378. .clkdm_name = "l3_init_clkdm",
  2379. .parent = &otg_60m_gfclk,
  2380. .recalc = &followparent_recalc,
  2381. };
  2382. static struct clk usb_otg_hs_ick = {
  2383. .name = "usb_otg_hs_ick",
  2384. .ops = &clkops_omap2_dflt,
  2385. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2386. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2387. .clkdm_name = "l3_init_clkdm",
  2388. .parent = &l3_div_ck,
  2389. .recalc = &followparent_recalc,
  2390. };
  2391. static struct clk usb_phy_cm_clk32k = {
  2392. .name = "usb_phy_cm_clk32k",
  2393. .ops = &clkops_omap2_dflt,
  2394. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2395. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2396. .clkdm_name = "l4_ao_clkdm",
  2397. .parent = &sys_32k_ck,
  2398. .recalc = &followparent_recalc,
  2399. };
  2400. static struct clk usb_tll_hs_usb_ch2_clk = {
  2401. .name = "usb_tll_hs_usb_ch2_clk",
  2402. .ops = &clkops_omap2_dflt,
  2403. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2404. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2405. .clkdm_name = "l3_init_clkdm",
  2406. .parent = &init_60m_fclk,
  2407. .recalc = &followparent_recalc,
  2408. };
  2409. static struct clk usb_tll_hs_usb_ch0_clk = {
  2410. .name = "usb_tll_hs_usb_ch0_clk",
  2411. .ops = &clkops_omap2_dflt,
  2412. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2413. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2414. .clkdm_name = "l3_init_clkdm",
  2415. .parent = &init_60m_fclk,
  2416. .recalc = &followparent_recalc,
  2417. };
  2418. static struct clk usb_tll_hs_usb_ch1_clk = {
  2419. .name = "usb_tll_hs_usb_ch1_clk",
  2420. .ops = &clkops_omap2_dflt,
  2421. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2422. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2423. .clkdm_name = "l3_init_clkdm",
  2424. .parent = &init_60m_fclk,
  2425. .recalc = &followparent_recalc,
  2426. };
  2427. static struct clk usb_tll_hs_ick = {
  2428. .name = "usb_tll_hs_ick",
  2429. .ops = &clkops_omap2_dflt,
  2430. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2431. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2432. .clkdm_name = "l3_init_clkdm",
  2433. .parent = &l4_div_ck,
  2434. .recalc = &followparent_recalc,
  2435. };
  2436. static const struct clksel_rate div2_14to18_rates[] = {
  2437. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2438. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2439. { .div = 0 },
  2440. };
  2441. static const struct clksel usim_fclk_div[] = {
  2442. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2443. { .parent = NULL },
  2444. };
  2445. static struct clk usim_ck = {
  2446. .name = "usim_ck",
  2447. .parent = &dpll_per_m4x2_ck,
  2448. .clksel = usim_fclk_div,
  2449. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2450. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2451. .ops = &clkops_null,
  2452. .recalc = &omap2_clksel_recalc,
  2453. .round_rate = &omap2_clksel_round_rate,
  2454. .set_rate = &omap2_clksel_set_rate,
  2455. };
  2456. static struct clk usim_fclk = {
  2457. .name = "usim_fclk",
  2458. .ops = &clkops_omap2_dflt,
  2459. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2460. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2461. .clkdm_name = "l4_wkup_clkdm",
  2462. .parent = &usim_ck,
  2463. .recalc = &followparent_recalc,
  2464. };
  2465. static struct clk usim_fck = {
  2466. .name = "usim_fck",
  2467. .ops = &clkops_omap2_dflt,
  2468. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2469. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2470. .clkdm_name = "l4_wkup_clkdm",
  2471. .parent = &sys_32k_ck,
  2472. .recalc = &followparent_recalc,
  2473. };
  2474. static struct clk wd_timer2_fck = {
  2475. .name = "wd_timer2_fck",
  2476. .ops = &clkops_omap2_dflt,
  2477. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2478. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2479. .clkdm_name = "l4_wkup_clkdm",
  2480. .parent = &sys_32k_ck,
  2481. .recalc = &followparent_recalc,
  2482. };
  2483. static struct clk wd_timer3_fck = {
  2484. .name = "wd_timer3_fck",
  2485. .ops = &clkops_omap2_dflt,
  2486. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2487. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2488. .clkdm_name = "abe_clkdm",
  2489. .parent = &sys_32k_ck,
  2490. .recalc = &followparent_recalc,
  2491. };
  2492. /* Remaining optional clocks */
  2493. static const struct clksel stm_clk_div_div[] = {
  2494. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2495. { .parent = NULL },
  2496. };
  2497. static struct clk stm_clk_div_ck = {
  2498. .name = "stm_clk_div_ck",
  2499. .parent = &pmd_stm_clock_mux_ck,
  2500. .clksel = stm_clk_div_div,
  2501. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2502. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2503. .ops = &clkops_null,
  2504. .recalc = &omap2_clksel_recalc,
  2505. .round_rate = &omap2_clksel_round_rate,
  2506. .set_rate = &omap2_clksel_set_rate,
  2507. };
  2508. static const struct clksel trace_clk_div_div[] = {
  2509. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2510. { .parent = NULL },
  2511. };
  2512. static struct clk trace_clk_div_ck = {
  2513. .name = "trace_clk_div_ck",
  2514. .parent = &pmd_trace_clk_mux_ck,
  2515. .clksel = trace_clk_div_div,
  2516. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2517. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2518. .ops = &clkops_null,
  2519. .recalc = &omap2_clksel_recalc,
  2520. .round_rate = &omap2_clksel_round_rate,
  2521. .set_rate = &omap2_clksel_set_rate,
  2522. };
  2523. /* SCRM aux clk nodes */
  2524. static const struct clksel auxclk_src_sel[] = {
  2525. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2526. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2527. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2528. { .parent = NULL },
  2529. };
  2530. static const struct clksel_rate div16_1to16_rates[] = {
  2531. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  2532. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  2533. { .div = 3, .val = 2, .flags = RATE_IN_4430 },
  2534. { .div = 4, .val = 3, .flags = RATE_IN_4430 },
  2535. { .div = 5, .val = 4, .flags = RATE_IN_4430 },
  2536. { .div = 6, .val = 5, .flags = RATE_IN_4430 },
  2537. { .div = 7, .val = 6, .flags = RATE_IN_4430 },
  2538. { .div = 8, .val = 7, .flags = RATE_IN_4430 },
  2539. { .div = 9, .val = 8, .flags = RATE_IN_4430 },
  2540. { .div = 10, .val = 9, .flags = RATE_IN_4430 },
  2541. { .div = 11, .val = 10, .flags = RATE_IN_4430 },
  2542. { .div = 12, .val = 11, .flags = RATE_IN_4430 },
  2543. { .div = 13, .val = 12, .flags = RATE_IN_4430 },
  2544. { .div = 14, .val = 13, .flags = RATE_IN_4430 },
  2545. { .div = 15, .val = 14, .flags = RATE_IN_4430 },
  2546. { .div = 16, .val = 15, .flags = RATE_IN_4430 },
  2547. { .div = 0 },
  2548. };
  2549. static struct clk auxclk0_src_ck = {
  2550. .name = "auxclk0_src_ck",
  2551. .parent = &sys_clkin_ck,
  2552. .init = &omap2_init_clksel_parent,
  2553. .ops = &clkops_omap2_dflt,
  2554. .clksel = auxclk_src_sel,
  2555. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2556. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2557. .recalc = &omap2_clksel_recalc,
  2558. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2559. .enable_bit = OMAP4_ENABLE_SHIFT,
  2560. };
  2561. static const struct clksel auxclk0_sel[] = {
  2562. { .parent = &auxclk0_src_ck, .rates = div16_1to16_rates },
  2563. { .parent = NULL },
  2564. };
  2565. static struct clk auxclk0_ck = {
  2566. .name = "auxclk0_ck",
  2567. .parent = &auxclk0_src_ck,
  2568. .clksel = auxclk0_sel,
  2569. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2570. .clksel_mask = OMAP4_CLKDIV_MASK,
  2571. .ops = &clkops_null,
  2572. .recalc = &omap2_clksel_recalc,
  2573. .round_rate = &omap2_clksel_round_rate,
  2574. .set_rate = &omap2_clksel_set_rate,
  2575. };
  2576. static struct clk auxclk1_src_ck = {
  2577. .name = "auxclk1_src_ck",
  2578. .parent = &sys_clkin_ck,
  2579. .init = &omap2_init_clksel_parent,
  2580. .ops = &clkops_omap2_dflt,
  2581. .clksel = auxclk_src_sel,
  2582. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2583. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2584. .recalc = &omap2_clksel_recalc,
  2585. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2586. .enable_bit = OMAP4_ENABLE_SHIFT,
  2587. };
  2588. static const struct clksel auxclk1_sel[] = {
  2589. { .parent = &auxclk1_src_ck, .rates = div16_1to16_rates },
  2590. { .parent = NULL },
  2591. };
  2592. static struct clk auxclk1_ck = {
  2593. .name = "auxclk1_ck",
  2594. .parent = &auxclk1_src_ck,
  2595. .clksel = auxclk1_sel,
  2596. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2597. .clksel_mask = OMAP4_CLKDIV_MASK,
  2598. .ops = &clkops_null,
  2599. .recalc = &omap2_clksel_recalc,
  2600. .round_rate = &omap2_clksel_round_rate,
  2601. .set_rate = &omap2_clksel_set_rate,
  2602. };
  2603. static struct clk auxclk2_src_ck = {
  2604. .name = "auxclk2_src_ck",
  2605. .parent = &sys_clkin_ck,
  2606. .init = &omap2_init_clksel_parent,
  2607. .ops = &clkops_omap2_dflt,
  2608. .clksel = auxclk_src_sel,
  2609. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2610. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2611. .recalc = &omap2_clksel_recalc,
  2612. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2613. .enable_bit = OMAP4_ENABLE_SHIFT,
  2614. };
  2615. static const struct clksel auxclk2_sel[] = {
  2616. { .parent = &auxclk2_src_ck, .rates = div16_1to16_rates },
  2617. { .parent = NULL },
  2618. };
  2619. static struct clk auxclk2_ck = {
  2620. .name = "auxclk2_ck",
  2621. .parent = &auxclk2_src_ck,
  2622. .clksel = auxclk2_sel,
  2623. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2624. .clksel_mask = OMAP4_CLKDIV_MASK,
  2625. .ops = &clkops_null,
  2626. .recalc = &omap2_clksel_recalc,
  2627. .round_rate = &omap2_clksel_round_rate,
  2628. .set_rate = &omap2_clksel_set_rate,
  2629. };
  2630. static struct clk auxclk3_src_ck = {
  2631. .name = "auxclk3_src_ck",
  2632. .parent = &sys_clkin_ck,
  2633. .init = &omap2_init_clksel_parent,
  2634. .ops = &clkops_omap2_dflt,
  2635. .clksel = auxclk_src_sel,
  2636. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2637. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2638. .recalc = &omap2_clksel_recalc,
  2639. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2640. .enable_bit = OMAP4_ENABLE_SHIFT,
  2641. };
  2642. static const struct clksel auxclk3_sel[] = {
  2643. { .parent = &auxclk3_src_ck, .rates = div16_1to16_rates },
  2644. { .parent = NULL },
  2645. };
  2646. static struct clk auxclk3_ck = {
  2647. .name = "auxclk3_ck",
  2648. .parent = &auxclk3_src_ck,
  2649. .clksel = auxclk3_sel,
  2650. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2651. .clksel_mask = OMAP4_CLKDIV_MASK,
  2652. .ops = &clkops_null,
  2653. .recalc = &omap2_clksel_recalc,
  2654. .round_rate = &omap2_clksel_round_rate,
  2655. .set_rate = &omap2_clksel_set_rate,
  2656. };
  2657. static struct clk auxclk4_src_ck = {
  2658. .name = "auxclk4_src_ck",
  2659. .parent = &sys_clkin_ck,
  2660. .init = &omap2_init_clksel_parent,
  2661. .ops = &clkops_omap2_dflt,
  2662. .clksel = auxclk_src_sel,
  2663. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2664. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2665. .recalc = &omap2_clksel_recalc,
  2666. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2667. .enable_bit = OMAP4_ENABLE_SHIFT,
  2668. };
  2669. static const struct clksel auxclk4_sel[] = {
  2670. { .parent = &auxclk4_src_ck, .rates = div16_1to16_rates },
  2671. { .parent = NULL },
  2672. };
  2673. static struct clk auxclk4_ck = {
  2674. .name = "auxclk4_ck",
  2675. .parent = &auxclk4_src_ck,
  2676. .clksel = auxclk4_sel,
  2677. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2678. .clksel_mask = OMAP4_CLKDIV_MASK,
  2679. .ops = &clkops_null,
  2680. .recalc = &omap2_clksel_recalc,
  2681. .round_rate = &omap2_clksel_round_rate,
  2682. .set_rate = &omap2_clksel_set_rate,
  2683. };
  2684. static struct clk auxclk5_src_ck = {
  2685. .name = "auxclk5_src_ck",
  2686. .parent = &sys_clkin_ck,
  2687. .init = &omap2_init_clksel_parent,
  2688. .ops = &clkops_omap2_dflt,
  2689. .clksel = auxclk_src_sel,
  2690. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2691. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2692. .recalc = &omap2_clksel_recalc,
  2693. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2694. .enable_bit = OMAP4_ENABLE_SHIFT,
  2695. };
  2696. static const struct clksel auxclk5_sel[] = {
  2697. { .parent = &auxclk5_src_ck, .rates = div16_1to16_rates },
  2698. { .parent = NULL },
  2699. };
  2700. static struct clk auxclk5_ck = {
  2701. .name = "auxclk5_ck",
  2702. .parent = &auxclk5_src_ck,
  2703. .clksel = auxclk5_sel,
  2704. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2705. .clksel_mask = OMAP4_CLKDIV_MASK,
  2706. .ops = &clkops_null,
  2707. .recalc = &omap2_clksel_recalc,
  2708. .round_rate = &omap2_clksel_round_rate,
  2709. .set_rate = &omap2_clksel_set_rate,
  2710. };
  2711. static const struct clksel auxclkreq_sel[] = {
  2712. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2713. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2714. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2715. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2716. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2717. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2718. { .parent = NULL },
  2719. };
  2720. static struct clk auxclkreq0_ck = {
  2721. .name = "auxclkreq0_ck",
  2722. .parent = &auxclk0_ck,
  2723. .init = &omap2_init_clksel_parent,
  2724. .ops = &clkops_null,
  2725. .clksel = auxclkreq_sel,
  2726. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2727. .clksel_mask = OMAP4_MAPPING_MASK,
  2728. .recalc = &omap2_clksel_recalc,
  2729. };
  2730. static struct clk auxclkreq1_ck = {
  2731. .name = "auxclkreq1_ck",
  2732. .parent = &auxclk1_ck,
  2733. .init = &omap2_init_clksel_parent,
  2734. .ops = &clkops_null,
  2735. .clksel = auxclkreq_sel,
  2736. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2737. .clksel_mask = OMAP4_MAPPING_MASK,
  2738. .recalc = &omap2_clksel_recalc,
  2739. };
  2740. static struct clk auxclkreq2_ck = {
  2741. .name = "auxclkreq2_ck",
  2742. .parent = &auxclk2_ck,
  2743. .init = &omap2_init_clksel_parent,
  2744. .ops = &clkops_null,
  2745. .clksel = auxclkreq_sel,
  2746. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2747. .clksel_mask = OMAP4_MAPPING_MASK,
  2748. .recalc = &omap2_clksel_recalc,
  2749. };
  2750. static struct clk auxclkreq3_ck = {
  2751. .name = "auxclkreq3_ck",
  2752. .parent = &auxclk3_ck,
  2753. .init = &omap2_init_clksel_parent,
  2754. .ops = &clkops_null,
  2755. .clksel = auxclkreq_sel,
  2756. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2757. .clksel_mask = OMAP4_MAPPING_MASK,
  2758. .recalc = &omap2_clksel_recalc,
  2759. };
  2760. static struct clk auxclkreq4_ck = {
  2761. .name = "auxclkreq4_ck",
  2762. .parent = &auxclk4_ck,
  2763. .init = &omap2_init_clksel_parent,
  2764. .ops = &clkops_null,
  2765. .clksel = auxclkreq_sel,
  2766. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2767. .clksel_mask = OMAP4_MAPPING_MASK,
  2768. .recalc = &omap2_clksel_recalc,
  2769. };
  2770. static struct clk auxclkreq5_ck = {
  2771. .name = "auxclkreq5_ck",
  2772. .parent = &auxclk5_ck,
  2773. .init = &omap2_init_clksel_parent,
  2774. .ops = &clkops_null,
  2775. .clksel = auxclkreq_sel,
  2776. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2777. .clksel_mask = OMAP4_MAPPING_MASK,
  2778. .recalc = &omap2_clksel_recalc,
  2779. };
  2780. /*
  2781. * clkdev
  2782. */
  2783. static struct omap_clk omap44xx_clks[] = {
  2784. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2785. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2786. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2787. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2788. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2789. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2790. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2791. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2792. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2793. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2794. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2795. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2796. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2797. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2798. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2799. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2800. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2801. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2802. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2803. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2804. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2805. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2806. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2807. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2808. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2809. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2810. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2811. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2812. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2813. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2814. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2815. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2816. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2817. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2818. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2819. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2820. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2821. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2822. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2823. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2824. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2825. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2826. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2827. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2828. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2829. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2830. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2831. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2832. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2833. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2834. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2835. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2836. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2837. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2838. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2839. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2840. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2841. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2842. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2843. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2844. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2845. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2846. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2847. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2848. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2849. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2850. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2851. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2852. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2853. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2854. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2855. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2856. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2857. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2858. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2859. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2860. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2861. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2862. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2863. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2864. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2865. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2866. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2867. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2868. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2869. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2870. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2871. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2872. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2873. CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
  2874. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2875. CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
  2876. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2877. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2878. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2879. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2880. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2881. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2882. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2883. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  2884. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2885. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2886. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2887. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2888. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2889. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2890. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2891. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2892. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2893. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2894. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2895. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2896. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2897. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2898. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2899. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2900. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2901. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2902. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2903. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  2904. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2905. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  2906. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  2907. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  2908. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  2909. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2910. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2911. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2912. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2913. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2914. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2915. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2916. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2917. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2918. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2919. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  2920. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2921. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  2922. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2923. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  2924. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2925. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  2926. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2927. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  2928. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  2929. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  2930. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  2931. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  2932. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  2933. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  2934. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  2935. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  2936. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2937. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2938. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2939. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2940. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2941. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2942. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2943. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2944. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2945. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2946. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2947. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2948. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2949. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2950. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2951. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2952. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2953. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2954. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2955. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2956. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2957. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2958. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2959. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2960. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2961. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2962. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2963. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2964. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2965. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2966. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2967. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2968. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2969. CLK("usbhs-omap.0", "fs_fck", &usb_host_fs_fck, CK_443X),
  2970. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2971. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2972. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2973. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2974. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2975. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2976. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2977. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2978. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2979. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2980. CLK("usbhs-omap.0", "hs_fck", &usb_host_hs_fck, CK_443X),
  2981. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2982. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2983. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  2984. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2985. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2986. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2987. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2988. CLK("usbhs-omap.0", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  2989. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2990. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2991. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  2992. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  2993. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  2994. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2995. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2996. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  2997. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  2998. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  2999. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  3000. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  3001. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  3002. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  3003. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  3004. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  3005. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  3006. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  3007. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  3008. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  3009. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  3010. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  3011. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  3012. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  3013. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  3014. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  3015. CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
  3016. CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
  3017. CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
  3018. CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
  3019. CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
  3020. CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
  3021. CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
  3022. CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
  3023. CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
  3024. CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
  3025. CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
  3026. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  3027. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  3028. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  3029. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  3030. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  3031. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  3032. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  3033. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  3034. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  3035. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  3036. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  3037. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  3038. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  3039. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  3040. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  3041. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  3042. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  3043. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  3044. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  3045. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  3046. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  3047. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  3048. CLK("usbhs-omap.0", "usbhost_ick", &dummy_ck, CK_443X),
  3049. CLK("usbhs-omap.0", "usbtll_fck", &dummy_ck, CK_443X),
  3050. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  3051. };
  3052. int __init omap4xxx_clk_init(void)
  3053. {
  3054. struct omap_clk *c;
  3055. u32 cpu_clkflg;
  3056. if (cpu_is_omap443x()) {
  3057. cpu_mask = RATE_IN_4430;
  3058. cpu_clkflg = CK_443X;
  3059. } else if (cpu_is_omap446x()) {
  3060. cpu_mask = RATE_IN_4460 | RATE_IN_4430;
  3061. cpu_clkflg = CK_446X | CK_443X;
  3062. } else {
  3063. return 0;
  3064. }
  3065. clk_init(&omap2_clk_functions);
  3066. /*
  3067. * Must stay commented until all OMAP SoC drivers are
  3068. * converted to runtime PM, or drivers may start crashing
  3069. *
  3070. * omap2_clk_disable_clkdm_control();
  3071. */
  3072. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3073. c++)
  3074. clk_preinit(c->lk.clk);
  3075. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3076. c++)
  3077. if (c->cpu & cpu_clkflg) {
  3078. clkdev_add(&c->lk);
  3079. clk_register(c->lk.clk);
  3080. omap2_init_clk_clkdm(c->lk.clk);
  3081. }
  3082. /* Disable autoidle on all clocks; let the PM code enable it later */
  3083. omap_clk_disable_autoidle_all();
  3084. recalculate_root_clocks();
  3085. /*
  3086. * Only enable those clocks we will need, let the drivers
  3087. * enable other clocks as necessary
  3088. */
  3089. clk_enable_init_clocks();
  3090. return 0;
  3091. }