clock.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /*
  2. * arch/arm/mach-spear6xx/clock.c
  3. *
  4. * SPEAr6xx machines clock framework source file
  5. *
  6. * Copyright (C) 2009 ST Microelectronics
  7. * Viresh Kumar<viresh.kumar@st.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/kernel.h>
  15. #include <mach/misc_regs.h>
  16. #include <plat/clock.h>
  17. /* root clks */
  18. /* 32 KHz oscillator clock */
  19. static struct clk osc_32k_clk = {
  20. .flags = ALWAYS_ENABLED,
  21. .rate = 32000,
  22. };
  23. /* 30 MHz oscillator clock */
  24. static struct clk osc_30m_clk = {
  25. .flags = ALWAYS_ENABLED,
  26. .rate = 30000000,
  27. };
  28. /* clock derived from 32 KHz osc clk */
  29. /* rtc clock */
  30. static struct clk rtc_clk = {
  31. .pclk = &osc_32k_clk,
  32. .en_reg = PERIP1_CLK_ENB,
  33. .en_reg_bit = RTC_CLK_ENB,
  34. .recalc = &follow_parent,
  35. };
  36. /* clock derived from 30 MHz osc clk */
  37. /* pll masks structure */
  38. static struct pll_clk_masks pll1_masks = {
  39. .mode_mask = PLL_MODE_MASK,
  40. .mode_shift = PLL_MODE_SHIFT,
  41. .norm_fdbk_m_mask = PLL_NORM_FDBK_M_MASK,
  42. .norm_fdbk_m_shift = PLL_NORM_FDBK_M_SHIFT,
  43. .dith_fdbk_m_mask = PLL_DITH_FDBK_M_MASK,
  44. .dith_fdbk_m_shift = PLL_DITH_FDBK_M_SHIFT,
  45. .div_p_mask = PLL_DIV_P_MASK,
  46. .div_p_shift = PLL_DIV_P_SHIFT,
  47. .div_n_mask = PLL_DIV_N_MASK,
  48. .div_n_shift = PLL_DIV_N_SHIFT,
  49. };
  50. /* pll1 configuration structure */
  51. static struct pll_clk_config pll1_config = {
  52. .mode_reg = PLL1_CTR,
  53. .cfg_reg = PLL1_FRQ,
  54. .masks = &pll1_masks,
  55. };
  56. /* PLL1 clock */
  57. static struct clk pll1_clk = {
  58. .pclk = &osc_30m_clk,
  59. .en_reg = PLL1_CTR,
  60. .en_reg_bit = PLL_ENABLE,
  61. .recalc = &pll_clk_recalc,
  62. .private_data = &pll1_config,
  63. };
  64. /* PLL3 48 MHz clock */
  65. static struct clk pll3_48m_clk = {
  66. .flags = ALWAYS_ENABLED,
  67. .pclk = &osc_30m_clk,
  68. .rate = 48000000,
  69. };
  70. /* watch dog timer clock */
  71. static struct clk wdt_clk = {
  72. .flags = ALWAYS_ENABLED,
  73. .pclk = &osc_30m_clk,
  74. .recalc = &follow_parent,
  75. };
  76. /* clock derived from pll1 clk */
  77. /* cpu clock */
  78. static struct clk cpu_clk = {
  79. .flags = ALWAYS_ENABLED,
  80. .pclk = &pll1_clk,
  81. .recalc = &follow_parent,
  82. };
  83. /* ahb masks structure */
  84. static struct bus_clk_masks ahb_masks = {
  85. .mask = PLL_HCLK_RATIO_MASK,
  86. .shift = PLL_HCLK_RATIO_SHIFT,
  87. };
  88. /* ahb configuration structure */
  89. static struct bus_clk_config ahb_config = {
  90. .reg = CORE_CLK_CFG,
  91. .masks = &ahb_masks,
  92. };
  93. /* ahb clock */
  94. static struct clk ahb_clk = {
  95. .flags = ALWAYS_ENABLED,
  96. .pclk = &pll1_clk,
  97. .recalc = &bus_clk_recalc,
  98. .private_data = &ahb_config,
  99. };
  100. /* uart parents */
  101. static struct pclk_info uart_pclk_info[] = {
  102. {
  103. .pclk = &pll1_clk,
  104. .pclk_mask = AUX_CLK_PLL1_MASK,
  105. .scalable = 1,
  106. }, {
  107. .pclk = &pll3_48m_clk,
  108. .pclk_mask = AUX_CLK_PLL3_MASK,
  109. .scalable = 0,
  110. },
  111. };
  112. /* uart parent select structure */
  113. static struct pclk_sel uart_pclk_sel = {
  114. .pclk_info = uart_pclk_info,
  115. .pclk_count = ARRAY_SIZE(uart_pclk_info),
  116. .pclk_sel_reg = PERIP_CLK_CFG,
  117. .pclk_sel_mask = UART_CLK_MASK,
  118. };
  119. /* auxiliary synthesizers masks */
  120. static struct aux_clk_masks aux_masks = {
  121. .eq_sel_mask = AUX_EQ_SEL_MASK,
  122. .eq_sel_shift = AUX_EQ_SEL_SHIFT,
  123. .eq1_mask = AUX_EQ1_SEL,
  124. .eq2_mask = AUX_EQ2_SEL,
  125. .xscale_sel_mask = AUX_XSCALE_MASK,
  126. .xscale_sel_shift = AUX_XSCALE_SHIFT,
  127. .yscale_sel_mask = AUX_YSCALE_MASK,
  128. .yscale_sel_shift = AUX_YSCALE_SHIFT,
  129. };
  130. /* uart configurations */
  131. static struct aux_clk_config uart_config = {
  132. .synth_reg = UART_CLK_SYNT,
  133. .masks = &aux_masks,
  134. };
  135. /* uart0 clock */
  136. static struct clk uart0_clk = {
  137. .en_reg = PERIP1_CLK_ENB,
  138. .en_reg_bit = UART0_CLK_ENB,
  139. .pclk_sel = &uart_pclk_sel,
  140. .pclk_sel_shift = UART_CLK_SHIFT,
  141. .recalc = &aux_clk_recalc,
  142. .private_data = &uart_config,
  143. };
  144. /* uart1 clock */
  145. static struct clk uart1_clk = {
  146. .en_reg = PERIP1_CLK_ENB,
  147. .en_reg_bit = UART1_CLK_ENB,
  148. .pclk_sel = &uart_pclk_sel,
  149. .pclk_sel_shift = UART_CLK_SHIFT,
  150. .recalc = &aux_clk_recalc,
  151. .private_data = &uart_config,
  152. };
  153. /* firda configurations */
  154. static struct aux_clk_config firda_config = {
  155. .synth_reg = FIRDA_CLK_SYNT,
  156. .masks = &aux_masks,
  157. };
  158. /* firda parents */
  159. static struct pclk_info firda_pclk_info[] = {
  160. {
  161. .pclk = &pll1_clk,
  162. .pclk_mask = AUX_CLK_PLL1_MASK,
  163. .scalable = 1,
  164. }, {
  165. .pclk = &pll3_48m_clk,
  166. .pclk_mask = AUX_CLK_PLL3_MASK,
  167. .scalable = 0,
  168. },
  169. };
  170. /* firda parent select structure */
  171. static struct pclk_sel firda_pclk_sel = {
  172. .pclk_info = firda_pclk_info,
  173. .pclk_count = ARRAY_SIZE(firda_pclk_info),
  174. .pclk_sel_reg = PERIP_CLK_CFG,
  175. .pclk_sel_mask = FIRDA_CLK_MASK,
  176. };
  177. /* firda clock */
  178. static struct clk firda_clk = {
  179. .en_reg = PERIP1_CLK_ENB,
  180. .en_reg_bit = FIRDA_CLK_ENB,
  181. .pclk_sel = &firda_pclk_sel,
  182. .pclk_sel_shift = FIRDA_CLK_SHIFT,
  183. .recalc = &aux_clk_recalc,
  184. .private_data = &firda_config,
  185. };
  186. /* clcd configurations */
  187. static struct aux_clk_config clcd_config = {
  188. .synth_reg = CLCD_CLK_SYNT,
  189. .masks = &aux_masks,
  190. };
  191. /* clcd parents */
  192. static struct pclk_info clcd_pclk_info[] = {
  193. {
  194. .pclk = &pll1_clk,
  195. .pclk_mask = AUX_CLK_PLL1_MASK,
  196. .scalable = 1,
  197. }, {
  198. .pclk = &pll3_48m_clk,
  199. .pclk_mask = AUX_CLK_PLL3_MASK,
  200. .scalable = 0,
  201. },
  202. };
  203. /* clcd parent select structure */
  204. static struct pclk_sel clcd_pclk_sel = {
  205. .pclk_info = clcd_pclk_info,
  206. .pclk_count = ARRAY_SIZE(clcd_pclk_info),
  207. .pclk_sel_reg = PERIP_CLK_CFG,
  208. .pclk_sel_mask = CLCD_CLK_MASK,
  209. };
  210. /* clcd clock */
  211. static struct clk clcd_clk = {
  212. .en_reg = PERIP1_CLK_ENB,
  213. .en_reg_bit = CLCD_CLK_ENB,
  214. .pclk_sel = &clcd_pclk_sel,
  215. .pclk_sel_shift = CLCD_CLK_SHIFT,
  216. .recalc = &aux_clk_recalc,
  217. .private_data = &clcd_config,
  218. };
  219. /* gpt parents */
  220. static struct pclk_info gpt_pclk_info[] = {
  221. {
  222. .pclk = &pll1_clk,
  223. .pclk_mask = AUX_CLK_PLL1_MASK,
  224. .scalable = 1,
  225. }, {
  226. .pclk = &pll3_48m_clk,
  227. .pclk_mask = AUX_CLK_PLL3_MASK,
  228. .scalable = 0,
  229. },
  230. };
  231. /* gpt parent select structure */
  232. static struct pclk_sel gpt_pclk_sel = {
  233. .pclk_info = gpt_pclk_info,
  234. .pclk_count = ARRAY_SIZE(gpt_pclk_info),
  235. .pclk_sel_reg = PERIP_CLK_CFG,
  236. .pclk_sel_mask = GPT_CLK_MASK,
  237. };
  238. /* gpt synthesizer masks */
  239. static struct gpt_clk_masks gpt_masks = {
  240. .mscale_sel_mask = GPT_MSCALE_MASK,
  241. .mscale_sel_shift = GPT_MSCALE_SHIFT,
  242. .nscale_sel_mask = GPT_NSCALE_MASK,
  243. .nscale_sel_shift = GPT_NSCALE_SHIFT,
  244. };
  245. /* gpt0_1 configurations */
  246. static struct gpt_clk_config gpt0_1_config = {
  247. .synth_reg = PRSC1_CLK_CFG,
  248. .masks = &gpt_masks,
  249. };
  250. /* gpt0 ARM1 subsystem timer clock */
  251. static struct clk gpt0_clk = {
  252. .flags = ALWAYS_ENABLED,
  253. .pclk_sel = &gpt_pclk_sel,
  254. .pclk_sel_shift = GPT0_CLK_SHIFT,
  255. .recalc = &gpt_clk_recalc,
  256. .private_data = &gpt0_1_config,
  257. };
  258. /* gpt1 timer clock */
  259. static struct clk gpt1_clk = {
  260. .flags = ALWAYS_ENABLED,
  261. .pclk_sel = &gpt_pclk_sel,
  262. .pclk_sel_shift = GPT1_CLK_SHIFT,
  263. .recalc = &gpt_clk_recalc,
  264. .private_data = &gpt0_1_config,
  265. };
  266. /* gpt2 configurations */
  267. static struct gpt_clk_config gpt2_config = {
  268. .synth_reg = PRSC2_CLK_CFG,
  269. .masks = &gpt_masks,
  270. };
  271. /* gpt2 timer clock */
  272. static struct clk gpt2_clk = {
  273. .en_reg = PERIP1_CLK_ENB,
  274. .en_reg_bit = GPT2_CLK_ENB,
  275. .pclk_sel = &gpt_pclk_sel,
  276. .pclk_sel_shift = GPT2_CLK_SHIFT,
  277. .recalc = &gpt_clk_recalc,
  278. .private_data = &gpt2_config,
  279. };
  280. /* gpt3 configurations */
  281. static struct gpt_clk_config gpt3_config = {
  282. .synth_reg = PRSC3_CLK_CFG,
  283. .masks = &gpt_masks,
  284. };
  285. /* gpt3 timer clock */
  286. static struct clk gpt3_clk = {
  287. .en_reg = PERIP1_CLK_ENB,
  288. .en_reg_bit = GPT3_CLK_ENB,
  289. .pclk_sel = &gpt_pclk_sel,
  290. .pclk_sel_shift = GPT3_CLK_SHIFT,
  291. .recalc = &gpt_clk_recalc,
  292. .private_data = &gpt3_config,
  293. };
  294. /* clock derived from pll3 clk */
  295. /* usbh0 clock */
  296. static struct clk usbh0_clk = {
  297. .pclk = &pll3_48m_clk,
  298. .en_reg = PERIP1_CLK_ENB,
  299. .en_reg_bit = USBH0_CLK_ENB,
  300. .recalc = &follow_parent,
  301. };
  302. /* usbh1 clock */
  303. static struct clk usbh1_clk = {
  304. .pclk = &pll3_48m_clk,
  305. .en_reg = PERIP1_CLK_ENB,
  306. .en_reg_bit = USBH1_CLK_ENB,
  307. .recalc = &follow_parent,
  308. };
  309. /* usbd clock */
  310. static struct clk usbd_clk = {
  311. .pclk = &pll3_48m_clk,
  312. .en_reg = PERIP1_CLK_ENB,
  313. .en_reg_bit = USBD_CLK_ENB,
  314. .recalc = &follow_parent,
  315. };
  316. /* clock derived from ahb clk */
  317. /* apb masks structure */
  318. static struct bus_clk_masks apb_masks = {
  319. .mask = HCLK_PCLK_RATIO_MASK,
  320. .shift = HCLK_PCLK_RATIO_SHIFT,
  321. };
  322. /* apb configuration structure */
  323. static struct bus_clk_config apb_config = {
  324. .reg = CORE_CLK_CFG,
  325. .masks = &apb_masks,
  326. };
  327. /* apb clock */
  328. static struct clk apb_clk = {
  329. .flags = ALWAYS_ENABLED,
  330. .pclk = &ahb_clk,
  331. .recalc = &bus_clk_recalc,
  332. .private_data = &apb_config,
  333. };
  334. /* i2c clock */
  335. static struct clk i2c_clk = {
  336. .pclk = &ahb_clk,
  337. .en_reg = PERIP1_CLK_ENB,
  338. .en_reg_bit = I2C_CLK_ENB,
  339. .recalc = &follow_parent,
  340. };
  341. /* dma clock */
  342. static struct clk dma_clk = {
  343. .pclk = &ahb_clk,
  344. .en_reg = PERIP1_CLK_ENB,
  345. .en_reg_bit = DMA_CLK_ENB,
  346. .recalc = &follow_parent,
  347. };
  348. /* jpeg clock */
  349. static struct clk jpeg_clk = {
  350. .pclk = &ahb_clk,
  351. .en_reg = PERIP1_CLK_ENB,
  352. .en_reg_bit = JPEG_CLK_ENB,
  353. .recalc = &follow_parent,
  354. };
  355. /* gmac clock */
  356. static struct clk gmac_clk = {
  357. .pclk = &ahb_clk,
  358. .en_reg = PERIP1_CLK_ENB,
  359. .en_reg_bit = GMAC_CLK_ENB,
  360. .recalc = &follow_parent,
  361. };
  362. /* smi clock */
  363. static struct clk smi_clk = {
  364. .pclk = &ahb_clk,
  365. .en_reg = PERIP1_CLK_ENB,
  366. .en_reg_bit = SMI_CLK_ENB,
  367. .recalc = &follow_parent,
  368. };
  369. /* fsmc clock */
  370. static struct clk fsmc_clk = {
  371. .pclk = &ahb_clk,
  372. .en_reg = PERIP1_CLK_ENB,
  373. .en_reg_bit = FSMC_CLK_ENB,
  374. .recalc = &follow_parent,
  375. };
  376. /* clock derived from apb clk */
  377. /* adc clock */
  378. static struct clk adc_clk = {
  379. .pclk = &apb_clk,
  380. .en_reg = PERIP1_CLK_ENB,
  381. .en_reg_bit = ADC_CLK_ENB,
  382. .recalc = &follow_parent,
  383. };
  384. /* ssp0 clock */
  385. static struct clk ssp0_clk = {
  386. .pclk = &apb_clk,
  387. .en_reg = PERIP1_CLK_ENB,
  388. .en_reg_bit = SSP0_CLK_ENB,
  389. .recalc = &follow_parent,
  390. };
  391. /* ssp1 clock */
  392. static struct clk ssp1_clk = {
  393. .pclk = &apb_clk,
  394. .en_reg = PERIP1_CLK_ENB,
  395. .en_reg_bit = SSP1_CLK_ENB,
  396. .recalc = &follow_parent,
  397. };
  398. /* ssp2 clock */
  399. static struct clk ssp2_clk = {
  400. .pclk = &apb_clk,
  401. .en_reg = PERIP1_CLK_ENB,
  402. .en_reg_bit = SSP2_CLK_ENB,
  403. .recalc = &follow_parent,
  404. };
  405. /* gpio0 ARM subsystem clock */
  406. static struct clk gpio0_clk = {
  407. .flags = ALWAYS_ENABLED,
  408. .pclk = &apb_clk,
  409. .recalc = &follow_parent,
  410. };
  411. /* gpio1 clock */
  412. static struct clk gpio1_clk = {
  413. .pclk = &apb_clk,
  414. .en_reg = PERIP1_CLK_ENB,
  415. .en_reg_bit = GPIO1_CLK_ENB,
  416. .recalc = &follow_parent,
  417. };
  418. /* gpio2 clock */
  419. static struct clk gpio2_clk = {
  420. .pclk = &apb_clk,
  421. .en_reg = PERIP1_CLK_ENB,
  422. .en_reg_bit = GPIO2_CLK_ENB,
  423. .recalc = &follow_parent,
  424. };
  425. static struct clk dummy_apb_pclk;
  426. /* array of all spear 6xx clock lookups */
  427. static struct clk_lookup spear_clk_lookups[] = {
  428. { .con_id = "apb_pclk", .clk = &dummy_apb_pclk},
  429. /* root clks */
  430. { .con_id = "osc_32k_clk", .clk = &osc_32k_clk},
  431. { .con_id = "osc_30m_clk", .clk = &osc_30m_clk},
  432. /* clock derived from 32 KHz os clk */
  433. { .dev_id = "rtc", .clk = &rtc_clk},
  434. /* clock derived from 30 MHz os clk */
  435. { .con_id = "pll1_clk", .clk = &pll1_clk},
  436. { .con_id = "pll3_48m_clk", .clk = &pll3_48m_clk},
  437. { .dev_id = "wdt", .clk = &wdt_clk},
  438. /* clock derived from pll1 clk */
  439. { .con_id = "cpu_clk", .clk = &cpu_clk},
  440. { .con_id = "ahb_clk", .clk = &ahb_clk},
  441. { .dev_id = "uart0", .clk = &uart0_clk},
  442. { .dev_id = "uart1", .clk = &uart1_clk},
  443. { .dev_id = "firda", .clk = &firda_clk},
  444. { .dev_id = "clcd", .clk = &clcd_clk},
  445. { .dev_id = "gpt0", .clk = &gpt0_clk},
  446. { .dev_id = "gpt1", .clk = &gpt1_clk},
  447. { .dev_id = "gpt2", .clk = &gpt2_clk},
  448. { .dev_id = "gpt3", .clk = &gpt3_clk},
  449. /* clock derived from pll3 clk */
  450. { .dev_id = "usbh0", .clk = &usbh0_clk},
  451. { .dev_id = "usbh1", .clk = &usbh1_clk},
  452. { .dev_id = "usbd", .clk = &usbd_clk},
  453. /* clock derived from ahb clk */
  454. { .con_id = "apb_clk", .clk = &apb_clk},
  455. { .dev_id = "i2c", .clk = &i2c_clk},
  456. { .dev_id = "dma", .clk = &dma_clk},
  457. { .dev_id = "jpeg", .clk = &jpeg_clk},
  458. { .dev_id = "gmac", .clk = &gmac_clk},
  459. { .dev_id = "smi", .clk = &smi_clk},
  460. { .dev_id = "fsmc", .clk = &fsmc_clk},
  461. /* clock derived from apb clk */
  462. { .dev_id = "adc", .clk = &adc_clk},
  463. { .dev_id = "ssp0", .clk = &ssp0_clk},
  464. { .dev_id = "ssp1", .clk = &ssp1_clk},
  465. { .dev_id = "ssp2", .clk = &ssp2_clk},
  466. { .dev_id = "gpio0", .clk = &gpio0_clk},
  467. { .dev_id = "gpio1", .clk = &gpio1_clk},
  468. { .dev_id = "gpio2", .clk = &gpio2_clk},
  469. };
  470. void __init clk_init(void)
  471. {
  472. int i;
  473. for (i = 0; i < ARRAY_SIZE(spear_clk_lookups); i++)
  474. clk_register(&spear_clk_lookups[i]);
  475. recalc_root_clocks();
  476. }