clock.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. /*
  2. * arch/arm/mach-spear3xx/clock.c
  3. *
  4. * SPEAr3xx machines clock framework source file
  5. *
  6. * Copyright (C) 2009 ST Microelectronics
  7. * Viresh Kumar<viresh.kumar@st.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/kernel.h>
  15. #include <mach/misc_regs.h>
  16. #include <plat/clock.h>
  17. /* root clks */
  18. /* 32 KHz oscillator clock */
  19. static struct clk osc_32k_clk = {
  20. .flags = ALWAYS_ENABLED,
  21. .rate = 32000,
  22. };
  23. /* 24 MHz oscillator clock */
  24. static struct clk osc_24m_clk = {
  25. .flags = ALWAYS_ENABLED,
  26. .rate = 24000000,
  27. };
  28. /* clock derived from 32 KHz osc clk */
  29. /* rtc clock */
  30. static struct clk rtc_clk = {
  31. .pclk = &osc_32k_clk,
  32. .en_reg = PERIP1_CLK_ENB,
  33. .en_reg_bit = RTC_CLK_ENB,
  34. .recalc = &follow_parent,
  35. };
  36. /* clock derived from 24 MHz osc clk */
  37. /* pll masks structure */
  38. static struct pll_clk_masks pll1_masks = {
  39. .mode_mask = PLL_MODE_MASK,
  40. .mode_shift = PLL_MODE_SHIFT,
  41. .norm_fdbk_m_mask = PLL_NORM_FDBK_M_MASK,
  42. .norm_fdbk_m_shift = PLL_NORM_FDBK_M_SHIFT,
  43. .dith_fdbk_m_mask = PLL_DITH_FDBK_M_MASK,
  44. .dith_fdbk_m_shift = PLL_DITH_FDBK_M_SHIFT,
  45. .div_p_mask = PLL_DIV_P_MASK,
  46. .div_p_shift = PLL_DIV_P_SHIFT,
  47. .div_n_mask = PLL_DIV_N_MASK,
  48. .div_n_shift = PLL_DIV_N_SHIFT,
  49. };
  50. /* pll1 configuration structure */
  51. static struct pll_clk_config pll1_config = {
  52. .mode_reg = PLL1_CTR,
  53. .cfg_reg = PLL1_FRQ,
  54. .masks = &pll1_masks,
  55. };
  56. /* PLL1 clock */
  57. static struct clk pll1_clk = {
  58. .pclk = &osc_24m_clk,
  59. .en_reg = PLL1_CTR,
  60. .en_reg_bit = PLL_ENABLE,
  61. .recalc = &pll_clk_recalc,
  62. .private_data = &pll1_config,
  63. };
  64. /* PLL3 48 MHz clock */
  65. static struct clk pll3_48m_clk = {
  66. .flags = ALWAYS_ENABLED,
  67. .pclk = &osc_24m_clk,
  68. .rate = 48000000,
  69. };
  70. /* watch dog timer clock */
  71. static struct clk wdt_clk = {
  72. .flags = ALWAYS_ENABLED,
  73. .pclk = &osc_24m_clk,
  74. .recalc = &follow_parent,
  75. };
  76. /* clock derived from pll1 clk */
  77. /* cpu clock */
  78. static struct clk cpu_clk = {
  79. .flags = ALWAYS_ENABLED,
  80. .pclk = &pll1_clk,
  81. .recalc = &follow_parent,
  82. };
  83. /* ahb masks structure */
  84. static struct bus_clk_masks ahb_masks = {
  85. .mask = PLL_HCLK_RATIO_MASK,
  86. .shift = PLL_HCLK_RATIO_SHIFT,
  87. };
  88. /* ahb configuration structure */
  89. static struct bus_clk_config ahb_config = {
  90. .reg = CORE_CLK_CFG,
  91. .masks = &ahb_masks,
  92. };
  93. /* ahb clock */
  94. static struct clk ahb_clk = {
  95. .flags = ALWAYS_ENABLED,
  96. .pclk = &pll1_clk,
  97. .recalc = &bus_clk_recalc,
  98. .private_data = &ahb_config,
  99. };
  100. /* auxiliary synthesizers masks */
  101. static struct aux_clk_masks aux_masks = {
  102. .eq_sel_mask = AUX_EQ_SEL_MASK,
  103. .eq_sel_shift = AUX_EQ_SEL_SHIFT,
  104. .eq1_mask = AUX_EQ1_SEL,
  105. .eq2_mask = AUX_EQ2_SEL,
  106. .xscale_sel_mask = AUX_XSCALE_MASK,
  107. .xscale_sel_shift = AUX_XSCALE_SHIFT,
  108. .yscale_sel_mask = AUX_YSCALE_MASK,
  109. .yscale_sel_shift = AUX_YSCALE_SHIFT,
  110. };
  111. /* uart configurations */
  112. static struct aux_clk_config uart_config = {
  113. .synth_reg = UART_CLK_SYNT,
  114. .masks = &aux_masks,
  115. };
  116. /* uart parents */
  117. static struct pclk_info uart_pclk_info[] = {
  118. {
  119. .pclk = &pll1_clk,
  120. .pclk_mask = AUX_CLK_PLL1_MASK,
  121. .scalable = 1,
  122. }, {
  123. .pclk = &pll3_48m_clk,
  124. .pclk_mask = AUX_CLK_PLL3_MASK,
  125. .scalable = 0,
  126. },
  127. };
  128. /* uart parent select structure */
  129. static struct pclk_sel uart_pclk_sel = {
  130. .pclk_info = uart_pclk_info,
  131. .pclk_count = ARRAY_SIZE(uart_pclk_info),
  132. .pclk_sel_reg = PERIP_CLK_CFG,
  133. .pclk_sel_mask = UART_CLK_MASK,
  134. };
  135. /* uart clock */
  136. static struct clk uart_clk = {
  137. .en_reg = PERIP1_CLK_ENB,
  138. .en_reg_bit = UART_CLK_ENB,
  139. .pclk_sel = &uart_pclk_sel,
  140. .pclk_sel_shift = UART_CLK_SHIFT,
  141. .recalc = &aux_clk_recalc,
  142. .private_data = &uart_config,
  143. };
  144. /* firda configurations */
  145. static struct aux_clk_config firda_config = {
  146. .synth_reg = FIRDA_CLK_SYNT,
  147. .masks = &aux_masks,
  148. };
  149. /* firda parents */
  150. static struct pclk_info firda_pclk_info[] = {
  151. {
  152. .pclk = &pll1_clk,
  153. .pclk_mask = AUX_CLK_PLL1_MASK,
  154. .scalable = 1,
  155. }, {
  156. .pclk = &pll3_48m_clk,
  157. .pclk_mask = AUX_CLK_PLL3_MASK,
  158. .scalable = 0,
  159. },
  160. };
  161. /* firda parent select structure */
  162. static struct pclk_sel firda_pclk_sel = {
  163. .pclk_info = firda_pclk_info,
  164. .pclk_count = ARRAY_SIZE(firda_pclk_info),
  165. .pclk_sel_reg = PERIP_CLK_CFG,
  166. .pclk_sel_mask = FIRDA_CLK_MASK,
  167. };
  168. /* firda clock */
  169. static struct clk firda_clk = {
  170. .en_reg = PERIP1_CLK_ENB,
  171. .en_reg_bit = FIRDA_CLK_ENB,
  172. .pclk_sel = &firda_pclk_sel,
  173. .pclk_sel_shift = FIRDA_CLK_SHIFT,
  174. .recalc = &aux_clk_recalc,
  175. .private_data = &firda_config,
  176. };
  177. /* gpt parents */
  178. static struct pclk_info gpt_pclk_info[] = {
  179. {
  180. .pclk = &pll1_clk,
  181. .pclk_mask = AUX_CLK_PLL1_MASK,
  182. .scalable = 1,
  183. }, {
  184. .pclk = &pll3_48m_clk,
  185. .pclk_mask = AUX_CLK_PLL3_MASK,
  186. .scalable = 0,
  187. },
  188. };
  189. /* gpt parent select structure */
  190. static struct pclk_sel gpt_pclk_sel = {
  191. .pclk_info = gpt_pclk_info,
  192. .pclk_count = ARRAY_SIZE(gpt_pclk_info),
  193. .pclk_sel_reg = PERIP_CLK_CFG,
  194. .pclk_sel_mask = GPT_CLK_MASK,
  195. };
  196. /* gpt synthesizer masks */
  197. static struct gpt_clk_masks gpt_masks = {
  198. .mscale_sel_mask = GPT_MSCALE_MASK,
  199. .mscale_sel_shift = GPT_MSCALE_SHIFT,
  200. .nscale_sel_mask = GPT_NSCALE_MASK,
  201. .nscale_sel_shift = GPT_NSCALE_SHIFT,
  202. };
  203. /* gpt0 configurations */
  204. static struct gpt_clk_config gpt0_config = {
  205. .synth_reg = PRSC1_CLK_CFG,
  206. .masks = &gpt_masks,
  207. };
  208. /* gpt0 timer clock */
  209. static struct clk gpt0_clk = {
  210. .flags = ALWAYS_ENABLED,
  211. .pclk_sel = &gpt_pclk_sel,
  212. .pclk_sel_shift = GPT0_CLK_SHIFT,
  213. .recalc = &gpt_clk_recalc,
  214. .private_data = &gpt0_config,
  215. };
  216. /* gpt1 configurations */
  217. static struct gpt_clk_config gpt1_config = {
  218. .synth_reg = PRSC2_CLK_CFG,
  219. .masks = &gpt_masks,
  220. };
  221. /* gpt1 timer clock */
  222. static struct clk gpt1_clk = {
  223. .en_reg = PERIP1_CLK_ENB,
  224. .en_reg_bit = GPT1_CLK_ENB,
  225. .pclk_sel = &gpt_pclk_sel,
  226. .pclk_sel_shift = GPT1_CLK_SHIFT,
  227. .recalc = &gpt_clk_recalc,
  228. .private_data = &gpt1_config,
  229. };
  230. /* gpt2 configurations */
  231. static struct gpt_clk_config gpt2_config = {
  232. .synth_reg = PRSC3_CLK_CFG,
  233. .masks = &gpt_masks,
  234. };
  235. /* gpt2 timer clock */
  236. static struct clk gpt2_clk = {
  237. .en_reg = PERIP1_CLK_ENB,
  238. .en_reg_bit = GPT2_CLK_ENB,
  239. .pclk_sel = &gpt_pclk_sel,
  240. .pclk_sel_shift = GPT2_CLK_SHIFT,
  241. .recalc = &gpt_clk_recalc,
  242. .private_data = &gpt2_config,
  243. };
  244. /* clock derived from pll3 clk */
  245. /* usbh clock */
  246. static struct clk usbh_clk = {
  247. .pclk = &pll3_48m_clk,
  248. .en_reg = PERIP1_CLK_ENB,
  249. .en_reg_bit = USBH_CLK_ENB,
  250. .recalc = &follow_parent,
  251. };
  252. /* usbd clock */
  253. static struct clk usbd_clk = {
  254. .pclk = &pll3_48m_clk,
  255. .en_reg = PERIP1_CLK_ENB,
  256. .en_reg_bit = USBD_CLK_ENB,
  257. .recalc = &follow_parent,
  258. };
  259. /* clcd clock */
  260. static struct clk clcd_clk = {
  261. .flags = ALWAYS_ENABLED,
  262. .pclk = &pll3_48m_clk,
  263. .recalc = &follow_parent,
  264. };
  265. /* clock derived from ahb clk */
  266. /* apb masks structure */
  267. static struct bus_clk_masks apb_masks = {
  268. .mask = HCLK_PCLK_RATIO_MASK,
  269. .shift = HCLK_PCLK_RATIO_SHIFT,
  270. };
  271. /* apb configuration structure */
  272. static struct bus_clk_config apb_config = {
  273. .reg = CORE_CLK_CFG,
  274. .masks = &apb_masks,
  275. };
  276. /* apb clock */
  277. static struct clk apb_clk = {
  278. .flags = ALWAYS_ENABLED,
  279. .pclk = &ahb_clk,
  280. .recalc = &bus_clk_recalc,
  281. .private_data = &apb_config,
  282. };
  283. /* i2c clock */
  284. static struct clk i2c_clk = {
  285. .pclk = &ahb_clk,
  286. .en_reg = PERIP1_CLK_ENB,
  287. .en_reg_bit = I2C_CLK_ENB,
  288. .recalc = &follow_parent,
  289. };
  290. /* dma clock */
  291. static struct clk dma_clk = {
  292. .pclk = &ahb_clk,
  293. .en_reg = PERIP1_CLK_ENB,
  294. .en_reg_bit = DMA_CLK_ENB,
  295. .recalc = &follow_parent,
  296. };
  297. /* jpeg clock */
  298. static struct clk jpeg_clk = {
  299. .pclk = &ahb_clk,
  300. .en_reg = PERIP1_CLK_ENB,
  301. .en_reg_bit = JPEG_CLK_ENB,
  302. .recalc = &follow_parent,
  303. };
  304. /* gmac clock */
  305. static struct clk gmac_clk = {
  306. .pclk = &ahb_clk,
  307. .en_reg = PERIP1_CLK_ENB,
  308. .en_reg_bit = GMAC_CLK_ENB,
  309. .recalc = &follow_parent,
  310. };
  311. /* smi clock */
  312. static struct clk smi_clk = {
  313. .pclk = &ahb_clk,
  314. .en_reg = PERIP1_CLK_ENB,
  315. .en_reg_bit = SMI_CLK_ENB,
  316. .recalc = &follow_parent,
  317. };
  318. /* c3 clock */
  319. static struct clk c3_clk = {
  320. .pclk = &ahb_clk,
  321. .en_reg = PERIP1_CLK_ENB,
  322. .en_reg_bit = C3_CLK_ENB,
  323. .recalc = &follow_parent,
  324. };
  325. /* clock derived from apb clk */
  326. /* adc clock */
  327. static struct clk adc_clk = {
  328. .pclk = &apb_clk,
  329. .en_reg = PERIP1_CLK_ENB,
  330. .en_reg_bit = ADC_CLK_ENB,
  331. .recalc = &follow_parent,
  332. };
  333. /* ssp clock */
  334. static struct clk ssp_clk = {
  335. .pclk = &apb_clk,
  336. .en_reg = PERIP1_CLK_ENB,
  337. .en_reg_bit = SSP_CLK_ENB,
  338. .recalc = &follow_parent,
  339. };
  340. /* gpio clock */
  341. static struct clk gpio_clk = {
  342. .pclk = &apb_clk,
  343. .en_reg = PERIP1_CLK_ENB,
  344. .en_reg_bit = GPIO_CLK_ENB,
  345. .recalc = &follow_parent,
  346. };
  347. static struct clk dummy_apb_pclk;
  348. /* array of all spear 3xx clock lookups */
  349. static struct clk_lookup spear_clk_lookups[] = {
  350. { .con_id = "apb_pclk", .clk = &dummy_apb_pclk},
  351. /* root clks */
  352. { .con_id = "osc_32k_clk", .clk = &osc_32k_clk},
  353. { .con_id = "osc_24m_clk", .clk = &osc_24m_clk},
  354. /* clock derived from 32 KHz osc clk */
  355. { .dev_id = "rtc", .clk = &rtc_clk},
  356. /* clock derived from 24 MHz osc clk */
  357. { .con_id = "pll1_clk", .clk = &pll1_clk},
  358. { .con_id = "pll3_48m_clk", .clk = &pll3_48m_clk},
  359. { .dev_id = "wdt", .clk = &wdt_clk},
  360. /* clock derived from pll1 clk */
  361. { .con_id = "cpu_clk", .clk = &cpu_clk},
  362. { .con_id = "ahb_clk", .clk = &ahb_clk},
  363. { .dev_id = "uart", .clk = &uart_clk},
  364. { .dev_id = "firda", .clk = &firda_clk},
  365. { .dev_id = "gpt0", .clk = &gpt0_clk},
  366. { .dev_id = "gpt1", .clk = &gpt1_clk},
  367. { .dev_id = "gpt2", .clk = &gpt2_clk},
  368. /* clock derived from pll3 clk */
  369. { .dev_id = "usbh", .clk = &usbh_clk},
  370. { .dev_id = "usbd", .clk = &usbd_clk},
  371. { .dev_id = "clcd", .clk = &clcd_clk},
  372. /* clock derived from ahb clk */
  373. { .con_id = "apb_clk", .clk = &apb_clk},
  374. { .dev_id = "i2c", .clk = &i2c_clk},
  375. { .dev_id = "dma", .clk = &dma_clk},
  376. { .dev_id = "jpeg", .clk = &jpeg_clk},
  377. { .dev_id = "gmac", .clk = &gmac_clk},
  378. { .dev_id = "smi", .clk = &smi_clk},
  379. { .dev_id = "c3", .clk = &c3_clk},
  380. /* clock derived from apb clk */
  381. { .dev_id = "adc", .clk = &adc_clk},
  382. { .dev_id = "ssp", .clk = &ssp_clk},
  383. { .dev_id = "gpio", .clk = &gpio_clk},
  384. };
  385. void __init clk_init(void)
  386. {
  387. int i;
  388. for (i = 0; i < ARRAY_SIZE(spear_clk_lookups); i++)
  389. clk_register(&spear_clk_lookups[i]);
  390. recalc_root_clocks();
  391. }