radeon_encoders.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. uint32_t
  36. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  37. {
  38. struct radeon_device *rdev = dev->dev_private;
  39. uint32_t ret = 0;
  40. switch (supported_device) {
  41. case ATOM_DEVICE_CRT1_SUPPORT:
  42. case ATOM_DEVICE_TV1_SUPPORT:
  43. case ATOM_DEVICE_TV2_SUPPORT:
  44. case ATOM_DEVICE_CRT2_SUPPORT:
  45. case ATOM_DEVICE_CV_SUPPORT:
  46. switch (dac) {
  47. case 1: /* dac a */
  48. if ((rdev->family == CHIP_RS300) ||
  49. (rdev->family == CHIP_RS400) ||
  50. (rdev->family == CHIP_RS480))
  51. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  52. else if (ASIC_IS_AVIVO(rdev))
  53. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  54. else
  55. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  56. break;
  57. case 2: /* dac b */
  58. if (ASIC_IS_AVIVO(rdev))
  59. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  60. else {
  61. /*if (rdev->family == CHIP_R200)
  62. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  63. else*/
  64. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  65. }
  66. break;
  67. case 3: /* external dac */
  68. if (ASIC_IS_AVIVO(rdev))
  69. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  70. else
  71. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  72. break;
  73. }
  74. break;
  75. case ATOM_DEVICE_LCD1_SUPPORT:
  76. if (ASIC_IS_AVIVO(rdev))
  77. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  78. else
  79. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  80. break;
  81. case ATOM_DEVICE_DFP1_SUPPORT:
  82. if ((rdev->family == CHIP_RS300) ||
  83. (rdev->family == CHIP_RS400) ||
  84. (rdev->family == CHIP_RS480))
  85. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  86. else if (ASIC_IS_AVIVO(rdev))
  87. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  88. else
  89. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  90. break;
  91. case ATOM_DEVICE_LCD2_SUPPORT:
  92. case ATOM_DEVICE_DFP2_SUPPORT:
  93. if ((rdev->family == CHIP_RS600) ||
  94. (rdev->family == CHIP_RS690) ||
  95. (rdev->family == CHIP_RS740))
  96. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  97. else if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  99. else
  100. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  101. break;
  102. case ATOM_DEVICE_DFP3_SUPPORT:
  103. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  104. break;
  105. }
  106. return ret;
  107. }
  108. void
  109. radeon_link_encoder_connector(struct drm_device *dev)
  110. {
  111. struct drm_connector *connector;
  112. struct radeon_connector *radeon_connector;
  113. struct drm_encoder *encoder;
  114. struct radeon_encoder *radeon_encoder;
  115. /* walk the list and link encoders to connectors */
  116. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  117. radeon_connector = to_radeon_connector(connector);
  118. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  119. radeon_encoder = to_radeon_encoder(encoder);
  120. if (radeon_encoder->devices & radeon_connector->devices)
  121. drm_mode_connector_attach_encoder(connector, encoder);
  122. }
  123. }
  124. }
  125. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  126. {
  127. struct drm_device *dev = encoder->dev;
  128. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  129. struct drm_connector *connector;
  130. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  131. if (connector->encoder == encoder) {
  132. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  133. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  134. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  135. radeon_encoder->active_device, radeon_encoder->devices,
  136. radeon_connector->devices, encoder->encoder_type);
  137. }
  138. }
  139. }
  140. static struct drm_connector *
  141. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  142. {
  143. struct drm_device *dev = encoder->dev;
  144. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  145. struct drm_connector *connector;
  146. struct radeon_connector *radeon_connector;
  147. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  148. radeon_connector = to_radeon_connector(connector);
  149. if (radeon_encoder->devices & radeon_connector->devices)
  150. return connector;
  151. }
  152. return NULL;
  153. }
  154. /* used for both atom and legacy */
  155. void radeon_rmx_mode_fixup(struct drm_encoder *encoder,
  156. struct drm_display_mode *mode,
  157. struct drm_display_mode *adjusted_mode)
  158. {
  159. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  160. struct drm_device *dev = encoder->dev;
  161. struct radeon_device *rdev = dev->dev_private;
  162. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  163. if (mode->hdisplay < native_mode->hdisplay ||
  164. mode->vdisplay < native_mode->vdisplay) {
  165. int mode_id = adjusted_mode->base.id;
  166. *adjusted_mode = *native_mode;
  167. if (!ASIC_IS_AVIVO(rdev)) {
  168. adjusted_mode->hdisplay = mode->hdisplay;
  169. adjusted_mode->vdisplay = mode->vdisplay;
  170. }
  171. adjusted_mode->base.id = mode_id;
  172. }
  173. }
  174. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  175. struct drm_display_mode *mode,
  176. struct drm_display_mode *adjusted_mode)
  177. {
  178. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  179. struct drm_device *dev = encoder->dev;
  180. struct radeon_device *rdev = dev->dev_private;
  181. /* set the active encoder to connector routing */
  182. radeon_encoder_set_active_device(encoder);
  183. drm_mode_set_crtcinfo(adjusted_mode, 0);
  184. if (radeon_encoder->rmx_type != RMX_OFF)
  185. radeon_rmx_mode_fixup(encoder, mode, adjusted_mode);
  186. /* hw bug */
  187. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  188. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  189. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  190. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  191. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  192. if (tv_dac) {
  193. if (tv_dac->tv_std == TV_STD_NTSC ||
  194. tv_dac->tv_std == TV_STD_NTSC_J ||
  195. tv_dac->tv_std == TV_STD_PAL_M)
  196. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  197. else
  198. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  199. }
  200. }
  201. return true;
  202. }
  203. static void
  204. atombios_dac_setup(struct drm_encoder *encoder, int action)
  205. {
  206. struct drm_device *dev = encoder->dev;
  207. struct radeon_device *rdev = dev->dev_private;
  208. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  209. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  210. int index = 0, num = 0;
  211. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  212. enum radeon_tv_std tv_std = TV_STD_NTSC;
  213. if (dac_info->tv_std)
  214. tv_std = dac_info->tv_std;
  215. memset(&args, 0, sizeof(args));
  216. switch (radeon_encoder->encoder_id) {
  217. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  218. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  219. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  220. num = 1;
  221. break;
  222. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  223. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  224. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  225. num = 2;
  226. break;
  227. }
  228. args.ucAction = action;
  229. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  230. args.ucDacStandard = ATOM_DAC1_PS2;
  231. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  232. args.ucDacStandard = ATOM_DAC1_CV;
  233. else {
  234. switch (tv_std) {
  235. case TV_STD_PAL:
  236. case TV_STD_PAL_M:
  237. case TV_STD_SCART_PAL:
  238. case TV_STD_SECAM:
  239. case TV_STD_PAL_CN:
  240. args.ucDacStandard = ATOM_DAC1_PAL;
  241. break;
  242. case TV_STD_NTSC:
  243. case TV_STD_NTSC_J:
  244. case TV_STD_PAL_60:
  245. default:
  246. args.ucDacStandard = ATOM_DAC1_NTSC;
  247. break;
  248. }
  249. }
  250. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  251. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  252. }
  253. static void
  254. atombios_tv_setup(struct drm_encoder *encoder, int action)
  255. {
  256. struct drm_device *dev = encoder->dev;
  257. struct radeon_device *rdev = dev->dev_private;
  258. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  259. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  260. int index = 0;
  261. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  262. enum radeon_tv_std tv_std = TV_STD_NTSC;
  263. if (dac_info->tv_std)
  264. tv_std = dac_info->tv_std;
  265. memset(&args, 0, sizeof(args));
  266. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  267. args.sTVEncoder.ucAction = action;
  268. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  269. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  270. else {
  271. switch (tv_std) {
  272. case TV_STD_NTSC:
  273. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  274. break;
  275. case TV_STD_PAL:
  276. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  277. break;
  278. case TV_STD_PAL_M:
  279. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  280. break;
  281. case TV_STD_PAL_60:
  282. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  283. break;
  284. case TV_STD_NTSC_J:
  285. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  286. break;
  287. case TV_STD_SCART_PAL:
  288. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  289. break;
  290. case TV_STD_SECAM:
  291. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  292. break;
  293. case TV_STD_PAL_CN:
  294. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  295. break;
  296. default:
  297. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  298. break;
  299. }
  300. }
  301. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  302. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  303. }
  304. void
  305. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  306. {
  307. struct drm_device *dev = encoder->dev;
  308. struct radeon_device *rdev = dev->dev_private;
  309. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  310. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  311. int index = 0;
  312. memset(&args, 0, sizeof(args));
  313. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  314. args.sXTmdsEncoder.ucEnable = action;
  315. if (radeon_encoder->pixel_clock > 165000)
  316. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  317. /*if (pScrn->rgbBits == 8)*/
  318. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  319. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  320. }
  321. static void
  322. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  323. {
  324. struct drm_device *dev = encoder->dev;
  325. struct radeon_device *rdev = dev->dev_private;
  326. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  327. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  328. int index = 0;
  329. memset(&args, 0, sizeof(args));
  330. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  331. args.sDVOEncoder.ucAction = action;
  332. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  333. if (radeon_encoder->pixel_clock > 165000)
  334. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  335. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  336. }
  337. union lvds_encoder_control {
  338. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  339. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  340. };
  341. static void
  342. atombios_digital_setup(struct drm_encoder *encoder, int action)
  343. {
  344. struct drm_device *dev = encoder->dev;
  345. struct radeon_device *rdev = dev->dev_private;
  346. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  347. union lvds_encoder_control args;
  348. int index = 0;
  349. uint8_t frev, crev;
  350. struct radeon_encoder_atom_dig *dig;
  351. struct drm_connector *connector;
  352. struct radeon_connector *radeon_connector;
  353. struct radeon_connector_atom_dig *dig_connector;
  354. connector = radeon_get_connector_for_encoder(encoder);
  355. if (!connector)
  356. return;
  357. radeon_connector = to_radeon_connector(connector);
  358. if (!radeon_encoder->enc_priv)
  359. return;
  360. dig = radeon_encoder->enc_priv;
  361. if (!radeon_connector->con_priv)
  362. return;
  363. dig_connector = radeon_connector->con_priv;
  364. memset(&args, 0, sizeof(args));
  365. switch (radeon_encoder->encoder_id) {
  366. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  367. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  368. break;
  369. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  370. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  371. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  372. break;
  373. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  374. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  375. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  376. else
  377. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  378. break;
  379. }
  380. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  381. switch (frev) {
  382. case 1:
  383. case 2:
  384. switch (crev) {
  385. case 1:
  386. args.v1.ucMisc = 0;
  387. args.v1.ucAction = action;
  388. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  389. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  390. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  391. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  392. if (dig->lvds_misc & (1 << 0))
  393. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  394. if (dig->lvds_misc & (1 << 1))
  395. args.v1.ucMisc |= (1 << 1);
  396. } else {
  397. if (dig_connector->linkb)
  398. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  399. if (radeon_encoder->pixel_clock > 165000)
  400. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  401. /*if (pScrn->rgbBits == 8) */
  402. args.v1.ucMisc |= (1 << 1);
  403. }
  404. break;
  405. case 2:
  406. case 3:
  407. args.v2.ucMisc = 0;
  408. args.v2.ucAction = action;
  409. if (crev == 3) {
  410. if (dig->coherent_mode)
  411. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  412. }
  413. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  414. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  415. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  416. args.v2.ucTruncate = 0;
  417. args.v2.ucSpatial = 0;
  418. args.v2.ucTemporal = 0;
  419. args.v2.ucFRC = 0;
  420. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  421. if (dig->lvds_misc & (1 << 0))
  422. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  423. if (dig->lvds_misc & (1 << 5)) {
  424. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  425. if (dig->lvds_misc & (1 << 1))
  426. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  427. }
  428. if (dig->lvds_misc & (1 << 6)) {
  429. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  430. if (dig->lvds_misc & (1 << 1))
  431. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  432. if (((dig->lvds_misc >> 2) & 0x3) == 2)
  433. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  434. }
  435. } else {
  436. if (dig_connector->linkb)
  437. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  438. if (radeon_encoder->pixel_clock > 165000)
  439. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  440. }
  441. break;
  442. default:
  443. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  444. break;
  445. }
  446. break;
  447. default:
  448. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  449. break;
  450. }
  451. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  452. }
  453. int
  454. atombios_get_encoder_mode(struct drm_encoder *encoder)
  455. {
  456. struct drm_connector *connector;
  457. struct radeon_connector *radeon_connector;
  458. connector = radeon_get_connector_for_encoder(encoder);
  459. if (!connector)
  460. return 0;
  461. radeon_connector = to_radeon_connector(connector);
  462. switch (connector->connector_type) {
  463. case DRM_MODE_CONNECTOR_DVII:
  464. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  465. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  466. return ATOM_ENCODER_MODE_HDMI;
  467. else if (radeon_connector->use_digital)
  468. return ATOM_ENCODER_MODE_DVI;
  469. else
  470. return ATOM_ENCODER_MODE_CRT;
  471. break;
  472. case DRM_MODE_CONNECTOR_DVID:
  473. case DRM_MODE_CONNECTOR_HDMIA:
  474. default:
  475. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  476. return ATOM_ENCODER_MODE_HDMI;
  477. else
  478. return ATOM_ENCODER_MODE_DVI;
  479. break;
  480. case DRM_MODE_CONNECTOR_LVDS:
  481. return ATOM_ENCODER_MODE_LVDS;
  482. break;
  483. case DRM_MODE_CONNECTOR_DisplayPort:
  484. /*if (radeon_output->MonType == MT_DP)
  485. return ATOM_ENCODER_MODE_DP;
  486. else*/
  487. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  488. return ATOM_ENCODER_MODE_HDMI;
  489. else
  490. return ATOM_ENCODER_MODE_DVI;
  491. break;
  492. case CONNECTOR_DVI_A:
  493. case CONNECTOR_VGA:
  494. return ATOM_ENCODER_MODE_CRT;
  495. break;
  496. case CONNECTOR_STV:
  497. case CONNECTOR_CTV:
  498. case CONNECTOR_DIN:
  499. /* fix me */
  500. return ATOM_ENCODER_MODE_TV;
  501. /*return ATOM_ENCODER_MODE_CV;*/
  502. break;
  503. }
  504. }
  505. static void
  506. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  507. {
  508. struct drm_device *dev = encoder->dev;
  509. struct radeon_device *rdev = dev->dev_private;
  510. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  511. DIG_ENCODER_CONTROL_PS_ALLOCATION args;
  512. int index = 0, num = 0;
  513. uint8_t frev, crev;
  514. struct radeon_encoder_atom_dig *dig;
  515. struct drm_connector *connector;
  516. struct radeon_connector *radeon_connector;
  517. struct radeon_connector_atom_dig *dig_connector;
  518. connector = radeon_get_connector_for_encoder(encoder);
  519. if (!connector)
  520. return;
  521. radeon_connector = to_radeon_connector(connector);
  522. if (!radeon_connector->con_priv)
  523. return;
  524. dig_connector = radeon_connector->con_priv;
  525. if (!radeon_encoder->enc_priv)
  526. return;
  527. dig = radeon_encoder->enc_priv;
  528. memset(&args, 0, sizeof(args));
  529. if (ASIC_IS_DCE32(rdev)) {
  530. if (dig->dig_block)
  531. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  532. else
  533. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  534. num = dig->dig_block + 1;
  535. } else {
  536. switch (radeon_encoder->encoder_id) {
  537. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  538. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  539. num = 1;
  540. break;
  541. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  542. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  543. num = 2;
  544. break;
  545. }
  546. }
  547. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  548. args.ucAction = action;
  549. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  550. if (ASIC_IS_DCE32(rdev)) {
  551. switch (radeon_encoder->encoder_id) {
  552. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  553. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  554. break;
  555. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  556. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  557. break;
  558. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  559. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  560. break;
  561. }
  562. } else {
  563. switch (radeon_encoder->encoder_id) {
  564. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  565. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1;
  566. break;
  567. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  568. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2;
  569. break;
  570. }
  571. }
  572. if (radeon_encoder->pixel_clock > 165000) {
  573. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA_B;
  574. args.ucLaneNum = 8;
  575. } else {
  576. if (dig_connector->linkb)
  577. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  578. else
  579. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  580. args.ucLaneNum = 4;
  581. }
  582. args.ucEncoderMode = atombios_get_encoder_mode(encoder);
  583. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  584. }
  585. union dig_transmitter_control {
  586. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  587. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  588. };
  589. static void
  590. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action)
  591. {
  592. struct drm_device *dev = encoder->dev;
  593. struct radeon_device *rdev = dev->dev_private;
  594. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  595. union dig_transmitter_control args;
  596. int index = 0, num = 0;
  597. uint8_t frev, crev;
  598. struct radeon_encoder_atom_dig *dig;
  599. struct drm_connector *connector;
  600. struct radeon_connector *radeon_connector;
  601. struct radeon_connector_atom_dig *dig_connector;
  602. connector = radeon_get_connector_for_encoder(encoder);
  603. if (!connector)
  604. return;
  605. radeon_connector = to_radeon_connector(connector);
  606. if (!radeon_encoder->enc_priv)
  607. return;
  608. dig = radeon_encoder->enc_priv;
  609. if (!radeon_connector->con_priv)
  610. return;
  611. dig_connector = radeon_connector->con_priv;
  612. memset(&args, 0, sizeof(args));
  613. if (ASIC_IS_DCE32(rdev))
  614. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  615. else {
  616. switch (radeon_encoder->encoder_id) {
  617. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  618. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  619. break;
  620. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  621. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  622. break;
  623. }
  624. }
  625. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  626. args.v1.ucAction = action;
  627. if (ASIC_IS_DCE32(rdev)) {
  628. if (radeon_encoder->pixel_clock > 165000) {
  629. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 2) / 100);
  630. args.v2.acConfig.fDualLinkConnector = 1;
  631. } else {
  632. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 4) / 100);
  633. }
  634. if (dig->dig_block)
  635. args.v2.acConfig.ucEncoderSel = 1;
  636. switch (radeon_encoder->encoder_id) {
  637. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  638. args.v2.acConfig.ucTransmitterSel = 0;
  639. num = 0;
  640. break;
  641. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  642. args.v2.acConfig.ucTransmitterSel = 1;
  643. num = 1;
  644. break;
  645. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  646. args.v2.acConfig.ucTransmitterSel = 2;
  647. num = 2;
  648. break;
  649. }
  650. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  651. if (dig->coherent_mode)
  652. args.v2.acConfig.fCoherentMode = 1;
  653. }
  654. } else {
  655. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  656. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock) / 10);
  657. switch (radeon_encoder->encoder_id) {
  658. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  659. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  660. if (rdev->flags & RADEON_IS_IGP) {
  661. if (radeon_encoder->pixel_clock > 165000) {
  662. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  663. ATOM_TRANSMITTER_CONFIG_LINKA_B);
  664. if (dig_connector->igp_lane_info & 0x3)
  665. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  666. else if (dig_connector->igp_lane_info & 0xc)
  667. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  668. } else {
  669. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  670. if (dig_connector->igp_lane_info & 0x1)
  671. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  672. else if (dig_connector->igp_lane_info & 0x2)
  673. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  674. else if (dig_connector->igp_lane_info & 0x4)
  675. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  676. else if (dig_connector->igp_lane_info & 0x8)
  677. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  678. }
  679. } else {
  680. if (radeon_encoder->pixel_clock > 165000)
  681. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  682. ATOM_TRANSMITTER_CONFIG_LINKA_B |
  683. ATOM_TRANSMITTER_CONFIG_LANE_0_7);
  684. else {
  685. if (dig_connector->linkb)
  686. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  687. else
  688. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  689. }
  690. }
  691. break;
  692. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  693. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  694. if (radeon_encoder->pixel_clock > 165000)
  695. args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
  696. ATOM_TRANSMITTER_CONFIG_LINKA_B |
  697. ATOM_TRANSMITTER_CONFIG_LANE_0_7);
  698. else {
  699. if (dig_connector->linkb)
  700. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  701. else
  702. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  703. }
  704. break;
  705. }
  706. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  707. if (dig->coherent_mode)
  708. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  709. }
  710. }
  711. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  712. }
  713. static void
  714. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  715. {
  716. struct drm_device *dev = encoder->dev;
  717. struct radeon_device *rdev = dev->dev_private;
  718. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  719. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  720. ENABLE_YUV_PS_ALLOCATION args;
  721. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  722. uint32_t temp, reg;
  723. memset(&args, 0, sizeof(args));
  724. if (rdev->family >= CHIP_R600)
  725. reg = R600_BIOS_3_SCRATCH;
  726. else
  727. reg = RADEON_BIOS_3_SCRATCH;
  728. /* XXX: fix up scratch reg handling */
  729. temp = RREG32(reg);
  730. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  731. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  732. (radeon_crtc->crtc_id << 18)));
  733. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  734. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  735. else
  736. WREG32(reg, 0);
  737. if (enable)
  738. args.ucEnable = ATOM_ENABLE;
  739. args.ucCRTC = radeon_crtc->crtc_id;
  740. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  741. WREG32(reg, temp);
  742. }
  743. static void
  744. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  745. {
  746. struct drm_device *dev = encoder->dev;
  747. struct radeon_device *rdev = dev->dev_private;
  748. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  749. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  750. int index = 0;
  751. bool is_dig = false;
  752. memset(&args, 0, sizeof(args));
  753. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  754. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  755. radeon_encoder->active_device);
  756. switch (radeon_encoder->encoder_id) {
  757. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  758. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  759. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  760. break;
  761. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  762. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  763. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  764. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  765. is_dig = true;
  766. break;
  767. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  768. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  769. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  770. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  771. break;
  772. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  773. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  774. break;
  775. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  776. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  777. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  778. else
  779. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  780. break;
  781. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  782. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  783. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  784. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  785. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  786. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  787. else
  788. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  789. break;
  790. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  791. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  792. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  793. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  794. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  795. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  796. else
  797. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  798. break;
  799. }
  800. if (is_dig) {
  801. switch (mode) {
  802. case DRM_MODE_DPMS_ON:
  803. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE);
  804. break;
  805. case DRM_MODE_DPMS_STANDBY:
  806. case DRM_MODE_DPMS_SUSPEND:
  807. case DRM_MODE_DPMS_OFF:
  808. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE);
  809. break;
  810. }
  811. } else {
  812. switch (mode) {
  813. case DRM_MODE_DPMS_ON:
  814. args.ucAction = ATOM_ENABLE;
  815. break;
  816. case DRM_MODE_DPMS_STANDBY:
  817. case DRM_MODE_DPMS_SUSPEND:
  818. case DRM_MODE_DPMS_OFF:
  819. args.ucAction = ATOM_DISABLE;
  820. break;
  821. }
  822. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  823. }
  824. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  825. }
  826. union crtc_sourc_param {
  827. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  828. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  829. };
  830. static void
  831. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  832. {
  833. struct drm_device *dev = encoder->dev;
  834. struct radeon_device *rdev = dev->dev_private;
  835. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  836. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  837. union crtc_sourc_param args;
  838. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  839. uint8_t frev, crev;
  840. memset(&args, 0, sizeof(args));
  841. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  842. switch (frev) {
  843. case 1:
  844. switch (crev) {
  845. case 1:
  846. default:
  847. if (ASIC_IS_AVIVO(rdev))
  848. args.v1.ucCRTC = radeon_crtc->crtc_id;
  849. else {
  850. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  851. args.v1.ucCRTC = radeon_crtc->crtc_id;
  852. } else {
  853. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  854. }
  855. }
  856. switch (radeon_encoder->encoder_id) {
  857. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  858. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  859. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  860. break;
  861. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  862. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  863. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  864. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  865. else
  866. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  867. break;
  868. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  869. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  870. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  871. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  872. break;
  873. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  874. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  875. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  876. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  877. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  878. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  879. else
  880. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  881. break;
  882. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  883. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  884. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  885. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  886. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  887. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  888. else
  889. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  890. break;
  891. }
  892. break;
  893. case 2:
  894. args.v2.ucCRTC = radeon_crtc->crtc_id;
  895. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  896. switch (radeon_encoder->encoder_id) {
  897. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  898. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  899. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  900. if (ASIC_IS_DCE32(rdev)) {
  901. if (radeon_crtc->crtc_id)
  902. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  903. else
  904. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  905. } else
  906. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  907. break;
  908. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  909. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  910. break;
  911. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  912. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  913. break;
  914. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  915. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  916. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  917. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  918. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  919. else
  920. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  921. break;
  922. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  923. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  924. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  925. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  926. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  927. else
  928. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  929. break;
  930. }
  931. break;
  932. }
  933. break;
  934. default:
  935. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  936. break;
  937. }
  938. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  939. }
  940. static void
  941. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  942. struct drm_display_mode *mode)
  943. {
  944. struct drm_device *dev = encoder->dev;
  945. struct radeon_device *rdev = dev->dev_private;
  946. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  947. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  948. /* Funky macbooks */
  949. if ((dev->pdev->device == 0x71C5) &&
  950. (dev->pdev->subsystem_vendor == 0x106b) &&
  951. (dev->pdev->subsystem_device == 0x0080)) {
  952. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  953. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  954. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  955. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  956. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  957. }
  958. }
  959. /* set scaler clears this on some chips */
  960. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  961. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  962. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  963. AVIVO_D1MODE_INTERLEAVE_EN);
  964. }
  965. }
  966. static void
  967. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  968. struct drm_display_mode *mode,
  969. struct drm_display_mode *adjusted_mode)
  970. {
  971. struct drm_device *dev = encoder->dev;
  972. struct radeon_device *rdev = dev->dev_private;
  973. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  974. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  975. if (radeon_encoder->enc_priv) {
  976. struct radeon_encoder_atom_dig *dig;
  977. dig = radeon_encoder->enc_priv;
  978. dig->dig_block = radeon_crtc->crtc_id;
  979. }
  980. radeon_encoder->pixel_clock = adjusted_mode->clock;
  981. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  982. atombios_set_encoder_crtc_source(encoder);
  983. if (ASIC_IS_AVIVO(rdev)) {
  984. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  985. atombios_yuv_setup(encoder, true);
  986. else
  987. atombios_yuv_setup(encoder, false);
  988. }
  989. switch (radeon_encoder->encoder_id) {
  990. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  991. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  992. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  993. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  994. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  995. break;
  996. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  997. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  998. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  999. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1000. /* disable the encoder and transmitter */
  1001. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE);
  1002. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1003. /* setup and enable the encoder and transmitter */
  1004. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1005. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP);
  1006. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE);
  1007. break;
  1008. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1009. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1010. break;
  1011. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1012. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1013. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1014. break;
  1015. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1016. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1017. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1018. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1019. atombios_dac_setup(encoder, ATOM_ENABLE);
  1020. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1021. atombios_tv_setup(encoder, ATOM_ENABLE);
  1022. break;
  1023. }
  1024. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1025. }
  1026. static bool
  1027. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1028. {
  1029. struct drm_device *dev = encoder->dev;
  1030. struct radeon_device *rdev = dev->dev_private;
  1031. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1032. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1033. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1034. ATOM_DEVICE_CV_SUPPORT |
  1035. ATOM_DEVICE_CRT_SUPPORT)) {
  1036. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1037. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1038. uint8_t frev, crev;
  1039. memset(&args, 0, sizeof(args));
  1040. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1041. args.sDacload.ucMisc = 0;
  1042. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1043. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1044. args.sDacload.ucDacType = ATOM_DAC_A;
  1045. else
  1046. args.sDacload.ucDacType = ATOM_DAC_B;
  1047. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1048. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1049. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1050. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1051. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1052. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1053. if (crev >= 3)
  1054. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1055. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1056. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1057. if (crev >= 3)
  1058. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1059. }
  1060. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1061. return true;
  1062. } else
  1063. return false;
  1064. }
  1065. static enum drm_connector_status
  1066. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1067. {
  1068. struct drm_device *dev = encoder->dev;
  1069. struct radeon_device *rdev = dev->dev_private;
  1070. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1071. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1072. uint32_t bios_0_scratch;
  1073. if (!atombios_dac_load_detect(encoder, connector)) {
  1074. DRM_DEBUG("detect returned false \n");
  1075. return connector_status_unknown;
  1076. }
  1077. if (rdev->family >= CHIP_R600)
  1078. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1079. else
  1080. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1081. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1082. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1083. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1084. return connector_status_connected;
  1085. }
  1086. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1087. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1088. return connector_status_connected;
  1089. }
  1090. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1091. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1092. return connector_status_connected;
  1093. }
  1094. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1095. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1096. return connector_status_connected; /* CTV */
  1097. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1098. return connector_status_connected; /* STV */
  1099. }
  1100. return connector_status_disconnected;
  1101. }
  1102. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1103. {
  1104. radeon_atom_output_lock(encoder, true);
  1105. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1106. }
  1107. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1108. {
  1109. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1110. radeon_atom_output_lock(encoder, false);
  1111. }
  1112. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1113. {
  1114. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1115. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1116. radeon_encoder->active_device = 0;
  1117. }
  1118. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1119. .dpms = radeon_atom_encoder_dpms,
  1120. .mode_fixup = radeon_atom_mode_fixup,
  1121. .prepare = radeon_atom_encoder_prepare,
  1122. .mode_set = radeon_atom_encoder_mode_set,
  1123. .commit = radeon_atom_encoder_commit,
  1124. .disable = radeon_atom_encoder_disable,
  1125. /* no detect for TMDS/LVDS yet */
  1126. };
  1127. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1128. .dpms = radeon_atom_encoder_dpms,
  1129. .mode_fixup = radeon_atom_mode_fixup,
  1130. .prepare = radeon_atom_encoder_prepare,
  1131. .mode_set = radeon_atom_encoder_mode_set,
  1132. .commit = radeon_atom_encoder_commit,
  1133. .detect = radeon_atom_dac_detect,
  1134. };
  1135. void radeon_enc_destroy(struct drm_encoder *encoder)
  1136. {
  1137. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1138. kfree(radeon_encoder->enc_priv);
  1139. drm_encoder_cleanup(encoder);
  1140. kfree(radeon_encoder);
  1141. }
  1142. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1143. .destroy = radeon_enc_destroy,
  1144. };
  1145. struct radeon_encoder_atom_dac *
  1146. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1147. {
  1148. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1149. if (!dac)
  1150. return NULL;
  1151. dac->tv_std = TV_STD_NTSC;
  1152. return dac;
  1153. }
  1154. struct radeon_encoder_atom_dig *
  1155. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1156. {
  1157. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1158. if (!dig)
  1159. return NULL;
  1160. /* coherent mode by default */
  1161. dig->coherent_mode = true;
  1162. return dig;
  1163. }
  1164. void
  1165. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1166. {
  1167. struct radeon_device *rdev = dev->dev_private;
  1168. struct drm_encoder *encoder;
  1169. struct radeon_encoder *radeon_encoder;
  1170. /* see if we already added it */
  1171. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1172. radeon_encoder = to_radeon_encoder(encoder);
  1173. if (radeon_encoder->encoder_id == encoder_id) {
  1174. radeon_encoder->devices |= supported_device;
  1175. return;
  1176. }
  1177. }
  1178. /* add a new one */
  1179. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1180. if (!radeon_encoder)
  1181. return;
  1182. encoder = &radeon_encoder->base;
  1183. if (rdev->flags & RADEON_SINGLE_CRTC)
  1184. encoder->possible_crtcs = 0x1;
  1185. else
  1186. encoder->possible_crtcs = 0x3;
  1187. encoder->possible_clones = 0;
  1188. radeon_encoder->enc_priv = NULL;
  1189. radeon_encoder->encoder_id = encoder_id;
  1190. radeon_encoder->devices = supported_device;
  1191. radeon_encoder->rmx_type = RMX_OFF;
  1192. switch (radeon_encoder->encoder_id) {
  1193. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1194. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1195. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1196. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1197. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1198. radeon_encoder->rmx_type = RMX_FULL;
  1199. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1200. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1201. } else {
  1202. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1203. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1204. }
  1205. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1206. break;
  1207. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1208. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1209. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1210. break;
  1211. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1212. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1213. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1214. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1215. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1216. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1217. break;
  1218. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1219. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1220. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1221. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1222. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1223. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1224. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1225. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1226. radeon_encoder->rmx_type = RMX_FULL;
  1227. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1228. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1229. } else {
  1230. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1231. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1232. }
  1233. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1234. break;
  1235. }
  1236. }