radeon_device.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "atom.h"
  36. /*
  37. * Clear GPU surface registers.
  38. */
  39. void radeon_surface_init(struct radeon_device *rdev)
  40. {
  41. /* FIXME: check this out */
  42. if (rdev->family < CHIP_R600) {
  43. int i;
  44. for (i = 0; i < 8; i++) {
  45. WREG32(RADEON_SURFACE0_INFO +
  46. i * (RADEON_SURFACE1_INFO - RADEON_SURFACE0_INFO),
  47. 0);
  48. }
  49. /* enable surfaces */
  50. WREG32(RADEON_SURFACE_CNTL, 0);
  51. }
  52. }
  53. /*
  54. * GPU scratch registers helpers function.
  55. */
  56. void radeon_scratch_init(struct radeon_device *rdev)
  57. {
  58. int i;
  59. /* FIXME: check this out */
  60. if (rdev->family < CHIP_R300) {
  61. rdev->scratch.num_reg = 5;
  62. } else {
  63. rdev->scratch.num_reg = 7;
  64. }
  65. for (i = 0; i < rdev->scratch.num_reg; i++) {
  66. rdev->scratch.free[i] = true;
  67. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  68. }
  69. }
  70. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  71. {
  72. int i;
  73. for (i = 0; i < rdev->scratch.num_reg; i++) {
  74. if (rdev->scratch.free[i]) {
  75. rdev->scratch.free[i] = false;
  76. *reg = rdev->scratch.reg[i];
  77. return 0;
  78. }
  79. }
  80. return -EINVAL;
  81. }
  82. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  83. {
  84. int i;
  85. for (i = 0; i < rdev->scratch.num_reg; i++) {
  86. if (rdev->scratch.reg[i] == reg) {
  87. rdev->scratch.free[i] = true;
  88. return;
  89. }
  90. }
  91. }
  92. /*
  93. * MC common functions
  94. */
  95. int radeon_mc_setup(struct radeon_device *rdev)
  96. {
  97. uint32_t tmp;
  98. /* Some chips have an "issue" with the memory controller, the
  99. * location must be aligned to the size. We just align it down,
  100. * too bad if we walk over the top of system memory, we don't
  101. * use DMA without a remapped anyway.
  102. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  103. */
  104. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  105. */
  106. /*
  107. * Note: from R6xx the address space is 40bits but here we only
  108. * use 32bits (still have to see a card which would exhaust 4G
  109. * address space).
  110. */
  111. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  112. /* vram location was already setup try to put gtt after
  113. * if it fits */
  114. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  115. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  116. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  117. rdev->mc.gtt_location = tmp;
  118. } else {
  119. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  120. printk(KERN_ERR "[drm] GTT too big to fit "
  121. "before or after vram location.\n");
  122. return -EINVAL;
  123. }
  124. rdev->mc.gtt_location = 0;
  125. }
  126. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  127. /* gtt location was already setup try to put vram before
  128. * if it fits */
  129. if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) {
  130. rdev->mc.vram_location = 0;
  131. } else {
  132. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  133. tmp += (rdev->mc.mc_vram_size - 1);
  134. tmp &= ~(rdev->mc.mc_vram_size - 1);
  135. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) {
  136. rdev->mc.vram_location = tmp;
  137. } else {
  138. printk(KERN_ERR "[drm] vram too big to fit "
  139. "before or after GTT location.\n");
  140. return -EINVAL;
  141. }
  142. }
  143. } else {
  144. rdev->mc.vram_location = 0;
  145. tmp = rdev->mc.mc_vram_size;
  146. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  147. rdev->mc.gtt_location = tmp;
  148. }
  149. rdev->mc.vram_start = rdev->mc.vram_location;
  150. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  151. rdev->mc.gtt_start = rdev->mc.gtt_location;
  152. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  153. DRM_INFO("radeon: VRAM %uM\n", (unsigned)(rdev->mc.mc_vram_size >> 20));
  154. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  155. (unsigned)rdev->mc.vram_location,
  156. (unsigned)(rdev->mc.vram_location + rdev->mc.mc_vram_size - 1));
  157. DRM_INFO("radeon: GTT %uM\n", (unsigned)(rdev->mc.gtt_size >> 20));
  158. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  159. (unsigned)rdev->mc.gtt_location,
  160. (unsigned)(rdev->mc.gtt_location + rdev->mc.gtt_size - 1));
  161. return 0;
  162. }
  163. /*
  164. * GPU helpers function.
  165. */
  166. bool radeon_card_posted(struct radeon_device *rdev)
  167. {
  168. uint32_t reg;
  169. /* first check CRTCs */
  170. if (ASIC_IS_AVIVO(rdev)) {
  171. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  172. RREG32(AVIVO_D2CRTC_CONTROL);
  173. if (reg & AVIVO_CRTC_EN) {
  174. return true;
  175. }
  176. } else {
  177. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  178. RREG32(RADEON_CRTC2_GEN_CNTL);
  179. if (reg & RADEON_CRTC_EN) {
  180. return true;
  181. }
  182. }
  183. /* then check MEM_SIZE, in case the crtcs are off */
  184. if (rdev->family >= CHIP_R600)
  185. reg = RREG32(R600_CONFIG_MEMSIZE);
  186. else
  187. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  188. if (reg)
  189. return true;
  190. return false;
  191. }
  192. int radeon_dummy_page_init(struct radeon_device *rdev)
  193. {
  194. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  195. if (rdev->dummy_page.page == NULL)
  196. return -ENOMEM;
  197. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  198. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  199. if (!rdev->dummy_page.addr) {
  200. __free_page(rdev->dummy_page.page);
  201. rdev->dummy_page.page = NULL;
  202. return -ENOMEM;
  203. }
  204. return 0;
  205. }
  206. void radeon_dummy_page_fini(struct radeon_device *rdev)
  207. {
  208. if (rdev->dummy_page.page == NULL)
  209. return;
  210. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  211. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  212. __free_page(rdev->dummy_page.page);
  213. rdev->dummy_page.page = NULL;
  214. }
  215. /*
  216. * Registers accessors functions.
  217. */
  218. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  219. {
  220. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  221. BUG_ON(1);
  222. return 0;
  223. }
  224. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  225. {
  226. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  227. reg, v);
  228. BUG_ON(1);
  229. }
  230. void radeon_register_accessor_init(struct radeon_device *rdev)
  231. {
  232. rdev->mc_rreg = &radeon_invalid_rreg;
  233. rdev->mc_wreg = &radeon_invalid_wreg;
  234. rdev->pll_rreg = &radeon_invalid_rreg;
  235. rdev->pll_wreg = &radeon_invalid_wreg;
  236. rdev->pciep_rreg = &radeon_invalid_rreg;
  237. rdev->pciep_wreg = &radeon_invalid_wreg;
  238. /* Don't change order as we are overridding accessor. */
  239. if (rdev->family < CHIP_RV515) {
  240. rdev->pcie_reg_mask = 0xff;
  241. } else {
  242. rdev->pcie_reg_mask = 0x7ff;
  243. }
  244. /* FIXME: not sure here */
  245. if (rdev->family <= CHIP_R580) {
  246. rdev->pll_rreg = &r100_pll_rreg;
  247. rdev->pll_wreg = &r100_pll_wreg;
  248. }
  249. if (rdev->family >= CHIP_R420) {
  250. rdev->mc_rreg = &r420_mc_rreg;
  251. rdev->mc_wreg = &r420_mc_wreg;
  252. }
  253. if (rdev->family >= CHIP_RV515) {
  254. rdev->mc_rreg = &rv515_mc_rreg;
  255. rdev->mc_wreg = &rv515_mc_wreg;
  256. }
  257. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  258. rdev->mc_rreg = &rs400_mc_rreg;
  259. rdev->mc_wreg = &rs400_mc_wreg;
  260. }
  261. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  262. rdev->mc_rreg = &rs690_mc_rreg;
  263. rdev->mc_wreg = &rs690_mc_wreg;
  264. }
  265. if (rdev->family == CHIP_RS600) {
  266. rdev->mc_rreg = &rs600_mc_rreg;
  267. rdev->mc_wreg = &rs600_mc_wreg;
  268. }
  269. if (rdev->family >= CHIP_R600) {
  270. rdev->pciep_rreg = &r600_pciep_rreg;
  271. rdev->pciep_wreg = &r600_pciep_wreg;
  272. }
  273. }
  274. /*
  275. * ASIC
  276. */
  277. int radeon_asic_init(struct radeon_device *rdev)
  278. {
  279. radeon_register_accessor_init(rdev);
  280. switch (rdev->family) {
  281. case CHIP_R100:
  282. case CHIP_RV100:
  283. case CHIP_RS100:
  284. case CHIP_RV200:
  285. case CHIP_RS200:
  286. case CHIP_R200:
  287. case CHIP_RV250:
  288. case CHIP_RS300:
  289. case CHIP_RV280:
  290. rdev->asic = &r100_asic;
  291. break;
  292. case CHIP_R300:
  293. case CHIP_R350:
  294. case CHIP_RV350:
  295. case CHIP_RV380:
  296. rdev->asic = &r300_asic;
  297. if (rdev->flags & RADEON_IS_PCIE) {
  298. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  299. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  300. }
  301. break;
  302. case CHIP_R420:
  303. case CHIP_R423:
  304. case CHIP_RV410:
  305. rdev->asic = &r420_asic;
  306. break;
  307. case CHIP_RS400:
  308. case CHIP_RS480:
  309. rdev->asic = &rs400_asic;
  310. break;
  311. case CHIP_RS600:
  312. rdev->asic = &rs600_asic;
  313. break;
  314. case CHIP_RS690:
  315. case CHIP_RS740:
  316. rdev->asic = &rs690_asic;
  317. break;
  318. case CHIP_RV515:
  319. rdev->asic = &rv515_asic;
  320. break;
  321. case CHIP_R520:
  322. case CHIP_RV530:
  323. case CHIP_RV560:
  324. case CHIP_RV570:
  325. case CHIP_R580:
  326. rdev->asic = &r520_asic;
  327. break;
  328. case CHIP_R600:
  329. case CHIP_RV610:
  330. case CHIP_RV630:
  331. case CHIP_RV620:
  332. case CHIP_RV635:
  333. case CHIP_RV670:
  334. case CHIP_RS780:
  335. case CHIP_RS880:
  336. rdev->asic = &r600_asic;
  337. break;
  338. case CHIP_RV770:
  339. case CHIP_RV730:
  340. case CHIP_RV710:
  341. case CHIP_RV740:
  342. rdev->asic = &rv770_asic;
  343. break;
  344. default:
  345. /* FIXME: not supported yet */
  346. return -EINVAL;
  347. }
  348. return 0;
  349. }
  350. /*
  351. * Wrapper around modesetting bits.
  352. */
  353. int radeon_clocks_init(struct radeon_device *rdev)
  354. {
  355. int r;
  356. r = radeon_static_clocks_init(rdev->ddev);
  357. if (r) {
  358. return r;
  359. }
  360. DRM_INFO("Clocks initialized !\n");
  361. return 0;
  362. }
  363. void radeon_clocks_fini(struct radeon_device *rdev)
  364. {
  365. }
  366. /* ATOM accessor methods */
  367. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  368. {
  369. struct radeon_device *rdev = info->dev->dev_private;
  370. uint32_t r;
  371. r = rdev->pll_rreg(rdev, reg);
  372. return r;
  373. }
  374. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  375. {
  376. struct radeon_device *rdev = info->dev->dev_private;
  377. rdev->pll_wreg(rdev, reg, val);
  378. }
  379. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  380. {
  381. struct radeon_device *rdev = info->dev->dev_private;
  382. uint32_t r;
  383. r = rdev->mc_rreg(rdev, reg);
  384. return r;
  385. }
  386. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  387. {
  388. struct radeon_device *rdev = info->dev->dev_private;
  389. rdev->mc_wreg(rdev, reg, val);
  390. }
  391. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  392. {
  393. struct radeon_device *rdev = info->dev->dev_private;
  394. WREG32(reg*4, val);
  395. }
  396. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  397. {
  398. struct radeon_device *rdev = info->dev->dev_private;
  399. uint32_t r;
  400. r = RREG32(reg*4);
  401. return r;
  402. }
  403. static struct card_info atom_card_info = {
  404. .dev = NULL,
  405. .reg_read = cail_reg_read,
  406. .reg_write = cail_reg_write,
  407. .mc_read = cail_mc_read,
  408. .mc_write = cail_mc_write,
  409. .pll_read = cail_pll_read,
  410. .pll_write = cail_pll_write,
  411. };
  412. int radeon_atombios_init(struct radeon_device *rdev)
  413. {
  414. atom_card_info.dev = rdev->ddev;
  415. rdev->mode_info.atom_context = atom_parse(&atom_card_info, rdev->bios);
  416. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  417. return 0;
  418. }
  419. void radeon_atombios_fini(struct radeon_device *rdev)
  420. {
  421. kfree(rdev->mode_info.atom_context);
  422. }
  423. int radeon_combios_init(struct radeon_device *rdev)
  424. {
  425. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  426. return 0;
  427. }
  428. void radeon_combios_fini(struct radeon_device *rdev)
  429. {
  430. }
  431. void radeon_agp_disable(struct radeon_device *rdev)
  432. {
  433. rdev->flags &= ~RADEON_IS_AGP;
  434. if (rdev->family >= CHIP_R600) {
  435. DRM_INFO("Forcing AGP to PCIE mode\n");
  436. rdev->flags |= RADEON_IS_PCIE;
  437. } else if (rdev->family >= CHIP_RV515 ||
  438. rdev->family == CHIP_RV380 ||
  439. rdev->family == CHIP_RV410 ||
  440. rdev->family == CHIP_R423) {
  441. DRM_INFO("Forcing AGP to PCIE mode\n");
  442. rdev->flags |= RADEON_IS_PCIE;
  443. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  444. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  445. } else {
  446. DRM_INFO("Forcing AGP to PCI mode\n");
  447. rdev->flags |= RADEON_IS_PCI;
  448. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  449. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  450. }
  451. }
  452. /*
  453. * Radeon device.
  454. */
  455. int radeon_device_init(struct radeon_device *rdev,
  456. struct drm_device *ddev,
  457. struct pci_dev *pdev,
  458. uint32_t flags)
  459. {
  460. int r;
  461. int dma_bits;
  462. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  463. rdev->shutdown = false;
  464. rdev->dev = &pdev->dev;
  465. rdev->ddev = ddev;
  466. rdev->pdev = pdev;
  467. rdev->flags = flags;
  468. rdev->family = flags & RADEON_FAMILY_MASK;
  469. rdev->is_atom_bios = false;
  470. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  471. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  472. rdev->gpu_lockup = false;
  473. rdev->accel_working = false;
  474. /* mutex initialization are all done here so we
  475. * can recall function without having locking issues */
  476. mutex_init(&rdev->cs_mutex);
  477. mutex_init(&rdev->ib_pool.mutex);
  478. mutex_init(&rdev->cp.mutex);
  479. rwlock_init(&rdev->fence_drv.lock);
  480. INIT_LIST_HEAD(&rdev->gem.objects);
  481. /* Set asic functions */
  482. r = radeon_asic_init(rdev);
  483. if (r) {
  484. return r;
  485. }
  486. if (radeon_agpmode == -1) {
  487. radeon_agp_disable(rdev);
  488. }
  489. /* set DMA mask + need_dma32 flags.
  490. * PCIE - can handle 40-bits.
  491. * IGP - can handle 40-bits (in theory)
  492. * AGP - generally dma32 is safest
  493. * PCI - only dma32
  494. */
  495. rdev->need_dma32 = false;
  496. if (rdev->flags & RADEON_IS_AGP)
  497. rdev->need_dma32 = true;
  498. if (rdev->flags & RADEON_IS_PCI)
  499. rdev->need_dma32 = true;
  500. dma_bits = rdev->need_dma32 ? 32 : 40;
  501. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  502. if (r) {
  503. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  504. }
  505. /* Registers mapping */
  506. /* TODO: block userspace mapping of io register */
  507. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  508. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  509. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  510. if (rdev->rmmio == NULL) {
  511. return -ENOMEM;
  512. }
  513. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  514. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  515. r = radeon_init(rdev);
  516. if (r)
  517. return r;
  518. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  519. /* Acceleration not working on AGP card try again
  520. * with fallback to PCI or PCIE GART
  521. */
  522. radeon_gpu_reset(rdev);
  523. radeon_fini(rdev);
  524. radeon_agp_disable(rdev);
  525. r = radeon_init(rdev);
  526. if (r)
  527. return r;
  528. }
  529. if (radeon_testing) {
  530. radeon_test_moves(rdev);
  531. }
  532. if (radeon_benchmarking) {
  533. radeon_benchmark(rdev);
  534. }
  535. return 0;
  536. }
  537. void radeon_device_fini(struct radeon_device *rdev)
  538. {
  539. DRM_INFO("radeon: finishing device.\n");
  540. rdev->shutdown = true;
  541. /* Order matter so becarefull if you rearrange anythings */
  542. radeon_fini(rdev);
  543. iounmap(rdev->rmmio);
  544. rdev->rmmio = NULL;
  545. }
  546. /*
  547. * Suspend & resume.
  548. */
  549. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  550. {
  551. struct radeon_device *rdev = dev->dev_private;
  552. struct drm_crtc *crtc;
  553. if (dev == NULL || rdev == NULL) {
  554. return -ENODEV;
  555. }
  556. if (state.event == PM_EVENT_PRETHAW) {
  557. return 0;
  558. }
  559. /* unpin the front buffers */
  560. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  561. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  562. struct radeon_object *robj;
  563. if (rfb == NULL || rfb->obj == NULL) {
  564. continue;
  565. }
  566. robj = rfb->obj->driver_private;
  567. if (robj != rdev->fbdev_robj) {
  568. radeon_object_unpin(robj);
  569. }
  570. }
  571. /* evict vram memory */
  572. radeon_object_evict_vram(rdev);
  573. /* wait for gpu to finish processing current batch */
  574. radeon_fence_wait_last(rdev);
  575. radeon_save_bios_scratch_regs(rdev);
  576. radeon_suspend(rdev);
  577. /* evict remaining vram memory */
  578. radeon_object_evict_vram(rdev);
  579. pci_save_state(dev->pdev);
  580. if (state.event == PM_EVENT_SUSPEND) {
  581. /* Shut down the device */
  582. pci_disable_device(dev->pdev);
  583. pci_set_power_state(dev->pdev, PCI_D3hot);
  584. }
  585. acquire_console_sem();
  586. fb_set_suspend(rdev->fbdev_info, 1);
  587. release_console_sem();
  588. return 0;
  589. }
  590. int radeon_resume_kms(struct drm_device *dev)
  591. {
  592. struct radeon_device *rdev = dev->dev_private;
  593. acquire_console_sem();
  594. pci_set_power_state(dev->pdev, PCI_D0);
  595. pci_restore_state(dev->pdev);
  596. if (pci_enable_device(dev->pdev)) {
  597. release_console_sem();
  598. return -1;
  599. }
  600. pci_set_master(dev->pdev);
  601. radeon_resume(rdev);
  602. radeon_restore_bios_scratch_regs(rdev);
  603. fb_set_suspend(rdev->fbdev_info, 0);
  604. release_console_sem();
  605. /* blat the mode back in */
  606. drm_helper_resume_force_mode(dev);
  607. return 0;
  608. }
  609. /*
  610. * Debugfs
  611. */
  612. struct radeon_debugfs {
  613. struct drm_info_list *files;
  614. unsigned num_files;
  615. };
  616. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  617. static unsigned _radeon_debugfs_count = 0;
  618. int radeon_debugfs_add_files(struct radeon_device *rdev,
  619. struct drm_info_list *files,
  620. unsigned nfiles)
  621. {
  622. unsigned i;
  623. for (i = 0; i < _radeon_debugfs_count; i++) {
  624. if (_radeon_debugfs[i].files == files) {
  625. /* Already registered */
  626. return 0;
  627. }
  628. }
  629. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  630. DRM_ERROR("Reached maximum number of debugfs files.\n");
  631. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  632. return -EINVAL;
  633. }
  634. _radeon_debugfs[_radeon_debugfs_count].files = files;
  635. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  636. _radeon_debugfs_count++;
  637. #if defined(CONFIG_DEBUG_FS)
  638. drm_debugfs_create_files(files, nfiles,
  639. rdev->ddev->control->debugfs_root,
  640. rdev->ddev->control);
  641. drm_debugfs_create_files(files, nfiles,
  642. rdev->ddev->primary->debugfs_root,
  643. rdev->ddev->primary);
  644. #endif
  645. return 0;
  646. }
  647. #if defined(CONFIG_DEBUG_FS)
  648. int radeon_debugfs_init(struct drm_minor *minor)
  649. {
  650. return 0;
  651. }
  652. void radeon_debugfs_cleanup(struct drm_minor *minor)
  653. {
  654. unsigned i;
  655. for (i = 0; i < _radeon_debugfs_count; i++) {
  656. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  657. _radeon_debugfs[i].num_files, minor);
  658. }
  659. }
  660. #endif