radeon_asic.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  34. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  35. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  36. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  37. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  38. /*
  39. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  40. */
  41. extern int r100_init(struct radeon_device *rdev);
  42. extern void r100_fini(struct radeon_device *rdev);
  43. extern int r100_suspend(struct radeon_device *rdev);
  44. extern int r100_resume(struct radeon_device *rdev);
  45. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  46. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  47. int r100_gpu_reset(struct radeon_device *rdev);
  48. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
  49. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  50. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  51. void r100_cp_commit(struct radeon_device *rdev);
  52. void r100_ring_start(struct radeon_device *rdev);
  53. int r100_irq_set(struct radeon_device *rdev);
  54. int r100_irq_process(struct radeon_device *rdev);
  55. void r100_fence_ring_emit(struct radeon_device *rdev,
  56. struct radeon_fence *fence);
  57. int r100_cs_parse(struct radeon_cs_parser *p);
  58. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  59. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  60. int r100_copy_blit(struct radeon_device *rdev,
  61. uint64_t src_offset,
  62. uint64_t dst_offset,
  63. unsigned num_pages,
  64. struct radeon_fence *fence);
  65. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  66. uint32_t tiling_flags, uint32_t pitch,
  67. uint32_t offset, uint32_t obj_size);
  68. int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
  69. void r100_bandwidth_update(struct radeon_device *rdev);
  70. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  71. int r100_ring_test(struct radeon_device *rdev);
  72. static struct radeon_asic r100_asic = {
  73. .init = &r100_init,
  74. .fini = &r100_fini,
  75. .suspend = &r100_suspend,
  76. .resume = &r100_resume,
  77. .gpu_reset = &r100_gpu_reset,
  78. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  79. .gart_set_page = &r100_pci_gart_set_page,
  80. .cp_commit = &r100_cp_commit,
  81. .ring_start = &r100_ring_start,
  82. .ring_test = &r100_ring_test,
  83. .ring_ib_execute = &r100_ring_ib_execute,
  84. .irq_set = &r100_irq_set,
  85. .irq_process = &r100_irq_process,
  86. .get_vblank_counter = &r100_get_vblank_counter,
  87. .fence_ring_emit = &r100_fence_ring_emit,
  88. .cs_parse = &r100_cs_parse,
  89. .copy_blit = &r100_copy_blit,
  90. .copy_dma = NULL,
  91. .copy = &r100_copy_blit,
  92. .set_engine_clock = &radeon_legacy_set_engine_clock,
  93. .set_memory_clock = NULL,
  94. .set_pcie_lanes = NULL,
  95. .set_clock_gating = &radeon_legacy_set_clock_gating,
  96. .set_surface_reg = r100_set_surface_reg,
  97. .clear_surface_reg = r100_clear_surface_reg,
  98. .bandwidth_update = &r100_bandwidth_update,
  99. };
  100. /*
  101. * r300,r350,rv350,rv380
  102. */
  103. extern int r300_init(struct radeon_device *rdev);
  104. extern void r300_fini(struct radeon_device *rdev);
  105. extern int r300_suspend(struct radeon_device *rdev);
  106. extern int r300_resume(struct radeon_device *rdev);
  107. extern int r300_gpu_reset(struct radeon_device *rdev);
  108. extern void r300_ring_start(struct radeon_device *rdev);
  109. extern void r300_fence_ring_emit(struct radeon_device *rdev,
  110. struct radeon_fence *fence);
  111. extern int r300_cs_parse(struct radeon_cs_parser *p);
  112. extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  113. extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  114. extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  115. extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  116. extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  117. extern int r300_copy_dma(struct radeon_device *rdev,
  118. uint64_t src_offset,
  119. uint64_t dst_offset,
  120. unsigned num_pages,
  121. struct radeon_fence *fence);
  122. static struct radeon_asic r300_asic = {
  123. .init = &r300_init,
  124. .fini = &r300_fini,
  125. .suspend = &r300_suspend,
  126. .resume = &r300_resume,
  127. .gpu_reset = &r300_gpu_reset,
  128. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  129. .gart_set_page = &r100_pci_gart_set_page,
  130. .cp_commit = &r100_cp_commit,
  131. .ring_start = &r300_ring_start,
  132. .ring_test = &r100_ring_test,
  133. .ring_ib_execute = &r100_ring_ib_execute,
  134. .irq_set = &r100_irq_set,
  135. .irq_process = &r100_irq_process,
  136. .get_vblank_counter = &r100_get_vblank_counter,
  137. .fence_ring_emit = &r300_fence_ring_emit,
  138. .cs_parse = &r300_cs_parse,
  139. .copy_blit = &r100_copy_blit,
  140. .copy_dma = &r300_copy_dma,
  141. .copy = &r100_copy_blit,
  142. .set_engine_clock = &radeon_legacy_set_engine_clock,
  143. .set_memory_clock = NULL,
  144. .set_pcie_lanes = &rv370_set_pcie_lanes,
  145. .set_clock_gating = &radeon_legacy_set_clock_gating,
  146. .set_surface_reg = r100_set_surface_reg,
  147. .clear_surface_reg = r100_clear_surface_reg,
  148. .bandwidth_update = &r100_bandwidth_update,
  149. };
  150. /*
  151. * r420,r423,rv410
  152. */
  153. extern int r420_init(struct radeon_device *rdev);
  154. extern void r420_fini(struct radeon_device *rdev);
  155. extern int r420_suspend(struct radeon_device *rdev);
  156. extern int r420_resume(struct radeon_device *rdev);
  157. static struct radeon_asic r420_asic = {
  158. .init = &r420_init,
  159. .fini = &r420_fini,
  160. .suspend = &r420_suspend,
  161. .resume = &r420_resume,
  162. .gpu_reset = &r300_gpu_reset,
  163. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  164. .gart_set_page = &rv370_pcie_gart_set_page,
  165. .cp_commit = &r100_cp_commit,
  166. .ring_start = &r300_ring_start,
  167. .ring_test = &r100_ring_test,
  168. .ring_ib_execute = &r100_ring_ib_execute,
  169. .irq_set = &r100_irq_set,
  170. .irq_process = &r100_irq_process,
  171. .get_vblank_counter = &r100_get_vblank_counter,
  172. .fence_ring_emit = &r300_fence_ring_emit,
  173. .cs_parse = &r300_cs_parse,
  174. .copy_blit = &r100_copy_blit,
  175. .copy_dma = &r300_copy_dma,
  176. .copy = &r100_copy_blit,
  177. .set_engine_clock = &radeon_atom_set_engine_clock,
  178. .set_memory_clock = &radeon_atom_set_memory_clock,
  179. .set_pcie_lanes = &rv370_set_pcie_lanes,
  180. .set_clock_gating = &radeon_atom_set_clock_gating,
  181. .set_surface_reg = r100_set_surface_reg,
  182. .clear_surface_reg = r100_clear_surface_reg,
  183. .bandwidth_update = &r100_bandwidth_update,
  184. };
  185. /*
  186. * rs400,rs480
  187. */
  188. extern int rs400_init(struct radeon_device *rdev);
  189. extern void rs400_fini(struct radeon_device *rdev);
  190. extern int rs400_suspend(struct radeon_device *rdev);
  191. extern int rs400_resume(struct radeon_device *rdev);
  192. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  193. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  194. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  195. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  196. static struct radeon_asic rs400_asic = {
  197. .init = &rs400_init,
  198. .fini = &rs400_fini,
  199. .suspend = &rs400_suspend,
  200. .resume = &rs400_resume,
  201. .gpu_reset = &r300_gpu_reset,
  202. .gart_tlb_flush = &rs400_gart_tlb_flush,
  203. .gart_set_page = &rs400_gart_set_page,
  204. .cp_commit = &r100_cp_commit,
  205. .ring_start = &r300_ring_start,
  206. .ring_test = &r100_ring_test,
  207. .ring_ib_execute = &r100_ring_ib_execute,
  208. .irq_set = &r100_irq_set,
  209. .irq_process = &r100_irq_process,
  210. .get_vblank_counter = &r100_get_vblank_counter,
  211. .fence_ring_emit = &r300_fence_ring_emit,
  212. .cs_parse = &r300_cs_parse,
  213. .copy_blit = &r100_copy_blit,
  214. .copy_dma = &r300_copy_dma,
  215. .copy = &r100_copy_blit,
  216. .set_engine_clock = &radeon_legacy_set_engine_clock,
  217. .set_memory_clock = NULL,
  218. .set_pcie_lanes = NULL,
  219. .set_clock_gating = &radeon_legacy_set_clock_gating,
  220. .set_surface_reg = r100_set_surface_reg,
  221. .clear_surface_reg = r100_clear_surface_reg,
  222. .bandwidth_update = &r100_bandwidth_update,
  223. };
  224. /*
  225. * rs600.
  226. */
  227. extern int rs600_init(struct radeon_device *rdev);
  228. extern void rs600_fini(struct radeon_device *rdev);
  229. extern int rs600_suspend(struct radeon_device *rdev);
  230. extern int rs600_resume(struct radeon_device *rdev);
  231. int rs600_irq_set(struct radeon_device *rdev);
  232. int rs600_irq_process(struct radeon_device *rdev);
  233. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
  234. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  235. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  236. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  237. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  238. void rs600_bandwidth_update(struct radeon_device *rdev);
  239. static struct radeon_asic rs600_asic = {
  240. .init = &rs600_init,
  241. .fini = &rs600_fini,
  242. .suspend = &rs600_suspend,
  243. .resume = &rs600_resume,
  244. .gpu_reset = &r300_gpu_reset,
  245. .gart_tlb_flush = &rs600_gart_tlb_flush,
  246. .gart_set_page = &rs600_gart_set_page,
  247. .cp_commit = &r100_cp_commit,
  248. .ring_start = &r300_ring_start,
  249. .ring_test = &r100_ring_test,
  250. .ring_ib_execute = &r100_ring_ib_execute,
  251. .irq_set = &rs600_irq_set,
  252. .irq_process = &rs600_irq_process,
  253. .get_vblank_counter = &rs600_get_vblank_counter,
  254. .fence_ring_emit = &r300_fence_ring_emit,
  255. .cs_parse = &r300_cs_parse,
  256. .copy_blit = &r100_copy_blit,
  257. .copy_dma = &r300_copy_dma,
  258. .copy = &r100_copy_blit,
  259. .set_engine_clock = &radeon_atom_set_engine_clock,
  260. .set_memory_clock = &radeon_atom_set_memory_clock,
  261. .set_pcie_lanes = NULL,
  262. .set_clock_gating = &radeon_atom_set_clock_gating,
  263. .bandwidth_update = &rs600_bandwidth_update,
  264. };
  265. /*
  266. * rs690,rs740
  267. */
  268. int rs690_init(struct radeon_device *rdev);
  269. void rs690_fini(struct radeon_device *rdev);
  270. int rs690_resume(struct radeon_device *rdev);
  271. int rs690_suspend(struct radeon_device *rdev);
  272. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  273. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  274. void rs690_bandwidth_update(struct radeon_device *rdev);
  275. static struct radeon_asic rs690_asic = {
  276. .init = &rs690_init,
  277. .fini = &rs690_fini,
  278. .suspend = &rs690_suspend,
  279. .resume = &rs690_resume,
  280. .gpu_reset = &r300_gpu_reset,
  281. .gart_tlb_flush = &rs400_gart_tlb_flush,
  282. .gart_set_page = &rs400_gart_set_page,
  283. .cp_commit = &r100_cp_commit,
  284. .ring_start = &r300_ring_start,
  285. .ring_test = &r100_ring_test,
  286. .ring_ib_execute = &r100_ring_ib_execute,
  287. .irq_set = &rs600_irq_set,
  288. .irq_process = &rs600_irq_process,
  289. .get_vblank_counter = &rs600_get_vblank_counter,
  290. .fence_ring_emit = &r300_fence_ring_emit,
  291. .cs_parse = &r300_cs_parse,
  292. .copy_blit = &r100_copy_blit,
  293. .copy_dma = &r300_copy_dma,
  294. .copy = &r300_copy_dma,
  295. .set_engine_clock = &radeon_atom_set_engine_clock,
  296. .set_memory_clock = &radeon_atom_set_memory_clock,
  297. .set_pcie_lanes = NULL,
  298. .set_clock_gating = &radeon_atom_set_clock_gating,
  299. .set_surface_reg = r100_set_surface_reg,
  300. .clear_surface_reg = r100_clear_surface_reg,
  301. .bandwidth_update = &rs690_bandwidth_update,
  302. };
  303. /*
  304. * rv515
  305. */
  306. int rv515_init(struct radeon_device *rdev);
  307. void rv515_fini(struct radeon_device *rdev);
  308. int rv515_gpu_reset(struct radeon_device *rdev);
  309. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  310. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  311. void rv515_ring_start(struct radeon_device *rdev);
  312. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  313. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  314. void rv515_bandwidth_update(struct radeon_device *rdev);
  315. int rv515_resume(struct radeon_device *rdev);
  316. int rv515_suspend(struct radeon_device *rdev);
  317. static struct radeon_asic rv515_asic = {
  318. .init = &rv515_init,
  319. .fini = &rv515_fini,
  320. .suspend = &rv515_suspend,
  321. .resume = &rv515_resume,
  322. .gpu_reset = &rv515_gpu_reset,
  323. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  324. .gart_set_page = &rv370_pcie_gart_set_page,
  325. .cp_commit = &r100_cp_commit,
  326. .ring_start = &rv515_ring_start,
  327. .ring_test = &r100_ring_test,
  328. .ring_ib_execute = &r100_ring_ib_execute,
  329. .irq_set = &rs600_irq_set,
  330. .irq_process = &rs600_irq_process,
  331. .get_vblank_counter = &rs600_get_vblank_counter,
  332. .fence_ring_emit = &r300_fence_ring_emit,
  333. .cs_parse = &r300_cs_parse,
  334. .copy_blit = &r100_copy_blit,
  335. .copy_dma = &r300_copy_dma,
  336. .copy = &r100_copy_blit,
  337. .set_engine_clock = &radeon_atom_set_engine_clock,
  338. .set_memory_clock = &radeon_atom_set_memory_clock,
  339. .set_pcie_lanes = &rv370_set_pcie_lanes,
  340. .set_clock_gating = &radeon_atom_set_clock_gating,
  341. .set_surface_reg = r100_set_surface_reg,
  342. .clear_surface_reg = r100_clear_surface_reg,
  343. .bandwidth_update = &rv515_bandwidth_update,
  344. };
  345. /*
  346. * r520,rv530,rv560,rv570,r580
  347. */
  348. int r520_init(struct radeon_device *rdev);
  349. int r520_resume(struct radeon_device *rdev);
  350. static struct radeon_asic r520_asic = {
  351. .init = &r520_init,
  352. .fini = &rv515_fini,
  353. .suspend = &rv515_suspend,
  354. .resume = &r520_resume,
  355. .gpu_reset = &rv515_gpu_reset,
  356. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  357. .gart_set_page = &rv370_pcie_gart_set_page,
  358. .cp_commit = &r100_cp_commit,
  359. .ring_start = &rv515_ring_start,
  360. .ring_test = &r100_ring_test,
  361. .ring_ib_execute = &r100_ring_ib_execute,
  362. .irq_set = &rs600_irq_set,
  363. .irq_process = &rs600_irq_process,
  364. .get_vblank_counter = &rs600_get_vblank_counter,
  365. .fence_ring_emit = &r300_fence_ring_emit,
  366. .cs_parse = &r300_cs_parse,
  367. .copy_blit = &r100_copy_blit,
  368. .copy_dma = &r300_copy_dma,
  369. .copy = &r100_copy_blit,
  370. .set_engine_clock = &radeon_atom_set_engine_clock,
  371. .set_memory_clock = &radeon_atom_set_memory_clock,
  372. .set_pcie_lanes = &rv370_set_pcie_lanes,
  373. .set_clock_gating = &radeon_atom_set_clock_gating,
  374. .set_surface_reg = r100_set_surface_reg,
  375. .clear_surface_reg = r100_clear_surface_reg,
  376. .bandwidth_update = &rv515_bandwidth_update,
  377. };
  378. /*
  379. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
  380. */
  381. int r600_init(struct radeon_device *rdev);
  382. void r600_fini(struct radeon_device *rdev);
  383. int r600_suspend(struct radeon_device *rdev);
  384. int r600_resume(struct radeon_device *rdev);
  385. int r600_wb_init(struct radeon_device *rdev);
  386. void r600_wb_fini(struct radeon_device *rdev);
  387. void r600_cp_commit(struct radeon_device *rdev);
  388. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  389. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  390. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  391. int r600_cs_parse(struct radeon_cs_parser *p);
  392. void r600_fence_ring_emit(struct radeon_device *rdev,
  393. struct radeon_fence *fence);
  394. int r600_copy_dma(struct radeon_device *rdev,
  395. uint64_t src_offset,
  396. uint64_t dst_offset,
  397. unsigned num_pages,
  398. struct radeon_fence *fence);
  399. int r600_irq_process(struct radeon_device *rdev);
  400. int r600_irq_set(struct radeon_device *rdev);
  401. int r600_gpu_reset(struct radeon_device *rdev);
  402. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  403. uint32_t tiling_flags, uint32_t pitch,
  404. uint32_t offset, uint32_t obj_size);
  405. int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
  406. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  407. int r600_ring_test(struct radeon_device *rdev);
  408. int r600_copy_blit(struct radeon_device *rdev,
  409. uint64_t src_offset, uint64_t dst_offset,
  410. unsigned num_pages, struct radeon_fence *fence);
  411. static struct radeon_asic r600_asic = {
  412. .init = &r600_init,
  413. .fini = &r600_fini,
  414. .suspend = &r600_suspend,
  415. .resume = &r600_resume,
  416. .cp_commit = &r600_cp_commit,
  417. .gpu_reset = &r600_gpu_reset,
  418. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  419. .gart_set_page = &rs600_gart_set_page,
  420. .ring_test = &r600_ring_test,
  421. .ring_ib_execute = &r600_ring_ib_execute,
  422. .irq_set = &r600_irq_set,
  423. .irq_process = &r600_irq_process,
  424. .fence_ring_emit = &r600_fence_ring_emit,
  425. .cs_parse = &r600_cs_parse,
  426. .copy_blit = &r600_copy_blit,
  427. .copy_dma = &r600_copy_blit,
  428. .copy = &r600_copy_blit,
  429. .set_engine_clock = &radeon_atom_set_engine_clock,
  430. .set_memory_clock = &radeon_atom_set_memory_clock,
  431. .set_pcie_lanes = NULL,
  432. .set_clock_gating = &radeon_atom_set_clock_gating,
  433. .set_surface_reg = r600_set_surface_reg,
  434. .clear_surface_reg = r600_clear_surface_reg,
  435. .bandwidth_update = &rv515_bandwidth_update,
  436. };
  437. /*
  438. * rv770,rv730,rv710,rv740
  439. */
  440. int rv770_init(struct radeon_device *rdev);
  441. void rv770_fini(struct radeon_device *rdev);
  442. int rv770_suspend(struct radeon_device *rdev);
  443. int rv770_resume(struct radeon_device *rdev);
  444. int rv770_gpu_reset(struct radeon_device *rdev);
  445. static struct radeon_asic rv770_asic = {
  446. .init = &rv770_init,
  447. .fini = &rv770_fini,
  448. .suspend = &rv770_suspend,
  449. .resume = &rv770_resume,
  450. .cp_commit = &r600_cp_commit,
  451. .gpu_reset = &rv770_gpu_reset,
  452. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  453. .gart_set_page = &rs600_gart_set_page,
  454. .ring_test = &r600_ring_test,
  455. .ring_ib_execute = &r600_ring_ib_execute,
  456. .irq_set = &r600_irq_set,
  457. .irq_process = &r600_irq_process,
  458. .fence_ring_emit = &r600_fence_ring_emit,
  459. .cs_parse = &r600_cs_parse,
  460. .copy_blit = &r600_copy_blit,
  461. .copy_dma = &r600_copy_blit,
  462. .copy = &r600_copy_blit,
  463. .set_engine_clock = &radeon_atom_set_engine_clock,
  464. .set_memory_clock = &radeon_atom_set_memory_clock,
  465. .set_pcie_lanes = NULL,
  466. .set_clock_gating = &radeon_atom_set_clock_gating,
  467. .set_surface_reg = r600_set_surface_reg,
  468. .clear_surface_reg = r600_clear_surface_reg,
  469. .bandwidth_update = &rv515_bandwidth_update,
  470. };
  471. #endif