radeon.h 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. #include "radeon_object.h"
  31. /* TODO: Here are things that needs to be done :
  32. * - surface allocator & initializer : (bit like scratch reg) should
  33. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  34. * related to surface
  35. * - WB : write back stuff (do it bit like scratch reg things)
  36. * - Vblank : look at Jesse's rework and what we should do
  37. * - r600/r700: gart & cp
  38. * - cs : clean cs ioctl use bitmap & things like that.
  39. * - power management stuff
  40. * - Barrier in gart code
  41. * - Unmappabled vram ?
  42. * - TESTING, TESTING, TESTING
  43. */
  44. /* Initialization path:
  45. * We expect that acceleration initialization might fail for various
  46. * reasons even thought we work hard to make it works on most
  47. * configurations. In order to still have a working userspace in such
  48. * situation the init path must succeed up to the memory controller
  49. * initialization point. Failure before this point are considered as
  50. * fatal error. Here is the init callchain :
  51. * radeon_device_init perform common structure, mutex initialization
  52. * asic_init setup the GPU memory layout and perform all
  53. * one time initialization (failure in this
  54. * function are considered fatal)
  55. * asic_startup setup the GPU acceleration, in order to
  56. * follow guideline the first thing this
  57. * function should do is setting the GPU
  58. * memory controller (only MC setup failure
  59. * are considered as fatal)
  60. */
  61. #include <asm/atomic.h>
  62. #include <linux/wait.h>
  63. #include <linux/list.h>
  64. #include <linux/kref.h>
  65. #include "radeon_family.h"
  66. #include "radeon_mode.h"
  67. #include "radeon_reg.h"
  68. /*
  69. * Modules parameters.
  70. */
  71. extern int radeon_no_wb;
  72. extern int radeon_modeset;
  73. extern int radeon_dynclks;
  74. extern int radeon_r4xx_atom;
  75. extern int radeon_agpmode;
  76. extern int radeon_vram_limit;
  77. extern int radeon_gart_size;
  78. extern int radeon_benchmarking;
  79. extern int radeon_testing;
  80. extern int radeon_connector_table;
  81. extern int radeon_tv;
  82. /*
  83. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  84. * symbol;
  85. */
  86. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  87. #define RADEON_IB_POOL_SIZE 16
  88. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  89. #define RADEONFB_CONN_LIMIT 4
  90. #define RADEON_BIOS_NUM_SCRATCH 8
  91. /*
  92. * Errata workarounds.
  93. */
  94. enum radeon_pll_errata {
  95. CHIP_ERRATA_R300_CG = 0x00000001,
  96. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  97. CHIP_ERRATA_PLL_DELAY = 0x00000004
  98. };
  99. struct radeon_device;
  100. /*
  101. * BIOS.
  102. */
  103. bool radeon_get_bios(struct radeon_device *rdev);
  104. /*
  105. * Dummy page
  106. */
  107. struct radeon_dummy_page {
  108. struct page *page;
  109. dma_addr_t addr;
  110. };
  111. int radeon_dummy_page_init(struct radeon_device *rdev);
  112. void radeon_dummy_page_fini(struct radeon_device *rdev);
  113. /*
  114. * Clocks
  115. */
  116. struct radeon_clock {
  117. struct radeon_pll p1pll;
  118. struct radeon_pll p2pll;
  119. struct radeon_pll spll;
  120. struct radeon_pll mpll;
  121. /* 10 Khz units */
  122. uint32_t default_mclk;
  123. uint32_t default_sclk;
  124. };
  125. /*
  126. * Fences.
  127. */
  128. struct radeon_fence_driver {
  129. uint32_t scratch_reg;
  130. atomic_t seq;
  131. uint32_t last_seq;
  132. unsigned long count_timeout;
  133. wait_queue_head_t queue;
  134. rwlock_t lock;
  135. struct list_head created;
  136. struct list_head emited;
  137. struct list_head signaled;
  138. };
  139. struct radeon_fence {
  140. struct radeon_device *rdev;
  141. struct kref kref;
  142. struct list_head list;
  143. /* protected by radeon_fence.lock */
  144. uint32_t seq;
  145. unsigned long timeout;
  146. bool emited;
  147. bool signaled;
  148. };
  149. int radeon_fence_driver_init(struct radeon_device *rdev);
  150. void radeon_fence_driver_fini(struct radeon_device *rdev);
  151. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  152. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  153. void radeon_fence_process(struct radeon_device *rdev);
  154. bool radeon_fence_signaled(struct radeon_fence *fence);
  155. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  156. int radeon_fence_wait_next(struct radeon_device *rdev);
  157. int radeon_fence_wait_last(struct radeon_device *rdev);
  158. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  159. void radeon_fence_unref(struct radeon_fence **fence);
  160. /*
  161. * Tiling registers
  162. */
  163. struct radeon_surface_reg {
  164. struct radeon_object *robj;
  165. };
  166. #define RADEON_GEM_MAX_SURFACES 8
  167. /*
  168. * Radeon buffer.
  169. */
  170. struct radeon_object;
  171. struct radeon_object_list {
  172. struct list_head list;
  173. struct radeon_object *robj;
  174. uint64_t gpu_offset;
  175. unsigned rdomain;
  176. unsigned wdomain;
  177. uint32_t tiling_flags;
  178. };
  179. int radeon_object_init(struct radeon_device *rdev);
  180. void radeon_object_fini(struct radeon_device *rdev);
  181. int radeon_object_create(struct radeon_device *rdev,
  182. struct drm_gem_object *gobj,
  183. unsigned long size,
  184. bool kernel,
  185. uint32_t domain,
  186. bool interruptible,
  187. struct radeon_object **robj_ptr);
  188. int radeon_object_kmap(struct radeon_object *robj, void **ptr);
  189. void radeon_object_kunmap(struct radeon_object *robj);
  190. void radeon_object_unref(struct radeon_object **robj);
  191. int radeon_object_pin(struct radeon_object *robj, uint32_t domain,
  192. uint64_t *gpu_addr);
  193. void radeon_object_unpin(struct radeon_object *robj);
  194. int radeon_object_wait(struct radeon_object *robj);
  195. int radeon_object_busy_domain(struct radeon_object *robj, uint32_t *cur_placement);
  196. int radeon_object_evict_vram(struct radeon_device *rdev);
  197. int radeon_object_mmap(struct radeon_object *robj, uint64_t *offset);
  198. void radeon_object_force_delete(struct radeon_device *rdev);
  199. void radeon_object_list_add_object(struct radeon_object_list *lobj,
  200. struct list_head *head);
  201. int radeon_object_list_validate(struct list_head *head, void *fence);
  202. void radeon_object_list_unvalidate(struct list_head *head);
  203. void radeon_object_list_clean(struct list_head *head);
  204. int radeon_object_fbdev_mmap(struct radeon_object *robj,
  205. struct vm_area_struct *vma);
  206. unsigned long radeon_object_size(struct radeon_object *robj);
  207. void radeon_object_clear_surface_reg(struct radeon_object *robj);
  208. int radeon_object_check_tiling(struct radeon_object *robj, bool has_moved,
  209. bool force_drop);
  210. void radeon_object_set_tiling_flags(struct radeon_object *robj,
  211. uint32_t tiling_flags, uint32_t pitch);
  212. void radeon_object_get_tiling_flags(struct radeon_object *robj, uint32_t *tiling_flags, uint32_t *pitch);
  213. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  214. struct ttm_mem_reg *mem);
  215. void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
  216. /*
  217. * GEM objects.
  218. */
  219. struct radeon_gem {
  220. struct list_head objects;
  221. };
  222. int radeon_gem_init(struct radeon_device *rdev);
  223. void radeon_gem_fini(struct radeon_device *rdev);
  224. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  225. int alignment, int initial_domain,
  226. bool discardable, bool kernel,
  227. bool interruptible,
  228. struct drm_gem_object **obj);
  229. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  230. uint64_t *gpu_addr);
  231. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  232. /*
  233. * GART structures, functions & helpers
  234. */
  235. struct radeon_mc;
  236. struct radeon_gart_table_ram {
  237. volatile uint32_t *ptr;
  238. };
  239. struct radeon_gart_table_vram {
  240. struct radeon_object *robj;
  241. volatile uint32_t *ptr;
  242. };
  243. union radeon_gart_table {
  244. struct radeon_gart_table_ram ram;
  245. struct radeon_gart_table_vram vram;
  246. };
  247. struct radeon_gart {
  248. dma_addr_t table_addr;
  249. unsigned num_gpu_pages;
  250. unsigned num_cpu_pages;
  251. unsigned table_size;
  252. union radeon_gart_table table;
  253. struct page **pages;
  254. dma_addr_t *pages_addr;
  255. bool ready;
  256. };
  257. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  258. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  259. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  260. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  261. int radeon_gart_init(struct radeon_device *rdev);
  262. void radeon_gart_fini(struct radeon_device *rdev);
  263. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  264. int pages);
  265. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  266. int pages, struct page **pagelist);
  267. /*
  268. * GPU MC structures, functions & helpers
  269. */
  270. struct radeon_mc {
  271. resource_size_t aper_size;
  272. resource_size_t aper_base;
  273. resource_size_t agp_base;
  274. /* for some chips with <= 32MB we need to lie
  275. * about vram size near mc fb location */
  276. u64 mc_vram_size;
  277. u64 gtt_location;
  278. u64 gtt_size;
  279. u64 gtt_start;
  280. u64 gtt_end;
  281. u64 vram_location;
  282. u64 vram_start;
  283. u64 vram_end;
  284. unsigned vram_width;
  285. u64 real_vram_size;
  286. int vram_mtrr;
  287. bool vram_is_ddr;
  288. };
  289. int radeon_mc_setup(struct radeon_device *rdev);
  290. /*
  291. * GPU scratch registers structures, functions & helpers
  292. */
  293. struct radeon_scratch {
  294. unsigned num_reg;
  295. bool free[32];
  296. uint32_t reg[32];
  297. };
  298. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  299. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  300. /*
  301. * IRQS.
  302. */
  303. struct radeon_irq {
  304. bool installed;
  305. bool sw_int;
  306. /* FIXME: use a define max crtc rather than hardcode it */
  307. bool crtc_vblank_int[2];
  308. };
  309. int radeon_irq_kms_init(struct radeon_device *rdev);
  310. void radeon_irq_kms_fini(struct radeon_device *rdev);
  311. /*
  312. * CP & ring.
  313. */
  314. struct radeon_ib {
  315. struct list_head list;
  316. unsigned long idx;
  317. uint64_t gpu_addr;
  318. struct radeon_fence *fence;
  319. uint32_t *ptr;
  320. uint32_t length_dw;
  321. };
  322. /*
  323. * locking -
  324. * mutex protects scheduled_ibs, ready, alloc_bm
  325. */
  326. struct radeon_ib_pool {
  327. struct mutex mutex;
  328. struct radeon_object *robj;
  329. struct list_head scheduled_ibs;
  330. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  331. bool ready;
  332. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  333. };
  334. struct radeon_cp {
  335. struct radeon_object *ring_obj;
  336. volatile uint32_t *ring;
  337. unsigned rptr;
  338. unsigned wptr;
  339. unsigned wptr_old;
  340. unsigned ring_size;
  341. unsigned ring_free_dw;
  342. int count_dw;
  343. uint64_t gpu_addr;
  344. uint32_t align_mask;
  345. uint32_t ptr_mask;
  346. struct mutex mutex;
  347. bool ready;
  348. };
  349. struct r600_blit {
  350. struct radeon_object *shader_obj;
  351. u64 shader_gpu_addr;
  352. u32 vs_offset, ps_offset;
  353. u32 state_offset;
  354. u32 state_len;
  355. u32 vb_used, vb_total;
  356. struct radeon_ib *vb_ib;
  357. };
  358. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  359. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  360. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  361. int radeon_ib_pool_init(struct radeon_device *rdev);
  362. void radeon_ib_pool_fini(struct radeon_device *rdev);
  363. int radeon_ib_test(struct radeon_device *rdev);
  364. /* Ring access between begin & end cannot sleep */
  365. void radeon_ring_free_size(struct radeon_device *rdev);
  366. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  367. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  368. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  369. int radeon_ring_test(struct radeon_device *rdev);
  370. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  371. void radeon_ring_fini(struct radeon_device *rdev);
  372. /*
  373. * CS.
  374. */
  375. struct radeon_cs_reloc {
  376. struct drm_gem_object *gobj;
  377. struct radeon_object *robj;
  378. struct radeon_object_list lobj;
  379. uint32_t handle;
  380. uint32_t flags;
  381. };
  382. struct radeon_cs_chunk {
  383. uint32_t chunk_id;
  384. uint32_t length_dw;
  385. int kpage_idx[2];
  386. uint32_t *kpage[2];
  387. uint32_t *kdata;
  388. void __user *user_ptr;
  389. int last_copied_page;
  390. int last_page_index;
  391. };
  392. struct radeon_cs_parser {
  393. struct radeon_device *rdev;
  394. struct drm_file *filp;
  395. /* chunks */
  396. unsigned nchunks;
  397. struct radeon_cs_chunk *chunks;
  398. uint64_t *chunks_array;
  399. /* IB */
  400. unsigned idx;
  401. /* relocations */
  402. unsigned nrelocs;
  403. struct radeon_cs_reloc *relocs;
  404. struct radeon_cs_reloc **relocs_ptr;
  405. struct list_head validated;
  406. /* indices of various chunks */
  407. int chunk_ib_idx;
  408. int chunk_relocs_idx;
  409. struct radeon_ib *ib;
  410. void *track;
  411. unsigned family;
  412. int parser_error;
  413. };
  414. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  415. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  416. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  417. {
  418. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  419. u32 pg_idx, pg_offset;
  420. u32 idx_value = 0;
  421. int new_page;
  422. pg_idx = (idx * 4) / PAGE_SIZE;
  423. pg_offset = (idx * 4) % PAGE_SIZE;
  424. if (ibc->kpage_idx[0] == pg_idx)
  425. return ibc->kpage[0][pg_offset/4];
  426. if (ibc->kpage_idx[1] == pg_idx)
  427. return ibc->kpage[1][pg_offset/4];
  428. new_page = radeon_cs_update_pages(p, pg_idx);
  429. if (new_page < 0) {
  430. p->parser_error = new_page;
  431. return 0;
  432. }
  433. idx_value = ibc->kpage[new_page][pg_offset/4];
  434. return idx_value;
  435. }
  436. struct radeon_cs_packet {
  437. unsigned idx;
  438. unsigned type;
  439. unsigned reg;
  440. unsigned opcode;
  441. int count;
  442. unsigned one_reg_wr;
  443. };
  444. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  445. struct radeon_cs_packet *pkt,
  446. unsigned idx, unsigned reg);
  447. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  448. struct radeon_cs_packet *pkt);
  449. /*
  450. * AGP
  451. */
  452. int radeon_agp_init(struct radeon_device *rdev);
  453. void radeon_agp_fini(struct radeon_device *rdev);
  454. /*
  455. * Writeback
  456. */
  457. struct radeon_wb {
  458. struct radeon_object *wb_obj;
  459. volatile uint32_t *wb;
  460. uint64_t gpu_addr;
  461. };
  462. /**
  463. * struct radeon_pm - power management datas
  464. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  465. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  466. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  467. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  468. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  469. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  470. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  471. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  472. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  473. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  474. * @needed_bandwidth: current bandwidth needs
  475. *
  476. * It keeps track of various data needed to take powermanagement decision.
  477. * Bandwith need is used to determine minimun clock of the GPU and memory.
  478. * Equation between gpu/memory clock and available bandwidth is hw dependent
  479. * (type of memory, bus size, efficiency, ...)
  480. */
  481. struct radeon_pm {
  482. fixed20_12 max_bandwidth;
  483. fixed20_12 igp_sideport_mclk;
  484. fixed20_12 igp_system_mclk;
  485. fixed20_12 igp_ht_link_clk;
  486. fixed20_12 igp_ht_link_width;
  487. fixed20_12 k8_bandwidth;
  488. fixed20_12 sideport_bandwidth;
  489. fixed20_12 ht_bandwidth;
  490. fixed20_12 core_bandwidth;
  491. fixed20_12 sclk;
  492. fixed20_12 needed_bandwidth;
  493. };
  494. /*
  495. * Benchmarking
  496. */
  497. void radeon_benchmark(struct radeon_device *rdev);
  498. /*
  499. * Testing
  500. */
  501. void radeon_test_moves(struct radeon_device *rdev);
  502. /*
  503. * Debugfs
  504. */
  505. int radeon_debugfs_add_files(struct radeon_device *rdev,
  506. struct drm_info_list *files,
  507. unsigned nfiles);
  508. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  509. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  510. int r100_debugfs_cp_init(struct radeon_device *rdev);
  511. /*
  512. * ASIC specific functions.
  513. */
  514. struct radeon_asic {
  515. int (*init)(struct radeon_device *rdev);
  516. void (*fini)(struct radeon_device *rdev);
  517. int (*resume)(struct radeon_device *rdev);
  518. int (*suspend)(struct radeon_device *rdev);
  519. int (*gpu_reset)(struct radeon_device *rdev);
  520. void (*gart_tlb_flush)(struct radeon_device *rdev);
  521. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  522. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  523. void (*cp_fini)(struct radeon_device *rdev);
  524. void (*cp_disable)(struct radeon_device *rdev);
  525. void (*cp_commit)(struct radeon_device *rdev);
  526. void (*ring_start)(struct radeon_device *rdev);
  527. int (*ring_test)(struct radeon_device *rdev);
  528. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  529. int (*irq_set)(struct radeon_device *rdev);
  530. int (*irq_process)(struct radeon_device *rdev);
  531. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  532. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  533. int (*cs_parse)(struct radeon_cs_parser *p);
  534. int (*copy_blit)(struct radeon_device *rdev,
  535. uint64_t src_offset,
  536. uint64_t dst_offset,
  537. unsigned num_pages,
  538. struct radeon_fence *fence);
  539. int (*copy_dma)(struct radeon_device *rdev,
  540. uint64_t src_offset,
  541. uint64_t dst_offset,
  542. unsigned num_pages,
  543. struct radeon_fence *fence);
  544. int (*copy)(struct radeon_device *rdev,
  545. uint64_t src_offset,
  546. uint64_t dst_offset,
  547. unsigned num_pages,
  548. struct radeon_fence *fence);
  549. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  550. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  551. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  552. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  553. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  554. uint32_t tiling_flags, uint32_t pitch,
  555. uint32_t offset, uint32_t obj_size);
  556. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  557. void (*bandwidth_update)(struct radeon_device *rdev);
  558. };
  559. /*
  560. * Asic structures
  561. */
  562. struct r100_asic {
  563. const unsigned *reg_safe_bm;
  564. unsigned reg_safe_bm_size;
  565. };
  566. struct r300_asic {
  567. const unsigned *reg_safe_bm;
  568. unsigned reg_safe_bm_size;
  569. };
  570. struct r600_asic {
  571. unsigned max_pipes;
  572. unsigned max_tile_pipes;
  573. unsigned max_simds;
  574. unsigned max_backends;
  575. unsigned max_gprs;
  576. unsigned max_threads;
  577. unsigned max_stack_entries;
  578. unsigned max_hw_contexts;
  579. unsigned max_gs_threads;
  580. unsigned sx_max_export_size;
  581. unsigned sx_max_export_pos_size;
  582. unsigned sx_max_export_smx_size;
  583. unsigned sq_num_cf_insts;
  584. };
  585. struct rv770_asic {
  586. unsigned max_pipes;
  587. unsigned max_tile_pipes;
  588. unsigned max_simds;
  589. unsigned max_backends;
  590. unsigned max_gprs;
  591. unsigned max_threads;
  592. unsigned max_stack_entries;
  593. unsigned max_hw_contexts;
  594. unsigned max_gs_threads;
  595. unsigned sx_max_export_size;
  596. unsigned sx_max_export_pos_size;
  597. unsigned sx_max_export_smx_size;
  598. unsigned sq_num_cf_insts;
  599. unsigned sx_num_of_sets;
  600. unsigned sc_prim_fifo_size;
  601. unsigned sc_hiz_tile_fifo_size;
  602. unsigned sc_earlyz_tile_fifo_fize;
  603. };
  604. union radeon_asic_config {
  605. struct r300_asic r300;
  606. struct r100_asic r100;
  607. struct r600_asic r600;
  608. struct rv770_asic rv770;
  609. };
  610. /*
  611. * IOCTL.
  612. */
  613. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  614. struct drm_file *filp);
  615. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  616. struct drm_file *filp);
  617. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  618. struct drm_file *file_priv);
  619. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  620. struct drm_file *file_priv);
  621. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  622. struct drm_file *file_priv);
  623. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  624. struct drm_file *file_priv);
  625. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  626. struct drm_file *filp);
  627. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  628. struct drm_file *filp);
  629. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  630. struct drm_file *filp);
  631. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  632. struct drm_file *filp);
  633. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  634. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  635. struct drm_file *filp);
  636. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  637. struct drm_file *filp);
  638. /*
  639. * Core structure, functions and helpers.
  640. */
  641. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  642. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  643. struct radeon_device {
  644. struct device *dev;
  645. struct drm_device *ddev;
  646. struct pci_dev *pdev;
  647. /* ASIC */
  648. union radeon_asic_config config;
  649. enum radeon_family family;
  650. unsigned long flags;
  651. int usec_timeout;
  652. enum radeon_pll_errata pll_errata;
  653. int num_gb_pipes;
  654. int num_z_pipes;
  655. int disp_priority;
  656. /* BIOS */
  657. uint8_t *bios;
  658. bool is_atom_bios;
  659. uint16_t bios_header_start;
  660. struct radeon_object *stollen_vga_memory;
  661. struct fb_info *fbdev_info;
  662. struct radeon_object *fbdev_robj;
  663. struct radeon_framebuffer *fbdev_rfb;
  664. /* Register mmio */
  665. resource_size_t rmmio_base;
  666. resource_size_t rmmio_size;
  667. void *rmmio;
  668. radeon_rreg_t mc_rreg;
  669. radeon_wreg_t mc_wreg;
  670. radeon_rreg_t pll_rreg;
  671. radeon_wreg_t pll_wreg;
  672. uint32_t pcie_reg_mask;
  673. radeon_rreg_t pciep_rreg;
  674. radeon_wreg_t pciep_wreg;
  675. struct radeon_clock clock;
  676. struct radeon_mc mc;
  677. struct radeon_gart gart;
  678. struct radeon_mode_info mode_info;
  679. struct radeon_scratch scratch;
  680. struct radeon_mman mman;
  681. struct radeon_fence_driver fence_drv;
  682. struct radeon_cp cp;
  683. struct radeon_ib_pool ib_pool;
  684. struct radeon_irq irq;
  685. struct radeon_asic *asic;
  686. struct radeon_gem gem;
  687. struct radeon_pm pm;
  688. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  689. struct mutex cs_mutex;
  690. struct radeon_wb wb;
  691. struct radeon_dummy_page dummy_page;
  692. bool gpu_lockup;
  693. bool shutdown;
  694. bool suspend;
  695. bool need_dma32;
  696. bool accel_working;
  697. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  698. const struct firmware *me_fw; /* all family ME firmware */
  699. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  700. struct r600_blit r600_blit;
  701. };
  702. int radeon_device_init(struct radeon_device *rdev,
  703. struct drm_device *ddev,
  704. struct pci_dev *pdev,
  705. uint32_t flags);
  706. void radeon_device_fini(struct radeon_device *rdev);
  707. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  708. /* r600 blit */
  709. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  710. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  711. void r600_kms_blit_copy(struct radeon_device *rdev,
  712. u64 src_gpu_addr, u64 dst_gpu_addr,
  713. int size_bytes);
  714. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  715. {
  716. if (reg < 0x10000)
  717. return readl(((void __iomem *)rdev->rmmio) + reg);
  718. else {
  719. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  720. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  721. }
  722. }
  723. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  724. {
  725. if (reg < 0x10000)
  726. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  727. else {
  728. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  729. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  730. }
  731. }
  732. /*
  733. * Registers read & write functions.
  734. */
  735. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  736. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  737. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  738. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  739. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  740. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  741. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  742. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  743. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  744. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  745. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  746. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  747. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  748. #define WREG32_P(reg, val, mask) \
  749. do { \
  750. uint32_t tmp_ = RREG32(reg); \
  751. tmp_ &= (mask); \
  752. tmp_ |= ((val) & ~(mask)); \
  753. WREG32(reg, tmp_); \
  754. } while (0)
  755. #define WREG32_PLL_P(reg, val, mask) \
  756. do { \
  757. uint32_t tmp_ = RREG32_PLL(reg); \
  758. tmp_ &= (mask); \
  759. tmp_ |= ((val) & ~(mask)); \
  760. WREG32_PLL(reg, tmp_); \
  761. } while (0)
  762. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  763. /*
  764. * Indirect registers accessor
  765. */
  766. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  767. {
  768. uint32_t r;
  769. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  770. r = RREG32(RADEON_PCIE_DATA);
  771. return r;
  772. }
  773. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  774. {
  775. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  776. WREG32(RADEON_PCIE_DATA, (v));
  777. }
  778. void r100_pll_errata_after_index(struct radeon_device *rdev);
  779. /*
  780. * ASICs helpers.
  781. */
  782. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  783. (rdev->pdev->device == 0x5969))
  784. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  785. (rdev->family == CHIP_RV200) || \
  786. (rdev->family == CHIP_RS100) || \
  787. (rdev->family == CHIP_RS200) || \
  788. (rdev->family == CHIP_RV250) || \
  789. (rdev->family == CHIP_RV280) || \
  790. (rdev->family == CHIP_RS300))
  791. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  792. (rdev->family == CHIP_RV350) || \
  793. (rdev->family == CHIP_R350) || \
  794. (rdev->family == CHIP_RV380) || \
  795. (rdev->family == CHIP_R420) || \
  796. (rdev->family == CHIP_R423) || \
  797. (rdev->family == CHIP_RV410) || \
  798. (rdev->family == CHIP_RS400) || \
  799. (rdev->family == CHIP_RS480))
  800. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  801. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  802. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  803. /*
  804. * BIOS helpers.
  805. */
  806. #define RBIOS8(i) (rdev->bios[i])
  807. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  808. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  809. int radeon_combios_init(struct radeon_device *rdev);
  810. void radeon_combios_fini(struct radeon_device *rdev);
  811. int radeon_atombios_init(struct radeon_device *rdev);
  812. void radeon_atombios_fini(struct radeon_device *rdev);
  813. /*
  814. * RING helpers.
  815. */
  816. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  817. {
  818. #if DRM_DEBUG_CODE
  819. if (rdev->cp.count_dw <= 0) {
  820. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  821. }
  822. #endif
  823. rdev->cp.ring[rdev->cp.wptr++] = v;
  824. rdev->cp.wptr &= rdev->cp.ptr_mask;
  825. rdev->cp.count_dw--;
  826. rdev->cp.ring_free_dw--;
  827. }
  828. /*
  829. * ASICs macro.
  830. */
  831. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  832. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  833. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  834. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  835. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  836. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  837. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  838. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  839. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  840. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  841. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  842. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  843. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  844. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  845. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  846. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  847. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  848. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  849. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  850. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  851. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  852. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  853. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  854. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  855. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  856. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  857. /* Common functions */
  858. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  859. extern int radeon_modeset_init(struct radeon_device *rdev);
  860. extern void radeon_modeset_fini(struct radeon_device *rdev);
  861. extern bool radeon_card_posted(struct radeon_device *rdev);
  862. extern int radeon_clocks_init(struct radeon_device *rdev);
  863. extern void radeon_clocks_fini(struct radeon_device *rdev);
  864. extern void radeon_scratch_init(struct radeon_device *rdev);
  865. extern void radeon_surface_init(struct radeon_device *rdev);
  866. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  867. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  868. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  869. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  870. struct r100_mc_save {
  871. u32 GENMO_WT;
  872. u32 CRTC_EXT_CNTL;
  873. u32 CRTC_GEN_CNTL;
  874. u32 CRTC2_GEN_CNTL;
  875. u32 CUR_OFFSET;
  876. u32 CUR2_OFFSET;
  877. };
  878. extern void r100_cp_disable(struct radeon_device *rdev);
  879. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  880. extern void r100_cp_fini(struct radeon_device *rdev);
  881. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  882. extern int r100_pci_gart_init(struct radeon_device *rdev);
  883. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  884. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  885. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  886. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  887. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  888. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  889. extern void r100_ib_fini(struct radeon_device *rdev);
  890. extern int r100_ib_init(struct radeon_device *rdev);
  891. extern void r100_irq_disable(struct radeon_device *rdev);
  892. extern int r100_irq_set(struct radeon_device *rdev);
  893. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  894. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  895. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  896. extern void r100_wb_disable(struct radeon_device *rdev);
  897. extern void r100_wb_fini(struct radeon_device *rdev);
  898. extern int r100_wb_init(struct radeon_device *rdev);
  899. extern void r100_hdp_reset(struct radeon_device *rdev);
  900. extern int r100_rb2d_reset(struct radeon_device *rdev);
  901. extern int r100_cp_reset(struct radeon_device *rdev);
  902. extern void r100_vga_render_disable(struct radeon_device *rdev);
  903. extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  904. struct radeon_cs_packet *pkt,
  905. struct radeon_object *robj);
  906. extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  907. struct radeon_cs_packet *pkt,
  908. const unsigned *auth, unsigned n,
  909. radeon_packet0_check_t check);
  910. extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
  911. struct radeon_cs_packet *pkt,
  912. unsigned idx);
  913. /* rv200,rv250,rv280 */
  914. extern void r200_set_safe_registers(struct radeon_device *rdev);
  915. /* r300,r350,rv350,rv370,rv380 */
  916. extern void r300_set_reg_safe(struct radeon_device *rdev);
  917. extern void r300_mc_program(struct radeon_device *rdev);
  918. extern void r300_vram_info(struct radeon_device *rdev);
  919. extern void r300_clock_startup(struct radeon_device *rdev);
  920. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  921. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  922. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  923. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  924. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  925. /* r420,r423,rv410 */
  926. extern int r420_mc_init(struct radeon_device *rdev);
  927. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  928. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  929. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  930. extern void r420_pipes_init(struct radeon_device *rdev);
  931. /* rv515 */
  932. struct rv515_mc_save {
  933. u32 d1vga_control;
  934. u32 d2vga_control;
  935. u32 vga_render_control;
  936. u32 vga_hdp_control;
  937. u32 d1crtc_control;
  938. u32 d2crtc_control;
  939. };
  940. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  941. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  942. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  943. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  944. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  945. extern void rv515_clock_startup(struct radeon_device *rdev);
  946. extern void rv515_debugfs(struct radeon_device *rdev);
  947. extern int rv515_suspend(struct radeon_device *rdev);
  948. /* rs400 */
  949. extern int rs400_gart_init(struct radeon_device *rdev);
  950. extern int rs400_gart_enable(struct radeon_device *rdev);
  951. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  952. extern void rs400_gart_disable(struct radeon_device *rdev);
  953. extern void rs400_gart_fini(struct radeon_device *rdev);
  954. /* rs600 */
  955. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  956. extern int rs600_irq_set(struct radeon_device *rdev);
  957. extern void rs600_irq_disable(struct radeon_device *rdev);
  958. /* rs690, rs740 */
  959. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  960. struct drm_display_mode *mode1,
  961. struct drm_display_mode *mode2);
  962. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  963. extern bool r600_card_posted(struct radeon_device *rdev);
  964. extern void r600_cp_stop(struct radeon_device *rdev);
  965. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  966. extern int r600_cp_resume(struct radeon_device *rdev);
  967. extern int r600_count_pipe_bits(uint32_t val);
  968. extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
  969. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  970. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  971. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  972. extern int r600_ib_test(struct radeon_device *rdev);
  973. extern int r600_ring_test(struct radeon_device *rdev);
  974. extern void r600_wb_fini(struct radeon_device *rdev);
  975. extern int r600_wb_enable(struct radeon_device *rdev);
  976. extern void r600_wb_disable(struct radeon_device *rdev);
  977. extern void r600_scratch_init(struct radeon_device *rdev);
  978. extern int r600_blit_init(struct radeon_device *rdev);
  979. extern void r600_blit_fini(struct radeon_device *rdev);
  980. extern int r600_cp_init_microcode(struct radeon_device *rdev);
  981. extern int r600_gpu_reset(struct radeon_device *rdev);
  982. #endif