r600.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_mode.h"
  35. #include "r600d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define PFP_UCODE_SIZE 576
  39. #define PM4_UCODE_SIZE 1792
  40. #define R700_PFP_UCODE_SIZE 848
  41. #define R700_PM4_UCODE_SIZE 1360
  42. /* Firmware Names */
  43. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  44. MODULE_FIRMWARE("radeon/R600_me.bin");
  45. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  46. MODULE_FIRMWARE("radeon/RV610_me.bin");
  47. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV630_me.bin");
  49. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV620_me.bin");
  51. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV635_me.bin");
  53. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV670_me.bin");
  55. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RS780_me.bin");
  57. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV770_me.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV710_me.bin");
  63. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  64. /* r600,rv610,rv630,rv620,rv635,rv670 */
  65. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  66. void r600_gpu_init(struct radeon_device *rdev);
  67. void r600_fini(struct radeon_device *rdev);
  68. /*
  69. * R600 PCIE GART
  70. */
  71. int r600_gart_clear_page(struct radeon_device *rdev, int i)
  72. {
  73. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  74. u64 pte;
  75. if (i < 0 || i > rdev->gart.num_gpu_pages)
  76. return -EINVAL;
  77. pte = 0;
  78. writeq(pte, ((void __iomem *)ptr) + (i * 8));
  79. return 0;
  80. }
  81. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  82. {
  83. unsigned i;
  84. u32 tmp;
  85. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  86. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  87. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  88. for (i = 0; i < rdev->usec_timeout; i++) {
  89. /* read MC_STATUS */
  90. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  91. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  92. if (tmp == 2) {
  93. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  94. return;
  95. }
  96. if (tmp) {
  97. return;
  98. }
  99. udelay(1);
  100. }
  101. }
  102. int r600_pcie_gart_init(struct radeon_device *rdev)
  103. {
  104. int r;
  105. if (rdev->gart.table.vram.robj) {
  106. WARN(1, "R600 PCIE GART already initialized.\n");
  107. return 0;
  108. }
  109. /* Initialize common gart structure */
  110. r = radeon_gart_init(rdev);
  111. if (r)
  112. return r;
  113. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  114. return radeon_gart_table_vram_alloc(rdev);
  115. }
  116. int r600_pcie_gart_enable(struct radeon_device *rdev)
  117. {
  118. u32 tmp;
  119. int r, i;
  120. if (rdev->gart.table.vram.robj == NULL) {
  121. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  122. return -EINVAL;
  123. }
  124. r = radeon_gart_table_vram_pin(rdev);
  125. if (r)
  126. return r;
  127. /* Setup L2 cache */
  128. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  129. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  130. EFFECTIVE_L2_QUEUE_SIZE(7));
  131. WREG32(VM_L2_CNTL2, 0);
  132. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  133. /* Setup TLB control */
  134. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  135. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  136. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  137. ENABLE_WAIT_L2_QUERY;
  138. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  139. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  140. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  141. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  142. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  143. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  144. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  145. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  146. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  147. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  148. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  149. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  150. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  151. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  152. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  153. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  154. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  155. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  156. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  157. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  158. (u32)(rdev->dummy_page.addr >> 12));
  159. for (i = 1; i < 7; i++)
  160. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  161. r600_pcie_gart_tlb_flush(rdev);
  162. rdev->gart.ready = true;
  163. return 0;
  164. }
  165. void r600_pcie_gart_disable(struct radeon_device *rdev)
  166. {
  167. u32 tmp;
  168. int i;
  169. /* Disable all tables */
  170. for (i = 0; i < 7; i++)
  171. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  172. /* Disable L2 cache */
  173. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  174. EFFECTIVE_L2_QUEUE_SIZE(7));
  175. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  176. /* Setup L1 TLB control */
  177. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  178. ENABLE_WAIT_L2_QUERY;
  179. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  180. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  181. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  182. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  183. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  184. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  185. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  186. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  187. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  188. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  189. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  190. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  191. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  192. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  193. if (rdev->gart.table.vram.robj) {
  194. radeon_object_kunmap(rdev->gart.table.vram.robj);
  195. radeon_object_unpin(rdev->gart.table.vram.robj);
  196. }
  197. }
  198. void r600_pcie_gart_fini(struct radeon_device *rdev)
  199. {
  200. r600_pcie_gart_disable(rdev);
  201. radeon_gart_table_vram_free(rdev);
  202. radeon_gart_fini(rdev);
  203. }
  204. void r600_agp_enable(struct radeon_device *rdev)
  205. {
  206. u32 tmp;
  207. int i;
  208. /* Setup L2 cache */
  209. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  210. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  211. EFFECTIVE_L2_QUEUE_SIZE(7));
  212. WREG32(VM_L2_CNTL2, 0);
  213. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  214. /* Setup TLB control */
  215. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  216. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  217. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  218. ENABLE_WAIT_L2_QUERY;
  219. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  220. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  221. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  222. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  223. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  224. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  225. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  226. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  227. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  228. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  229. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  230. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  231. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  232. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  233. for (i = 0; i < 7; i++)
  234. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  235. }
  236. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  237. {
  238. unsigned i;
  239. u32 tmp;
  240. for (i = 0; i < rdev->usec_timeout; i++) {
  241. /* read MC_STATUS */
  242. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  243. if (!tmp)
  244. return 0;
  245. udelay(1);
  246. }
  247. return -1;
  248. }
  249. static void r600_mc_program(struct radeon_device *rdev)
  250. {
  251. struct rv515_mc_save save;
  252. u32 tmp;
  253. int i, j;
  254. /* Initialize HDP */
  255. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  256. WREG32((0x2c14 + j), 0x00000000);
  257. WREG32((0x2c18 + j), 0x00000000);
  258. WREG32((0x2c1c + j), 0x00000000);
  259. WREG32((0x2c20 + j), 0x00000000);
  260. WREG32((0x2c24 + j), 0x00000000);
  261. }
  262. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  263. rv515_mc_stop(rdev, &save);
  264. if (r600_mc_wait_for_idle(rdev)) {
  265. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  266. }
  267. /* Lockout access through VGA aperture (doesn't exist before R600) */
  268. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  269. /* Update configuration */
  270. if (rdev->flags & RADEON_IS_AGP) {
  271. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  272. /* VRAM before AGP */
  273. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  274. rdev->mc.vram_start >> 12);
  275. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  276. rdev->mc.gtt_end >> 12);
  277. } else {
  278. /* VRAM after AGP */
  279. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  280. rdev->mc.gtt_start >> 12);
  281. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  282. rdev->mc.vram_end >> 12);
  283. }
  284. } else {
  285. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  286. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  287. }
  288. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  289. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  290. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  291. WREG32(MC_VM_FB_LOCATION, tmp);
  292. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  293. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  294. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  295. if (rdev->flags & RADEON_IS_AGP) {
  296. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  297. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  298. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  299. } else {
  300. WREG32(MC_VM_AGP_BASE, 0);
  301. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  302. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  303. }
  304. if (r600_mc_wait_for_idle(rdev)) {
  305. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  306. }
  307. rv515_mc_resume(rdev, &save);
  308. /* we need to own VRAM, so turn off the VGA renderer here
  309. * to stop it overwriting our objects */
  310. rv515_vga_render_disable(rdev);
  311. }
  312. int r600_mc_init(struct radeon_device *rdev)
  313. {
  314. fixed20_12 a;
  315. u32 tmp;
  316. int chansize;
  317. int r;
  318. /* Get VRAM informations */
  319. rdev->mc.vram_width = 128;
  320. rdev->mc.vram_is_ddr = true;
  321. tmp = RREG32(RAMCFG);
  322. if (tmp & CHANSIZE_OVERRIDE) {
  323. chansize = 16;
  324. } else if (tmp & CHANSIZE_MASK) {
  325. chansize = 64;
  326. } else {
  327. chansize = 32;
  328. }
  329. if (rdev->family == CHIP_R600) {
  330. rdev->mc.vram_width = 8 * chansize;
  331. } else if (rdev->family == CHIP_RV670) {
  332. rdev->mc.vram_width = 4 * chansize;
  333. } else if ((rdev->family == CHIP_RV610) ||
  334. (rdev->family == CHIP_RV620)) {
  335. rdev->mc.vram_width = chansize;
  336. } else if ((rdev->family == CHIP_RV630) ||
  337. (rdev->family == CHIP_RV635)) {
  338. rdev->mc.vram_width = 2 * chansize;
  339. }
  340. /* Could aper size report 0 ? */
  341. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  342. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  343. /* Setup GPU memory space */
  344. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  345. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  346. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  347. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  348. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  349. rdev->mc.real_vram_size = rdev->mc.aper_size;
  350. if (rdev->flags & RADEON_IS_AGP) {
  351. r = radeon_agp_init(rdev);
  352. if (r)
  353. return r;
  354. /* gtt_size is setup by radeon_agp_init */
  355. rdev->mc.gtt_location = rdev->mc.agp_base;
  356. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  357. /* Try to put vram before or after AGP because we
  358. * we want SYSTEM_APERTURE to cover both VRAM and
  359. * AGP so that GPU can catch out of VRAM/AGP access
  360. */
  361. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  362. /* Enought place before */
  363. rdev->mc.vram_location = rdev->mc.gtt_location -
  364. rdev->mc.mc_vram_size;
  365. } else if (tmp > rdev->mc.mc_vram_size) {
  366. /* Enought place after */
  367. rdev->mc.vram_location = rdev->mc.gtt_location +
  368. rdev->mc.gtt_size;
  369. } else {
  370. /* Try to setup VRAM then AGP might not
  371. * not work on some card
  372. */
  373. rdev->mc.vram_location = 0x00000000UL;
  374. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  375. }
  376. } else {
  377. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  378. rdev->mc.vram_location = (RREG32(MC_VM_FB_LOCATION) &
  379. 0xFFFF) << 24;
  380. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  381. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  382. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  383. /* Enough place after vram */
  384. rdev->mc.gtt_location = tmp;
  385. } else if (rdev->mc.vram_location >= rdev->mc.gtt_size) {
  386. /* Enough place before vram */
  387. rdev->mc.gtt_location = 0;
  388. } else {
  389. /* Not enough place after or before shrink
  390. * gart size
  391. */
  392. if (rdev->mc.vram_location > (0xFFFFFFFFUL - tmp)) {
  393. rdev->mc.gtt_location = 0;
  394. rdev->mc.gtt_size = rdev->mc.vram_location;
  395. } else {
  396. rdev->mc.gtt_location = tmp;
  397. rdev->mc.gtt_size = 0xFFFFFFFFUL - tmp;
  398. }
  399. }
  400. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  401. } else {
  402. rdev->mc.vram_location = 0x00000000UL;
  403. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  404. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  405. }
  406. }
  407. rdev->mc.vram_start = rdev->mc.vram_location;
  408. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  409. rdev->mc.gtt_start = rdev->mc.gtt_location;
  410. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  411. /* FIXME: we should enforce default clock in case GPU is not in
  412. * default setup
  413. */
  414. a.full = rfixed_const(100);
  415. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  416. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  417. return 0;
  418. }
  419. /* We doesn't check that the GPU really needs a reset we simply do the
  420. * reset, it's up to the caller to determine if the GPU needs one. We
  421. * might add an helper function to check that.
  422. */
  423. int r600_gpu_soft_reset(struct radeon_device *rdev)
  424. {
  425. struct rv515_mc_save save;
  426. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  427. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  428. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  429. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  430. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  431. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  432. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  433. S_008010_GUI_ACTIVE(1);
  434. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  435. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  436. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  437. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  438. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  439. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  440. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  441. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  442. u32 srbm_reset = 0;
  443. u32 tmp;
  444. dev_info(rdev->dev, "GPU softreset \n");
  445. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  446. RREG32(R_008010_GRBM_STATUS));
  447. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  448. RREG32(R_008014_GRBM_STATUS2));
  449. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  450. RREG32(R_000E50_SRBM_STATUS));
  451. rv515_mc_stop(rdev, &save);
  452. if (r600_mc_wait_for_idle(rdev)) {
  453. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  454. }
  455. /* Disable CP parsing/prefetching */
  456. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  457. /* Check if any of the rendering block is busy and reset it */
  458. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  459. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  460. tmp = S_008020_SOFT_RESET_CR(1) |
  461. S_008020_SOFT_RESET_DB(1) |
  462. S_008020_SOFT_RESET_CB(1) |
  463. S_008020_SOFT_RESET_PA(1) |
  464. S_008020_SOFT_RESET_SC(1) |
  465. S_008020_SOFT_RESET_SMX(1) |
  466. S_008020_SOFT_RESET_SPI(1) |
  467. S_008020_SOFT_RESET_SX(1) |
  468. S_008020_SOFT_RESET_SH(1) |
  469. S_008020_SOFT_RESET_TC(1) |
  470. S_008020_SOFT_RESET_TA(1) |
  471. S_008020_SOFT_RESET_VC(1) |
  472. S_008020_SOFT_RESET_VGT(1);
  473. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  474. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  475. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  476. udelay(50);
  477. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  478. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  479. }
  480. /* Reset CP (we always reset CP) */
  481. tmp = S_008020_SOFT_RESET_CP(1);
  482. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  483. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  484. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  485. udelay(50);
  486. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  487. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  488. /* Reset others GPU block if necessary */
  489. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  490. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  491. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  492. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  493. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  494. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  495. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  496. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  497. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  498. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  499. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  500. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  501. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  502. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  503. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  504. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  505. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  506. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  507. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  508. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  509. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  510. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  511. if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  512. srbm_reset |= S_000E60_SOFT_RESET_BIF(1);
  513. dev_info(rdev->dev, " R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  514. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  515. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  516. udelay(50);
  517. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  518. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  519. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  520. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  521. udelay(50);
  522. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  523. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  524. /* Wait a little for things to settle down */
  525. udelay(50);
  526. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  527. RREG32(R_008010_GRBM_STATUS));
  528. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  529. RREG32(R_008014_GRBM_STATUS2));
  530. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  531. RREG32(R_000E50_SRBM_STATUS));
  532. /* After reset we need to reinit the asic as GPU often endup in an
  533. * incoherent state.
  534. */
  535. atom_asic_init(rdev->mode_info.atom_context);
  536. rv515_mc_resume(rdev, &save);
  537. return 0;
  538. }
  539. int r600_gpu_reset(struct radeon_device *rdev)
  540. {
  541. return r600_gpu_soft_reset(rdev);
  542. }
  543. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  544. u32 num_backends,
  545. u32 backend_disable_mask)
  546. {
  547. u32 backend_map = 0;
  548. u32 enabled_backends_mask;
  549. u32 enabled_backends_count;
  550. u32 cur_pipe;
  551. u32 swizzle_pipe[R6XX_MAX_PIPES];
  552. u32 cur_backend;
  553. u32 i;
  554. if (num_tile_pipes > R6XX_MAX_PIPES)
  555. num_tile_pipes = R6XX_MAX_PIPES;
  556. if (num_tile_pipes < 1)
  557. num_tile_pipes = 1;
  558. if (num_backends > R6XX_MAX_BACKENDS)
  559. num_backends = R6XX_MAX_BACKENDS;
  560. if (num_backends < 1)
  561. num_backends = 1;
  562. enabled_backends_mask = 0;
  563. enabled_backends_count = 0;
  564. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  565. if (((backend_disable_mask >> i) & 1) == 0) {
  566. enabled_backends_mask |= (1 << i);
  567. ++enabled_backends_count;
  568. }
  569. if (enabled_backends_count == num_backends)
  570. break;
  571. }
  572. if (enabled_backends_count == 0) {
  573. enabled_backends_mask = 1;
  574. enabled_backends_count = 1;
  575. }
  576. if (enabled_backends_count != num_backends)
  577. num_backends = enabled_backends_count;
  578. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  579. switch (num_tile_pipes) {
  580. case 1:
  581. swizzle_pipe[0] = 0;
  582. break;
  583. case 2:
  584. swizzle_pipe[0] = 0;
  585. swizzle_pipe[1] = 1;
  586. break;
  587. case 3:
  588. swizzle_pipe[0] = 0;
  589. swizzle_pipe[1] = 1;
  590. swizzle_pipe[2] = 2;
  591. break;
  592. case 4:
  593. swizzle_pipe[0] = 0;
  594. swizzle_pipe[1] = 1;
  595. swizzle_pipe[2] = 2;
  596. swizzle_pipe[3] = 3;
  597. break;
  598. case 5:
  599. swizzle_pipe[0] = 0;
  600. swizzle_pipe[1] = 1;
  601. swizzle_pipe[2] = 2;
  602. swizzle_pipe[3] = 3;
  603. swizzle_pipe[4] = 4;
  604. break;
  605. case 6:
  606. swizzle_pipe[0] = 0;
  607. swizzle_pipe[1] = 2;
  608. swizzle_pipe[2] = 4;
  609. swizzle_pipe[3] = 5;
  610. swizzle_pipe[4] = 1;
  611. swizzle_pipe[5] = 3;
  612. break;
  613. case 7:
  614. swizzle_pipe[0] = 0;
  615. swizzle_pipe[1] = 2;
  616. swizzle_pipe[2] = 4;
  617. swizzle_pipe[3] = 6;
  618. swizzle_pipe[4] = 1;
  619. swizzle_pipe[5] = 3;
  620. swizzle_pipe[6] = 5;
  621. break;
  622. case 8:
  623. swizzle_pipe[0] = 0;
  624. swizzle_pipe[1] = 2;
  625. swizzle_pipe[2] = 4;
  626. swizzle_pipe[3] = 6;
  627. swizzle_pipe[4] = 1;
  628. swizzle_pipe[5] = 3;
  629. swizzle_pipe[6] = 5;
  630. swizzle_pipe[7] = 7;
  631. break;
  632. }
  633. cur_backend = 0;
  634. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  635. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  636. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  637. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  638. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  639. }
  640. return backend_map;
  641. }
  642. int r600_count_pipe_bits(uint32_t val)
  643. {
  644. int i, ret = 0;
  645. for (i = 0; i < 32; i++) {
  646. ret += val & 1;
  647. val >>= 1;
  648. }
  649. return ret;
  650. }
  651. void r600_gpu_init(struct radeon_device *rdev)
  652. {
  653. u32 tiling_config;
  654. u32 ramcfg;
  655. u32 tmp;
  656. int i, j;
  657. u32 sq_config;
  658. u32 sq_gpr_resource_mgmt_1 = 0;
  659. u32 sq_gpr_resource_mgmt_2 = 0;
  660. u32 sq_thread_resource_mgmt = 0;
  661. u32 sq_stack_resource_mgmt_1 = 0;
  662. u32 sq_stack_resource_mgmt_2 = 0;
  663. /* FIXME: implement */
  664. switch (rdev->family) {
  665. case CHIP_R600:
  666. rdev->config.r600.max_pipes = 4;
  667. rdev->config.r600.max_tile_pipes = 8;
  668. rdev->config.r600.max_simds = 4;
  669. rdev->config.r600.max_backends = 4;
  670. rdev->config.r600.max_gprs = 256;
  671. rdev->config.r600.max_threads = 192;
  672. rdev->config.r600.max_stack_entries = 256;
  673. rdev->config.r600.max_hw_contexts = 8;
  674. rdev->config.r600.max_gs_threads = 16;
  675. rdev->config.r600.sx_max_export_size = 128;
  676. rdev->config.r600.sx_max_export_pos_size = 16;
  677. rdev->config.r600.sx_max_export_smx_size = 128;
  678. rdev->config.r600.sq_num_cf_insts = 2;
  679. break;
  680. case CHIP_RV630:
  681. case CHIP_RV635:
  682. rdev->config.r600.max_pipes = 2;
  683. rdev->config.r600.max_tile_pipes = 2;
  684. rdev->config.r600.max_simds = 3;
  685. rdev->config.r600.max_backends = 1;
  686. rdev->config.r600.max_gprs = 128;
  687. rdev->config.r600.max_threads = 192;
  688. rdev->config.r600.max_stack_entries = 128;
  689. rdev->config.r600.max_hw_contexts = 8;
  690. rdev->config.r600.max_gs_threads = 4;
  691. rdev->config.r600.sx_max_export_size = 128;
  692. rdev->config.r600.sx_max_export_pos_size = 16;
  693. rdev->config.r600.sx_max_export_smx_size = 128;
  694. rdev->config.r600.sq_num_cf_insts = 2;
  695. break;
  696. case CHIP_RV610:
  697. case CHIP_RV620:
  698. case CHIP_RS780:
  699. case CHIP_RS880:
  700. rdev->config.r600.max_pipes = 1;
  701. rdev->config.r600.max_tile_pipes = 1;
  702. rdev->config.r600.max_simds = 2;
  703. rdev->config.r600.max_backends = 1;
  704. rdev->config.r600.max_gprs = 128;
  705. rdev->config.r600.max_threads = 192;
  706. rdev->config.r600.max_stack_entries = 128;
  707. rdev->config.r600.max_hw_contexts = 4;
  708. rdev->config.r600.max_gs_threads = 4;
  709. rdev->config.r600.sx_max_export_size = 128;
  710. rdev->config.r600.sx_max_export_pos_size = 16;
  711. rdev->config.r600.sx_max_export_smx_size = 128;
  712. rdev->config.r600.sq_num_cf_insts = 1;
  713. break;
  714. case CHIP_RV670:
  715. rdev->config.r600.max_pipes = 4;
  716. rdev->config.r600.max_tile_pipes = 4;
  717. rdev->config.r600.max_simds = 4;
  718. rdev->config.r600.max_backends = 4;
  719. rdev->config.r600.max_gprs = 192;
  720. rdev->config.r600.max_threads = 192;
  721. rdev->config.r600.max_stack_entries = 256;
  722. rdev->config.r600.max_hw_contexts = 8;
  723. rdev->config.r600.max_gs_threads = 16;
  724. rdev->config.r600.sx_max_export_size = 128;
  725. rdev->config.r600.sx_max_export_pos_size = 16;
  726. rdev->config.r600.sx_max_export_smx_size = 128;
  727. rdev->config.r600.sq_num_cf_insts = 2;
  728. break;
  729. default:
  730. break;
  731. }
  732. /* Initialize HDP */
  733. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  734. WREG32((0x2c14 + j), 0x00000000);
  735. WREG32((0x2c18 + j), 0x00000000);
  736. WREG32((0x2c1c + j), 0x00000000);
  737. WREG32((0x2c20 + j), 0x00000000);
  738. WREG32((0x2c24 + j), 0x00000000);
  739. }
  740. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  741. /* Setup tiling */
  742. tiling_config = 0;
  743. ramcfg = RREG32(RAMCFG);
  744. switch (rdev->config.r600.max_tile_pipes) {
  745. case 1:
  746. tiling_config |= PIPE_TILING(0);
  747. break;
  748. case 2:
  749. tiling_config |= PIPE_TILING(1);
  750. break;
  751. case 4:
  752. tiling_config |= PIPE_TILING(2);
  753. break;
  754. case 8:
  755. tiling_config |= PIPE_TILING(3);
  756. break;
  757. default:
  758. break;
  759. }
  760. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  761. tiling_config |= GROUP_SIZE(0);
  762. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  763. if (tmp > 3) {
  764. tiling_config |= ROW_TILING(3);
  765. tiling_config |= SAMPLE_SPLIT(3);
  766. } else {
  767. tiling_config |= ROW_TILING(tmp);
  768. tiling_config |= SAMPLE_SPLIT(tmp);
  769. }
  770. tiling_config |= BANK_SWAPS(1);
  771. tmp = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  772. rdev->config.r600.max_backends,
  773. (0xff << rdev->config.r600.max_backends) & 0xff);
  774. tiling_config |= BACKEND_MAP(tmp);
  775. WREG32(GB_TILING_CONFIG, tiling_config);
  776. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  777. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  778. tmp = BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  779. WREG32(CC_RB_BACKEND_DISABLE, tmp);
  780. /* Setup pipes */
  781. tmp = INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  782. tmp |= INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  783. WREG32(CC_GC_SHADER_PIPE_CONFIG, tmp);
  784. WREG32(GC_USER_SHADER_PIPE_CONFIG, tmp);
  785. tmp = R6XX_MAX_BACKENDS - r600_count_pipe_bits(tmp & INACTIVE_QD_PIPES_MASK);
  786. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  787. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  788. /* Setup some CP states */
  789. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  790. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  791. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  792. SYNC_WALKER | SYNC_ALIGNER));
  793. /* Setup various GPU states */
  794. if (rdev->family == CHIP_RV670)
  795. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  796. tmp = RREG32(SX_DEBUG_1);
  797. tmp |= SMX_EVENT_RELEASE;
  798. if ((rdev->family > CHIP_R600))
  799. tmp |= ENABLE_NEW_SMX_ADDRESS;
  800. WREG32(SX_DEBUG_1, tmp);
  801. if (((rdev->family) == CHIP_R600) ||
  802. ((rdev->family) == CHIP_RV630) ||
  803. ((rdev->family) == CHIP_RV610) ||
  804. ((rdev->family) == CHIP_RV620) ||
  805. ((rdev->family) == CHIP_RS780)) {
  806. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  807. } else {
  808. WREG32(DB_DEBUG, 0);
  809. }
  810. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  811. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  812. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  813. WREG32(VGT_NUM_INSTANCES, 0);
  814. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  815. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  816. tmp = RREG32(SQ_MS_FIFO_SIZES);
  817. if (((rdev->family) == CHIP_RV610) ||
  818. ((rdev->family) == CHIP_RV620) ||
  819. ((rdev->family) == CHIP_RS780)) {
  820. tmp = (CACHE_FIFO_SIZE(0xa) |
  821. FETCH_FIFO_HIWATER(0xa) |
  822. DONE_FIFO_HIWATER(0xe0) |
  823. ALU_UPDATE_FIFO_HIWATER(0x8));
  824. } else if (((rdev->family) == CHIP_R600) ||
  825. ((rdev->family) == CHIP_RV630)) {
  826. tmp &= ~DONE_FIFO_HIWATER(0xff);
  827. tmp |= DONE_FIFO_HIWATER(0x4);
  828. }
  829. WREG32(SQ_MS_FIFO_SIZES, tmp);
  830. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  831. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  832. */
  833. sq_config = RREG32(SQ_CONFIG);
  834. sq_config &= ~(PS_PRIO(3) |
  835. VS_PRIO(3) |
  836. GS_PRIO(3) |
  837. ES_PRIO(3));
  838. sq_config |= (DX9_CONSTS |
  839. VC_ENABLE |
  840. PS_PRIO(0) |
  841. VS_PRIO(1) |
  842. GS_PRIO(2) |
  843. ES_PRIO(3));
  844. if ((rdev->family) == CHIP_R600) {
  845. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  846. NUM_VS_GPRS(124) |
  847. NUM_CLAUSE_TEMP_GPRS(4));
  848. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  849. NUM_ES_GPRS(0));
  850. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  851. NUM_VS_THREADS(48) |
  852. NUM_GS_THREADS(4) |
  853. NUM_ES_THREADS(4));
  854. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  855. NUM_VS_STACK_ENTRIES(128));
  856. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  857. NUM_ES_STACK_ENTRIES(0));
  858. } else if (((rdev->family) == CHIP_RV610) ||
  859. ((rdev->family) == CHIP_RV620) ||
  860. ((rdev->family) == CHIP_RS780)) {
  861. /* no vertex cache */
  862. sq_config &= ~VC_ENABLE;
  863. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  864. NUM_VS_GPRS(44) |
  865. NUM_CLAUSE_TEMP_GPRS(2));
  866. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  867. NUM_ES_GPRS(17));
  868. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  869. NUM_VS_THREADS(78) |
  870. NUM_GS_THREADS(4) |
  871. NUM_ES_THREADS(31));
  872. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  873. NUM_VS_STACK_ENTRIES(40));
  874. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  875. NUM_ES_STACK_ENTRIES(16));
  876. } else if (((rdev->family) == CHIP_RV630) ||
  877. ((rdev->family) == CHIP_RV635)) {
  878. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  879. NUM_VS_GPRS(44) |
  880. NUM_CLAUSE_TEMP_GPRS(2));
  881. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  882. NUM_ES_GPRS(18));
  883. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  884. NUM_VS_THREADS(78) |
  885. NUM_GS_THREADS(4) |
  886. NUM_ES_THREADS(31));
  887. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  888. NUM_VS_STACK_ENTRIES(40));
  889. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  890. NUM_ES_STACK_ENTRIES(16));
  891. } else if ((rdev->family) == CHIP_RV670) {
  892. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  893. NUM_VS_GPRS(44) |
  894. NUM_CLAUSE_TEMP_GPRS(2));
  895. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  896. NUM_ES_GPRS(17));
  897. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  898. NUM_VS_THREADS(78) |
  899. NUM_GS_THREADS(4) |
  900. NUM_ES_THREADS(31));
  901. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  902. NUM_VS_STACK_ENTRIES(64));
  903. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  904. NUM_ES_STACK_ENTRIES(64));
  905. }
  906. WREG32(SQ_CONFIG, sq_config);
  907. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  908. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  909. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  910. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  911. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  912. if (((rdev->family) == CHIP_RV610) ||
  913. ((rdev->family) == CHIP_RV620) ||
  914. ((rdev->family) == CHIP_RS780)) {
  915. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  916. } else {
  917. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  918. }
  919. /* More default values. 2D/3D driver should adjust as needed */
  920. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  921. S1_X(0x4) | S1_Y(0xc)));
  922. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  923. S1_X(0x2) | S1_Y(0x2) |
  924. S2_X(0xa) | S2_Y(0x6) |
  925. S3_X(0x6) | S3_Y(0xa)));
  926. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  927. S1_X(0x4) | S1_Y(0xc) |
  928. S2_X(0x1) | S2_Y(0x6) |
  929. S3_X(0xa) | S3_Y(0xe)));
  930. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  931. S5_X(0x0) | S5_Y(0x0) |
  932. S6_X(0xb) | S6_Y(0x4) |
  933. S7_X(0x7) | S7_Y(0x8)));
  934. WREG32(VGT_STRMOUT_EN, 0);
  935. tmp = rdev->config.r600.max_pipes * 16;
  936. switch (rdev->family) {
  937. case CHIP_RV610:
  938. case CHIP_RS780:
  939. case CHIP_RV620:
  940. tmp += 32;
  941. break;
  942. case CHIP_RV670:
  943. tmp += 128;
  944. break;
  945. default:
  946. break;
  947. }
  948. if (tmp > 256) {
  949. tmp = 256;
  950. }
  951. WREG32(VGT_ES_PER_GS, 128);
  952. WREG32(VGT_GS_PER_ES, tmp);
  953. WREG32(VGT_GS_PER_VS, 2);
  954. WREG32(VGT_GS_VERTEX_REUSE, 16);
  955. /* more default values. 2D/3D driver should adjust as needed */
  956. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  957. WREG32(VGT_STRMOUT_EN, 0);
  958. WREG32(SX_MISC, 0);
  959. WREG32(PA_SC_MODE_CNTL, 0);
  960. WREG32(PA_SC_AA_CONFIG, 0);
  961. WREG32(PA_SC_LINE_STIPPLE, 0);
  962. WREG32(SPI_INPUT_Z, 0);
  963. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  964. WREG32(CB_COLOR7_FRAG, 0);
  965. /* Clear render buffer base addresses */
  966. WREG32(CB_COLOR0_BASE, 0);
  967. WREG32(CB_COLOR1_BASE, 0);
  968. WREG32(CB_COLOR2_BASE, 0);
  969. WREG32(CB_COLOR3_BASE, 0);
  970. WREG32(CB_COLOR4_BASE, 0);
  971. WREG32(CB_COLOR5_BASE, 0);
  972. WREG32(CB_COLOR6_BASE, 0);
  973. WREG32(CB_COLOR7_BASE, 0);
  974. WREG32(CB_COLOR7_FRAG, 0);
  975. switch (rdev->family) {
  976. case CHIP_RV610:
  977. case CHIP_RS780:
  978. case CHIP_RV620:
  979. tmp = TC_L2_SIZE(8);
  980. break;
  981. case CHIP_RV630:
  982. case CHIP_RV635:
  983. tmp = TC_L2_SIZE(4);
  984. break;
  985. case CHIP_R600:
  986. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  987. break;
  988. default:
  989. tmp = TC_L2_SIZE(0);
  990. break;
  991. }
  992. WREG32(TC_CNTL, tmp);
  993. tmp = RREG32(HDP_HOST_PATH_CNTL);
  994. WREG32(HDP_HOST_PATH_CNTL, tmp);
  995. tmp = RREG32(ARB_POP);
  996. tmp |= ENABLE_TC128;
  997. WREG32(ARB_POP, tmp);
  998. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  999. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1000. NUM_CLIP_SEQ(3)));
  1001. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1002. }
  1003. /*
  1004. * Indirect registers accessor
  1005. */
  1006. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1007. {
  1008. u32 r;
  1009. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1010. (void)RREG32(PCIE_PORT_INDEX);
  1011. r = RREG32(PCIE_PORT_DATA);
  1012. return r;
  1013. }
  1014. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1015. {
  1016. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1017. (void)RREG32(PCIE_PORT_INDEX);
  1018. WREG32(PCIE_PORT_DATA, (v));
  1019. (void)RREG32(PCIE_PORT_DATA);
  1020. }
  1021. /*
  1022. * CP & Ring
  1023. */
  1024. void r600_cp_stop(struct radeon_device *rdev)
  1025. {
  1026. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1027. }
  1028. int r600_cp_init_microcode(struct radeon_device *rdev)
  1029. {
  1030. struct platform_device *pdev;
  1031. const char *chip_name;
  1032. size_t pfp_req_size, me_req_size;
  1033. char fw_name[30];
  1034. int err;
  1035. DRM_DEBUG("\n");
  1036. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1037. err = IS_ERR(pdev);
  1038. if (err) {
  1039. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1040. return -EINVAL;
  1041. }
  1042. switch (rdev->family) {
  1043. case CHIP_R600: chip_name = "R600"; break;
  1044. case CHIP_RV610: chip_name = "RV610"; break;
  1045. case CHIP_RV630: chip_name = "RV630"; break;
  1046. case CHIP_RV620: chip_name = "RV620"; break;
  1047. case CHIP_RV635: chip_name = "RV635"; break;
  1048. case CHIP_RV670: chip_name = "RV670"; break;
  1049. case CHIP_RS780:
  1050. case CHIP_RS880: chip_name = "RS780"; break;
  1051. case CHIP_RV770: chip_name = "RV770"; break;
  1052. case CHIP_RV730:
  1053. case CHIP_RV740: chip_name = "RV730"; break;
  1054. case CHIP_RV710: chip_name = "RV710"; break;
  1055. default: BUG();
  1056. }
  1057. if (rdev->family >= CHIP_RV770) {
  1058. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1059. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1060. } else {
  1061. pfp_req_size = PFP_UCODE_SIZE * 4;
  1062. me_req_size = PM4_UCODE_SIZE * 12;
  1063. }
  1064. DRM_INFO("Loading %s CP Microcode\n", chip_name);
  1065. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1066. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1067. if (err)
  1068. goto out;
  1069. if (rdev->pfp_fw->size != pfp_req_size) {
  1070. printk(KERN_ERR
  1071. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1072. rdev->pfp_fw->size, fw_name);
  1073. err = -EINVAL;
  1074. goto out;
  1075. }
  1076. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1077. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1078. if (err)
  1079. goto out;
  1080. if (rdev->me_fw->size != me_req_size) {
  1081. printk(KERN_ERR
  1082. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1083. rdev->me_fw->size, fw_name);
  1084. err = -EINVAL;
  1085. }
  1086. out:
  1087. platform_device_unregister(pdev);
  1088. if (err) {
  1089. if (err != -EINVAL)
  1090. printk(KERN_ERR
  1091. "r600_cp: Failed to load firmware \"%s\"\n",
  1092. fw_name);
  1093. release_firmware(rdev->pfp_fw);
  1094. rdev->pfp_fw = NULL;
  1095. release_firmware(rdev->me_fw);
  1096. rdev->me_fw = NULL;
  1097. }
  1098. return err;
  1099. }
  1100. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1101. {
  1102. const __be32 *fw_data;
  1103. int i;
  1104. if (!rdev->me_fw || !rdev->pfp_fw)
  1105. return -EINVAL;
  1106. r600_cp_stop(rdev);
  1107. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1108. /* Reset cp */
  1109. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1110. RREG32(GRBM_SOFT_RESET);
  1111. mdelay(15);
  1112. WREG32(GRBM_SOFT_RESET, 0);
  1113. WREG32(CP_ME_RAM_WADDR, 0);
  1114. fw_data = (const __be32 *)rdev->me_fw->data;
  1115. WREG32(CP_ME_RAM_WADDR, 0);
  1116. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1117. WREG32(CP_ME_RAM_DATA,
  1118. be32_to_cpup(fw_data++));
  1119. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1120. WREG32(CP_PFP_UCODE_ADDR, 0);
  1121. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1122. WREG32(CP_PFP_UCODE_DATA,
  1123. be32_to_cpup(fw_data++));
  1124. WREG32(CP_PFP_UCODE_ADDR, 0);
  1125. WREG32(CP_ME_RAM_WADDR, 0);
  1126. WREG32(CP_ME_RAM_RADDR, 0);
  1127. return 0;
  1128. }
  1129. int r600_cp_start(struct radeon_device *rdev)
  1130. {
  1131. int r;
  1132. uint32_t cp_me;
  1133. r = radeon_ring_lock(rdev, 7);
  1134. if (r) {
  1135. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1136. return r;
  1137. }
  1138. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1139. radeon_ring_write(rdev, 0x1);
  1140. if (rdev->family < CHIP_RV770) {
  1141. radeon_ring_write(rdev, 0x3);
  1142. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1143. } else {
  1144. radeon_ring_write(rdev, 0x0);
  1145. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1146. }
  1147. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1148. radeon_ring_write(rdev, 0);
  1149. radeon_ring_write(rdev, 0);
  1150. radeon_ring_unlock_commit(rdev);
  1151. cp_me = 0xff;
  1152. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1153. return 0;
  1154. }
  1155. int r600_cp_resume(struct radeon_device *rdev)
  1156. {
  1157. u32 tmp;
  1158. u32 rb_bufsz;
  1159. int r;
  1160. /* Reset cp */
  1161. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1162. RREG32(GRBM_SOFT_RESET);
  1163. mdelay(15);
  1164. WREG32(GRBM_SOFT_RESET, 0);
  1165. /* Set ring buffer size */
  1166. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1167. #ifdef __BIG_ENDIAN
  1168. WREG32(CP_RB_CNTL, BUF_SWAP_32BIT | RB_NO_UPDATE |
  1169. (drm_order(4096/8) << 8) | rb_bufsz);
  1170. #else
  1171. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (drm_order(4096/8) << 8) | rb_bufsz);
  1172. #endif
  1173. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1174. /* Set the write pointer delay */
  1175. WREG32(CP_RB_WPTR_DELAY, 0);
  1176. /* Initialize the ring buffer's read and write pointers */
  1177. tmp = RREG32(CP_RB_CNTL);
  1178. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1179. WREG32(CP_RB_RPTR_WR, 0);
  1180. WREG32(CP_RB_WPTR, 0);
  1181. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1182. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1183. mdelay(1);
  1184. WREG32(CP_RB_CNTL, tmp);
  1185. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1186. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1187. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1188. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1189. r600_cp_start(rdev);
  1190. rdev->cp.ready = true;
  1191. r = radeon_ring_test(rdev);
  1192. if (r) {
  1193. rdev->cp.ready = false;
  1194. return r;
  1195. }
  1196. return 0;
  1197. }
  1198. void r600_cp_commit(struct radeon_device *rdev)
  1199. {
  1200. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1201. (void)RREG32(CP_RB_WPTR);
  1202. }
  1203. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1204. {
  1205. u32 rb_bufsz;
  1206. /* Align ring size */
  1207. rb_bufsz = drm_order(ring_size / 8);
  1208. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1209. rdev->cp.ring_size = ring_size;
  1210. rdev->cp.align_mask = 16 - 1;
  1211. }
  1212. /*
  1213. * GPU scratch registers helpers function.
  1214. */
  1215. void r600_scratch_init(struct radeon_device *rdev)
  1216. {
  1217. int i;
  1218. rdev->scratch.num_reg = 7;
  1219. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1220. rdev->scratch.free[i] = true;
  1221. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1222. }
  1223. }
  1224. int r600_ring_test(struct radeon_device *rdev)
  1225. {
  1226. uint32_t scratch;
  1227. uint32_t tmp = 0;
  1228. unsigned i;
  1229. int r;
  1230. r = radeon_scratch_get(rdev, &scratch);
  1231. if (r) {
  1232. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1233. return r;
  1234. }
  1235. WREG32(scratch, 0xCAFEDEAD);
  1236. r = radeon_ring_lock(rdev, 3);
  1237. if (r) {
  1238. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1239. radeon_scratch_free(rdev, scratch);
  1240. return r;
  1241. }
  1242. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1243. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1244. radeon_ring_write(rdev, 0xDEADBEEF);
  1245. radeon_ring_unlock_commit(rdev);
  1246. for (i = 0; i < rdev->usec_timeout; i++) {
  1247. tmp = RREG32(scratch);
  1248. if (tmp == 0xDEADBEEF)
  1249. break;
  1250. DRM_UDELAY(1);
  1251. }
  1252. if (i < rdev->usec_timeout) {
  1253. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1254. } else {
  1255. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1256. scratch, tmp);
  1257. r = -EINVAL;
  1258. }
  1259. radeon_scratch_free(rdev, scratch);
  1260. return r;
  1261. }
  1262. void r600_wb_disable(struct radeon_device *rdev)
  1263. {
  1264. WREG32(SCRATCH_UMSK, 0);
  1265. if (rdev->wb.wb_obj) {
  1266. radeon_object_kunmap(rdev->wb.wb_obj);
  1267. radeon_object_unpin(rdev->wb.wb_obj);
  1268. }
  1269. }
  1270. void r600_wb_fini(struct radeon_device *rdev)
  1271. {
  1272. r600_wb_disable(rdev);
  1273. if (rdev->wb.wb_obj) {
  1274. radeon_object_unref(&rdev->wb.wb_obj);
  1275. rdev->wb.wb = NULL;
  1276. rdev->wb.wb_obj = NULL;
  1277. }
  1278. }
  1279. int r600_wb_enable(struct radeon_device *rdev)
  1280. {
  1281. int r;
  1282. if (rdev->wb.wb_obj == NULL) {
  1283. r = radeon_object_create(rdev, NULL, 4096, true,
  1284. RADEON_GEM_DOMAIN_GTT, false, &rdev->wb.wb_obj);
  1285. if (r) {
  1286. dev_warn(rdev->dev, "failed to create WB buffer (%d).\n", r);
  1287. return r;
  1288. }
  1289. r = radeon_object_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1290. &rdev->wb.gpu_addr);
  1291. if (r) {
  1292. dev_warn(rdev->dev, "failed to pin WB buffer (%d).\n", r);
  1293. r600_wb_fini(rdev);
  1294. return r;
  1295. }
  1296. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1297. if (r) {
  1298. dev_warn(rdev->dev, "failed to map WB buffer (%d).\n", r);
  1299. r600_wb_fini(rdev);
  1300. return r;
  1301. }
  1302. }
  1303. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1304. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1305. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1306. WREG32(SCRATCH_UMSK, 0xff);
  1307. return 0;
  1308. }
  1309. void r600_fence_ring_emit(struct radeon_device *rdev,
  1310. struct radeon_fence *fence)
  1311. {
  1312. /* Emit fence sequence & fire IRQ */
  1313. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1314. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1315. radeon_ring_write(rdev, fence->seq);
  1316. }
  1317. int r600_copy_dma(struct radeon_device *rdev,
  1318. uint64_t src_offset,
  1319. uint64_t dst_offset,
  1320. unsigned num_pages,
  1321. struct radeon_fence *fence)
  1322. {
  1323. /* FIXME: implement */
  1324. return 0;
  1325. }
  1326. int r600_copy_blit(struct radeon_device *rdev,
  1327. uint64_t src_offset, uint64_t dst_offset,
  1328. unsigned num_pages, struct radeon_fence *fence)
  1329. {
  1330. r600_blit_prepare_copy(rdev, num_pages * 4096);
  1331. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * 4096);
  1332. r600_blit_done_copy(rdev, fence);
  1333. return 0;
  1334. }
  1335. int r600_irq_process(struct radeon_device *rdev)
  1336. {
  1337. /* FIXME: implement */
  1338. return 0;
  1339. }
  1340. int r600_irq_set(struct radeon_device *rdev)
  1341. {
  1342. /* FIXME: implement */
  1343. return 0;
  1344. }
  1345. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1346. uint32_t tiling_flags, uint32_t pitch,
  1347. uint32_t offset, uint32_t obj_size)
  1348. {
  1349. /* FIXME: implement */
  1350. return 0;
  1351. }
  1352. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1353. {
  1354. /* FIXME: implement */
  1355. }
  1356. bool r600_card_posted(struct radeon_device *rdev)
  1357. {
  1358. uint32_t reg;
  1359. /* first check CRTCs */
  1360. reg = RREG32(D1CRTC_CONTROL) |
  1361. RREG32(D2CRTC_CONTROL);
  1362. if (reg & CRTC_EN)
  1363. return true;
  1364. /* then check MEM_SIZE, in case the crtcs are off */
  1365. if (RREG32(CONFIG_MEMSIZE))
  1366. return true;
  1367. return false;
  1368. }
  1369. int r600_startup(struct radeon_device *rdev)
  1370. {
  1371. int r;
  1372. r600_mc_program(rdev);
  1373. if (rdev->flags & RADEON_IS_AGP) {
  1374. r600_agp_enable(rdev);
  1375. } else {
  1376. r = r600_pcie_gart_enable(rdev);
  1377. if (r)
  1378. return r;
  1379. }
  1380. r600_gpu_init(rdev);
  1381. r = radeon_object_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1382. &rdev->r600_blit.shader_gpu_addr);
  1383. if (r) {
  1384. DRM_ERROR("failed to pin blit object %d\n", r);
  1385. return r;
  1386. }
  1387. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1388. if (r)
  1389. return r;
  1390. r = r600_cp_load_microcode(rdev);
  1391. if (r)
  1392. return r;
  1393. r = r600_cp_resume(rdev);
  1394. if (r)
  1395. return r;
  1396. /* write back buffer are not vital so don't worry about failure */
  1397. r600_wb_enable(rdev);
  1398. return 0;
  1399. }
  1400. int r600_resume(struct radeon_device *rdev)
  1401. {
  1402. int r;
  1403. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1404. * posting will perform necessary task to bring back GPU into good
  1405. * shape.
  1406. */
  1407. /* post card */
  1408. atom_asic_init(rdev->mode_info.atom_context);
  1409. /* Initialize clocks */
  1410. r = radeon_clocks_init(rdev);
  1411. if (r) {
  1412. return r;
  1413. }
  1414. r = r600_startup(rdev);
  1415. if (r) {
  1416. DRM_ERROR("r600 startup failed on resume\n");
  1417. return r;
  1418. }
  1419. r = r600_ib_test(rdev);
  1420. if (r) {
  1421. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1422. return r;
  1423. }
  1424. return r;
  1425. }
  1426. int r600_suspend(struct radeon_device *rdev)
  1427. {
  1428. /* FIXME: we should wait for ring to be empty */
  1429. r600_cp_stop(rdev);
  1430. rdev->cp.ready = false;
  1431. r600_wb_disable(rdev);
  1432. r600_pcie_gart_disable(rdev);
  1433. /* unpin shaders bo */
  1434. radeon_object_unpin(rdev->r600_blit.shader_obj);
  1435. return 0;
  1436. }
  1437. /* Plan is to move initialization in that function and use
  1438. * helper function so that radeon_device_init pretty much
  1439. * do nothing more than calling asic specific function. This
  1440. * should also allow to remove a bunch of callback function
  1441. * like vram_info.
  1442. */
  1443. int r600_init(struct radeon_device *rdev)
  1444. {
  1445. int r;
  1446. r = radeon_dummy_page_init(rdev);
  1447. if (r)
  1448. return r;
  1449. if (r600_debugfs_mc_info_init(rdev)) {
  1450. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1451. }
  1452. /* This don't do much */
  1453. r = radeon_gem_init(rdev);
  1454. if (r)
  1455. return r;
  1456. /* Read BIOS */
  1457. if (!radeon_get_bios(rdev)) {
  1458. if (ASIC_IS_AVIVO(rdev))
  1459. return -EINVAL;
  1460. }
  1461. /* Must be an ATOMBIOS */
  1462. if (!rdev->is_atom_bios) {
  1463. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1464. return -EINVAL;
  1465. }
  1466. r = radeon_atombios_init(rdev);
  1467. if (r)
  1468. return r;
  1469. /* Post card if necessary */
  1470. if (!r600_card_posted(rdev) && rdev->bios) {
  1471. DRM_INFO("GPU not posted. posting now...\n");
  1472. atom_asic_init(rdev->mode_info.atom_context);
  1473. }
  1474. /* Initialize scratch registers */
  1475. r600_scratch_init(rdev);
  1476. /* Initialize surface registers */
  1477. radeon_surface_init(rdev);
  1478. radeon_get_clock_info(rdev->ddev);
  1479. r = radeon_clocks_init(rdev);
  1480. if (r)
  1481. return r;
  1482. /* Fence driver */
  1483. r = radeon_fence_driver_init(rdev);
  1484. if (r)
  1485. return r;
  1486. r = r600_mc_init(rdev);
  1487. if (r)
  1488. return r;
  1489. /* Memory manager */
  1490. r = radeon_object_init(rdev);
  1491. if (r)
  1492. return r;
  1493. rdev->cp.ring_obj = NULL;
  1494. r600_ring_init(rdev, 1024 * 1024);
  1495. if (!rdev->me_fw || !rdev->pfp_fw) {
  1496. r = r600_cp_init_microcode(rdev);
  1497. if (r) {
  1498. DRM_ERROR("Failed to load firmware!\n");
  1499. return r;
  1500. }
  1501. }
  1502. r = r600_pcie_gart_init(rdev);
  1503. if (r)
  1504. return r;
  1505. rdev->accel_working = true;
  1506. r = r600_blit_init(rdev);
  1507. if (r) {
  1508. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  1509. return r;
  1510. }
  1511. r = r600_startup(rdev);
  1512. if (r) {
  1513. r600_suspend(rdev);
  1514. r600_wb_fini(rdev);
  1515. radeon_ring_fini(rdev);
  1516. r600_pcie_gart_fini(rdev);
  1517. rdev->accel_working = false;
  1518. }
  1519. if (rdev->accel_working) {
  1520. r = radeon_ib_pool_init(rdev);
  1521. if (r) {
  1522. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  1523. rdev->accel_working = false;
  1524. }
  1525. r = r600_ib_test(rdev);
  1526. if (r) {
  1527. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1528. rdev->accel_working = false;
  1529. }
  1530. }
  1531. return 0;
  1532. }
  1533. void r600_fini(struct radeon_device *rdev)
  1534. {
  1535. /* Suspend operations */
  1536. r600_suspend(rdev);
  1537. r600_blit_fini(rdev);
  1538. radeon_ring_fini(rdev);
  1539. r600_wb_fini(rdev);
  1540. r600_pcie_gart_fini(rdev);
  1541. radeon_gem_fini(rdev);
  1542. radeon_fence_driver_fini(rdev);
  1543. radeon_clocks_fini(rdev);
  1544. if (rdev->flags & RADEON_IS_AGP)
  1545. radeon_agp_fini(rdev);
  1546. radeon_object_fini(rdev);
  1547. radeon_atombios_fini(rdev);
  1548. kfree(rdev->bios);
  1549. rdev->bios = NULL;
  1550. radeon_dummy_page_fini(rdev);
  1551. }
  1552. /*
  1553. * CS stuff
  1554. */
  1555. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1556. {
  1557. /* FIXME: implement */
  1558. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1559. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1560. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1561. radeon_ring_write(rdev, ib->length_dw);
  1562. }
  1563. int r600_ib_test(struct radeon_device *rdev)
  1564. {
  1565. struct radeon_ib *ib;
  1566. uint32_t scratch;
  1567. uint32_t tmp = 0;
  1568. unsigned i;
  1569. int r;
  1570. r = radeon_scratch_get(rdev, &scratch);
  1571. if (r) {
  1572. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1573. return r;
  1574. }
  1575. WREG32(scratch, 0xCAFEDEAD);
  1576. r = radeon_ib_get(rdev, &ib);
  1577. if (r) {
  1578. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1579. return r;
  1580. }
  1581. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1582. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1583. ib->ptr[2] = 0xDEADBEEF;
  1584. ib->ptr[3] = PACKET2(0);
  1585. ib->ptr[4] = PACKET2(0);
  1586. ib->ptr[5] = PACKET2(0);
  1587. ib->ptr[6] = PACKET2(0);
  1588. ib->ptr[7] = PACKET2(0);
  1589. ib->ptr[8] = PACKET2(0);
  1590. ib->ptr[9] = PACKET2(0);
  1591. ib->ptr[10] = PACKET2(0);
  1592. ib->ptr[11] = PACKET2(0);
  1593. ib->ptr[12] = PACKET2(0);
  1594. ib->ptr[13] = PACKET2(0);
  1595. ib->ptr[14] = PACKET2(0);
  1596. ib->ptr[15] = PACKET2(0);
  1597. ib->length_dw = 16;
  1598. r = radeon_ib_schedule(rdev, ib);
  1599. if (r) {
  1600. radeon_scratch_free(rdev, scratch);
  1601. radeon_ib_free(rdev, &ib);
  1602. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  1603. return r;
  1604. }
  1605. r = radeon_fence_wait(ib->fence, false);
  1606. if (r) {
  1607. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  1608. return r;
  1609. }
  1610. for (i = 0; i < rdev->usec_timeout; i++) {
  1611. tmp = RREG32(scratch);
  1612. if (tmp == 0xDEADBEEF)
  1613. break;
  1614. DRM_UDELAY(1);
  1615. }
  1616. if (i < rdev->usec_timeout) {
  1617. DRM_INFO("ib test succeeded in %u usecs\n", i);
  1618. } else {
  1619. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  1620. scratch, tmp);
  1621. r = -EINVAL;
  1622. }
  1623. radeon_scratch_free(rdev, scratch);
  1624. radeon_ib_free(rdev, &ib);
  1625. return r;
  1626. }
  1627. /*
  1628. * Debugfs info
  1629. */
  1630. #if defined(CONFIG_DEBUG_FS)
  1631. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1632. {
  1633. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1634. struct drm_device *dev = node->minor->dev;
  1635. struct radeon_device *rdev = dev->dev_private;
  1636. uint32_t rdp, wdp;
  1637. unsigned count, i, j;
  1638. radeon_ring_free_size(rdev);
  1639. rdp = RREG32(CP_RB_RPTR);
  1640. wdp = RREG32(CP_RB_WPTR);
  1641. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1642. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  1643. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1644. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1645. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1646. seq_printf(m, "%u dwords in ring\n", count);
  1647. for (j = 0; j <= count; j++) {
  1648. i = (rdp + j) & rdev->cp.ptr_mask;
  1649. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1650. }
  1651. return 0;
  1652. }
  1653. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  1654. {
  1655. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1656. struct drm_device *dev = node->minor->dev;
  1657. struct radeon_device *rdev = dev->dev_private;
  1658. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  1659. DREG32_SYS(m, rdev, VM_L2_STATUS);
  1660. return 0;
  1661. }
  1662. static struct drm_info_list r600_mc_info_list[] = {
  1663. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  1664. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  1665. };
  1666. #endif
  1667. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  1668. {
  1669. #if defined(CONFIG_DEBUG_FS)
  1670. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  1671. #else
  1672. return 0;
  1673. #endif
  1674. }