evergreen.c 128 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <drm/drmP.h>
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include <drm/radeon_drm.h>
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static const u32 crtc_offsets[6] =
  39. {
  40. EVERGREEN_CRTC0_REGISTER_OFFSET,
  41. EVERGREEN_CRTC1_REGISTER_OFFSET,
  42. EVERGREEN_CRTC2_REGISTER_OFFSET,
  43. EVERGREEN_CRTC3_REGISTER_OFFSET,
  44. EVERGREEN_CRTC4_REGISTER_OFFSET,
  45. EVERGREEN_CRTC5_REGISTER_OFFSET
  46. };
  47. static void evergreen_gpu_init(struct radeon_device *rdev);
  48. void evergreen_fini(struct radeon_device *rdev);
  49. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  50. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  51. int ring, u32 cp_int_cntl);
  52. void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  53. unsigned *bankh, unsigned *mtaspect,
  54. unsigned *tile_split)
  55. {
  56. *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  57. *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  58. *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  59. *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  60. switch (*bankw) {
  61. default:
  62. case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
  63. case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
  64. case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
  65. case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
  66. }
  67. switch (*bankh) {
  68. default:
  69. case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
  70. case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
  71. case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
  72. case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
  73. }
  74. switch (*mtaspect) {
  75. default:
  76. case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
  77. case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
  78. case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
  79. case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
  80. }
  81. }
  82. static int sumo_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  83. u32 cntl_reg, u32 status_reg)
  84. {
  85. int r, i;
  86. struct atom_clock_dividers dividers;
  87. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  88. clock, false, &dividers);
  89. if (r)
  90. return r;
  91. WREG32_P(cntl_reg, dividers.post_div, ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK));
  92. for (i = 0; i < 100; i++) {
  93. if (RREG32(status_reg) & DCLK_STATUS)
  94. break;
  95. mdelay(10);
  96. }
  97. if (i == 100)
  98. return -ETIMEDOUT;
  99. return 0;
  100. }
  101. int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  102. {
  103. int r = 0;
  104. u32 cg_scratch = RREG32(CG_SCRATCH1);
  105. r = sumo_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  106. if (r)
  107. goto done;
  108. cg_scratch &= 0xffff0000;
  109. cg_scratch |= vclk / 100; /* Mhz */
  110. r = sumo_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  111. if (r)
  112. goto done;
  113. cg_scratch &= 0x0000ffff;
  114. cg_scratch |= (dclk / 100) << 16; /* Mhz */
  115. done:
  116. WREG32(CG_SCRATCH1, cg_scratch);
  117. return r;
  118. }
  119. static int evergreen_uvd_calc_post_div(unsigned target_freq,
  120. unsigned vco_freq,
  121. unsigned *div)
  122. {
  123. /* target larger than vco frequency ? */
  124. if (vco_freq < target_freq)
  125. return -1; /* forget it */
  126. /* Fclk = Fvco / PDIV */
  127. *div = vco_freq / target_freq;
  128. /* we alway need a frequency less than or equal the target */
  129. if ((vco_freq / *div) > target_freq)
  130. *div += 1;
  131. /* dividers above 5 must be even */
  132. if (*div > 5 && *div % 2)
  133. *div += 1;
  134. /* out of range ? */
  135. if (*div >= 128)
  136. return -1; /* forget it */
  137. return vco_freq / *div;
  138. }
  139. static int evergreen_uvd_send_upll_ctlreq(struct radeon_device *rdev)
  140. {
  141. unsigned i;
  142. /* assert UPLL_CTLREQ */
  143. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_CTLREQ_MASK, ~UPLL_CTLREQ_MASK);
  144. /* wait for CTLACK and CTLACK2 to get asserted */
  145. for (i = 0; i < 100; ++i) {
  146. uint32_t mask = UPLL_CTLACK_MASK | UPLL_CTLACK2_MASK;
  147. if ((RREG32(CG_UPLL_FUNC_CNTL) & mask) == mask)
  148. break;
  149. mdelay(10);
  150. }
  151. if (i == 100)
  152. return -ETIMEDOUT;
  153. /* deassert UPLL_CTLREQ */
  154. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_CTLREQ_MASK);
  155. return 0;
  156. }
  157. int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  158. {
  159. /* start off with something large */
  160. int optimal_diff_score = 0x7FFFFFF;
  161. unsigned optimal_fb_div = 0, optimal_vclk_div = 0;
  162. unsigned optimal_dclk_div = 0, optimal_vco_freq = 0;
  163. unsigned vco_freq;
  164. int r;
  165. /* loop through vco from low to high */
  166. for (vco_freq = 125000; vco_freq <= 250000; vco_freq += 100) {
  167. unsigned fb_div = vco_freq / rdev->clock.spll.reference_freq * 16384;
  168. int calc_clk, diff_score, diff_vclk, diff_dclk;
  169. unsigned vclk_div, dclk_div;
  170. /* fb div out of range ? */
  171. if (fb_div > 0x03FFFFFF)
  172. break; /* it can oly get worse */
  173. /* calc vclk with current vco freq. */
  174. calc_clk = evergreen_uvd_calc_post_div(vclk, vco_freq, &vclk_div);
  175. if (calc_clk == -1)
  176. break; /* vco is too big, it has to stop. */
  177. diff_vclk = vclk - calc_clk;
  178. /* calc dclk with current vco freq. */
  179. calc_clk = evergreen_uvd_calc_post_div(dclk, vco_freq, &dclk_div);
  180. if (calc_clk == -1)
  181. break; /* vco is too big, it has to stop. */
  182. diff_dclk = dclk - calc_clk;
  183. /* determine if this vco setting is better than current optimal settings */
  184. diff_score = abs(diff_vclk) + abs(diff_dclk);
  185. if (diff_score < optimal_diff_score) {
  186. optimal_fb_div = fb_div;
  187. optimal_vclk_div = vclk_div;
  188. optimal_dclk_div = dclk_div;
  189. optimal_vco_freq = vco_freq;
  190. optimal_diff_score = diff_score;
  191. if (optimal_diff_score == 0)
  192. break; /* it can't get better than this */
  193. }
  194. }
  195. /* set VCO_MODE to 1 */
  196. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_VCO_MODE_MASK, ~UPLL_VCO_MODE_MASK);
  197. /* toggle UPLL_SLEEP to 1 then back to 0 */
  198. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  199. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_SLEEP_MASK);
  200. /* deassert UPLL_RESET */
  201. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  202. mdelay(1);
  203. /* bypass vclk and dclk with bclk */
  204. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  205. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  206. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  207. /* put PLL in bypass mode */
  208. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~UPLL_BYPASS_EN_MASK);
  209. r = evergreen_uvd_send_upll_ctlreq(rdev);
  210. if (r)
  211. return r;
  212. /* assert UPLL_RESET again */
  213. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  214. /* disable spread spectrum. */
  215. WREG32_P(CG_UPLL_SPREAD_SPECTRUM, 0, ~SSEN_MASK);
  216. /* set feedback divider */
  217. WREG32_P(CG_UPLL_FUNC_CNTL_3, UPLL_FB_DIV(optimal_fb_div), ~UPLL_FB_DIV_MASK);
  218. /* set ref divider to 0 */
  219. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_REF_DIV_MASK);
  220. if (optimal_vco_freq < 187500)
  221. WREG32_P(CG_UPLL_FUNC_CNTL_4, 0, ~UPLL_SPARE_ISPARE9);
  222. else
  223. WREG32_P(CG_UPLL_FUNC_CNTL_4, UPLL_SPARE_ISPARE9, ~UPLL_SPARE_ISPARE9);
  224. /* set PDIV_A and PDIV_B */
  225. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  226. UPLL_PDIV_A(optimal_vclk_div) | UPLL_PDIV_B(optimal_dclk_div),
  227. ~(UPLL_PDIV_A_MASK | UPLL_PDIV_B_MASK));
  228. /* give the PLL some time to settle */
  229. mdelay(15);
  230. /* deassert PLL_RESET */
  231. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  232. mdelay(15);
  233. /* switch from bypass mode to normal mode */
  234. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  235. r = evergreen_uvd_send_upll_ctlreq(rdev);
  236. if (r)
  237. return r;
  238. /* switch VCLK and DCLK selection */
  239. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  240. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  241. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  242. mdelay(100);
  243. return 0;
  244. }
  245. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  246. {
  247. u16 ctl, v;
  248. int err;
  249. err = pcie_capability_read_word(rdev->pdev, PCI_EXP_DEVCTL, &ctl);
  250. if (err)
  251. return;
  252. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  253. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  254. * to avoid hangs or perfomance issues
  255. */
  256. if ((v == 0) || (v == 6) || (v == 7)) {
  257. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  258. ctl |= (2 << 12);
  259. pcie_capability_write_word(rdev->pdev, PCI_EXP_DEVCTL, ctl);
  260. }
  261. }
  262. /**
  263. * dce4_wait_for_vblank - vblank wait asic callback.
  264. *
  265. * @rdev: radeon_device pointer
  266. * @crtc: crtc to wait for vblank on
  267. *
  268. * Wait for vblank on the requested crtc (evergreen+).
  269. */
  270. void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
  271. {
  272. int i;
  273. if (crtc >= rdev->num_crtc)
  274. return;
  275. if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN) {
  276. for (i = 0; i < rdev->usec_timeout; i++) {
  277. if (!(RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK))
  278. break;
  279. udelay(1);
  280. }
  281. for (i = 0; i < rdev->usec_timeout; i++) {
  282. if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
  283. break;
  284. udelay(1);
  285. }
  286. }
  287. }
  288. /**
  289. * radeon_irq_kms_pflip_irq_get - pre-pageflip callback.
  290. *
  291. * @rdev: radeon_device pointer
  292. * @crtc: crtc to prepare for pageflip on
  293. *
  294. * Pre-pageflip callback (evergreen+).
  295. * Enables the pageflip irq (vblank irq).
  296. */
  297. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  298. {
  299. /* enable the pflip int */
  300. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  301. }
  302. /**
  303. * evergreen_post_page_flip - pos-pageflip callback.
  304. *
  305. * @rdev: radeon_device pointer
  306. * @crtc: crtc to cleanup pageflip on
  307. *
  308. * Post-pageflip callback (evergreen+).
  309. * Disables the pageflip irq (vblank irq).
  310. */
  311. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  312. {
  313. /* disable the pflip int */
  314. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  315. }
  316. /**
  317. * evergreen_page_flip - pageflip callback.
  318. *
  319. * @rdev: radeon_device pointer
  320. * @crtc_id: crtc to cleanup pageflip on
  321. * @crtc_base: new address of the crtc (GPU MC address)
  322. *
  323. * Does the actual pageflip (evergreen+).
  324. * During vblank we take the crtc lock and wait for the update_pending
  325. * bit to go high, when it does, we release the lock, and allow the
  326. * double buffered update to take place.
  327. * Returns the current update pending status.
  328. */
  329. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  330. {
  331. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  332. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  333. int i;
  334. /* Lock the graphics update lock */
  335. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  336. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  337. /* update the scanout addresses */
  338. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  339. upper_32_bits(crtc_base));
  340. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  341. (u32)crtc_base);
  342. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  343. upper_32_bits(crtc_base));
  344. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  345. (u32)crtc_base);
  346. /* Wait for update_pending to go high. */
  347. for (i = 0; i < rdev->usec_timeout; i++) {
  348. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  349. break;
  350. udelay(1);
  351. }
  352. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  353. /* Unlock the lock, so double-buffering can take place inside vblank */
  354. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  355. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  356. /* Return current update_pending status: */
  357. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  358. }
  359. /* get temperature in millidegrees */
  360. int evergreen_get_temp(struct radeon_device *rdev)
  361. {
  362. u32 temp, toffset;
  363. int actual_temp = 0;
  364. if (rdev->family == CHIP_JUNIPER) {
  365. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  366. TOFFSET_SHIFT;
  367. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  368. TS0_ADC_DOUT_SHIFT;
  369. if (toffset & 0x100)
  370. actual_temp = temp / 2 - (0x200 - toffset);
  371. else
  372. actual_temp = temp / 2 + toffset;
  373. actual_temp = actual_temp * 1000;
  374. } else {
  375. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  376. ASIC_T_SHIFT;
  377. if (temp & 0x400)
  378. actual_temp = -256;
  379. else if (temp & 0x200)
  380. actual_temp = 255;
  381. else if (temp & 0x100) {
  382. actual_temp = temp & 0x1ff;
  383. actual_temp |= ~0x1ff;
  384. } else
  385. actual_temp = temp & 0xff;
  386. actual_temp = (actual_temp * 1000) / 2;
  387. }
  388. return actual_temp;
  389. }
  390. int sumo_get_temp(struct radeon_device *rdev)
  391. {
  392. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  393. int actual_temp = temp - 49;
  394. return actual_temp * 1000;
  395. }
  396. /**
  397. * sumo_pm_init_profile - Initialize power profiles callback.
  398. *
  399. * @rdev: radeon_device pointer
  400. *
  401. * Initialize the power states used in profile mode
  402. * (sumo, trinity, SI).
  403. * Used for profile mode only.
  404. */
  405. void sumo_pm_init_profile(struct radeon_device *rdev)
  406. {
  407. int idx;
  408. /* default */
  409. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  412. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  413. /* low,mid sh/mh */
  414. if (rdev->flags & RADEON_IS_MOBILITY)
  415. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  416. else
  417. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  418. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  419. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  420. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  421. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  422. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  423. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  424. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  425. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  426. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  427. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  428. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  429. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  430. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  431. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  432. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  433. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  434. /* high sh/mh */
  435. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  436. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  437. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  438. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  439. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  440. rdev->pm.power_state[idx].num_clock_modes - 1;
  441. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  442. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  443. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  444. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  445. rdev->pm.power_state[idx].num_clock_modes - 1;
  446. }
  447. /**
  448. * btc_pm_init_profile - Initialize power profiles callback.
  449. *
  450. * @rdev: radeon_device pointer
  451. *
  452. * Initialize the power states used in profile mode
  453. * (BTC, cayman).
  454. * Used for profile mode only.
  455. */
  456. void btc_pm_init_profile(struct radeon_device *rdev)
  457. {
  458. int idx;
  459. /* default */
  460. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  461. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  462. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  463. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  464. /* starting with BTC, there is one state that is used for both
  465. * MH and SH. Difference is that we always use the high clock index for
  466. * mclk.
  467. */
  468. if (rdev->flags & RADEON_IS_MOBILITY)
  469. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  470. else
  471. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  472. /* low sh */
  473. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  474. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  475. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  476. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  477. /* mid sh */
  478. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  479. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  480. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  481. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  482. /* high sh */
  483. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  484. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  485. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  486. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  487. /* low mh */
  488. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  489. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  490. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  491. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  492. /* mid mh */
  493. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  494. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  495. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  496. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  497. /* high mh */
  498. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  499. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  500. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  501. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  502. }
  503. /**
  504. * evergreen_pm_misc - set additional pm hw parameters callback.
  505. *
  506. * @rdev: radeon_device pointer
  507. *
  508. * Set non-clock parameters associated with a power state
  509. * (voltage, etc.) (evergreen+).
  510. */
  511. void evergreen_pm_misc(struct radeon_device *rdev)
  512. {
  513. int req_ps_idx = rdev->pm.requested_power_state_index;
  514. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  515. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  516. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  517. if (voltage->type == VOLTAGE_SW) {
  518. /* 0xff01 is a flag rather then an actual voltage */
  519. if (voltage->voltage == 0xff01)
  520. return;
  521. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  522. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  523. rdev->pm.current_vddc = voltage->voltage;
  524. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  525. }
  526. /* starting with BTC, there is one state that is used for both
  527. * MH and SH. Difference is that we always use the high clock index for
  528. * mclk and vddci.
  529. */
  530. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  531. (rdev->family >= CHIP_BARTS) &&
  532. rdev->pm.active_crtc_count &&
  533. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  534. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  535. voltage = &rdev->pm.power_state[req_ps_idx].
  536. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].voltage;
  537. /* 0xff01 is a flag rather then an actual voltage */
  538. if (voltage->vddci == 0xff01)
  539. return;
  540. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  541. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  542. rdev->pm.current_vddci = voltage->vddci;
  543. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  544. }
  545. }
  546. }
  547. /**
  548. * evergreen_pm_prepare - pre-power state change callback.
  549. *
  550. * @rdev: radeon_device pointer
  551. *
  552. * Prepare for a power state change (evergreen+).
  553. */
  554. void evergreen_pm_prepare(struct radeon_device *rdev)
  555. {
  556. struct drm_device *ddev = rdev->ddev;
  557. struct drm_crtc *crtc;
  558. struct radeon_crtc *radeon_crtc;
  559. u32 tmp;
  560. /* disable any active CRTCs */
  561. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  562. radeon_crtc = to_radeon_crtc(crtc);
  563. if (radeon_crtc->enabled) {
  564. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  565. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  566. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  567. }
  568. }
  569. }
  570. /**
  571. * evergreen_pm_finish - post-power state change callback.
  572. *
  573. * @rdev: radeon_device pointer
  574. *
  575. * Clean up after a power state change (evergreen+).
  576. */
  577. void evergreen_pm_finish(struct radeon_device *rdev)
  578. {
  579. struct drm_device *ddev = rdev->ddev;
  580. struct drm_crtc *crtc;
  581. struct radeon_crtc *radeon_crtc;
  582. u32 tmp;
  583. /* enable any active CRTCs */
  584. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  585. radeon_crtc = to_radeon_crtc(crtc);
  586. if (radeon_crtc->enabled) {
  587. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  588. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  589. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  590. }
  591. }
  592. }
  593. /**
  594. * evergreen_hpd_sense - hpd sense callback.
  595. *
  596. * @rdev: radeon_device pointer
  597. * @hpd: hpd (hotplug detect) pin
  598. *
  599. * Checks if a digital monitor is connected (evergreen+).
  600. * Returns true if connected, false if not connected.
  601. */
  602. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  603. {
  604. bool connected = false;
  605. switch (hpd) {
  606. case RADEON_HPD_1:
  607. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  608. connected = true;
  609. break;
  610. case RADEON_HPD_2:
  611. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  612. connected = true;
  613. break;
  614. case RADEON_HPD_3:
  615. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  616. connected = true;
  617. break;
  618. case RADEON_HPD_4:
  619. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  620. connected = true;
  621. break;
  622. case RADEON_HPD_5:
  623. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  624. connected = true;
  625. break;
  626. case RADEON_HPD_6:
  627. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  628. connected = true;
  629. break;
  630. default:
  631. break;
  632. }
  633. return connected;
  634. }
  635. /**
  636. * evergreen_hpd_set_polarity - hpd set polarity callback.
  637. *
  638. * @rdev: radeon_device pointer
  639. * @hpd: hpd (hotplug detect) pin
  640. *
  641. * Set the polarity of the hpd pin (evergreen+).
  642. */
  643. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  644. enum radeon_hpd_id hpd)
  645. {
  646. u32 tmp;
  647. bool connected = evergreen_hpd_sense(rdev, hpd);
  648. switch (hpd) {
  649. case RADEON_HPD_1:
  650. tmp = RREG32(DC_HPD1_INT_CONTROL);
  651. if (connected)
  652. tmp &= ~DC_HPDx_INT_POLARITY;
  653. else
  654. tmp |= DC_HPDx_INT_POLARITY;
  655. WREG32(DC_HPD1_INT_CONTROL, tmp);
  656. break;
  657. case RADEON_HPD_2:
  658. tmp = RREG32(DC_HPD2_INT_CONTROL);
  659. if (connected)
  660. tmp &= ~DC_HPDx_INT_POLARITY;
  661. else
  662. tmp |= DC_HPDx_INT_POLARITY;
  663. WREG32(DC_HPD2_INT_CONTROL, tmp);
  664. break;
  665. case RADEON_HPD_3:
  666. tmp = RREG32(DC_HPD3_INT_CONTROL);
  667. if (connected)
  668. tmp &= ~DC_HPDx_INT_POLARITY;
  669. else
  670. tmp |= DC_HPDx_INT_POLARITY;
  671. WREG32(DC_HPD3_INT_CONTROL, tmp);
  672. break;
  673. case RADEON_HPD_4:
  674. tmp = RREG32(DC_HPD4_INT_CONTROL);
  675. if (connected)
  676. tmp &= ~DC_HPDx_INT_POLARITY;
  677. else
  678. tmp |= DC_HPDx_INT_POLARITY;
  679. WREG32(DC_HPD4_INT_CONTROL, tmp);
  680. break;
  681. case RADEON_HPD_5:
  682. tmp = RREG32(DC_HPD5_INT_CONTROL);
  683. if (connected)
  684. tmp &= ~DC_HPDx_INT_POLARITY;
  685. else
  686. tmp |= DC_HPDx_INT_POLARITY;
  687. WREG32(DC_HPD5_INT_CONTROL, tmp);
  688. break;
  689. case RADEON_HPD_6:
  690. tmp = RREG32(DC_HPD6_INT_CONTROL);
  691. if (connected)
  692. tmp &= ~DC_HPDx_INT_POLARITY;
  693. else
  694. tmp |= DC_HPDx_INT_POLARITY;
  695. WREG32(DC_HPD6_INT_CONTROL, tmp);
  696. break;
  697. default:
  698. break;
  699. }
  700. }
  701. /**
  702. * evergreen_hpd_init - hpd setup callback.
  703. *
  704. * @rdev: radeon_device pointer
  705. *
  706. * Setup the hpd pins used by the card (evergreen+).
  707. * Enable the pin, set the polarity, and enable the hpd interrupts.
  708. */
  709. void evergreen_hpd_init(struct radeon_device *rdev)
  710. {
  711. struct drm_device *dev = rdev->ddev;
  712. struct drm_connector *connector;
  713. unsigned enabled = 0;
  714. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  715. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  716. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  717. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  718. switch (radeon_connector->hpd.hpd) {
  719. case RADEON_HPD_1:
  720. WREG32(DC_HPD1_CONTROL, tmp);
  721. break;
  722. case RADEON_HPD_2:
  723. WREG32(DC_HPD2_CONTROL, tmp);
  724. break;
  725. case RADEON_HPD_3:
  726. WREG32(DC_HPD3_CONTROL, tmp);
  727. break;
  728. case RADEON_HPD_4:
  729. WREG32(DC_HPD4_CONTROL, tmp);
  730. break;
  731. case RADEON_HPD_5:
  732. WREG32(DC_HPD5_CONTROL, tmp);
  733. break;
  734. case RADEON_HPD_6:
  735. WREG32(DC_HPD6_CONTROL, tmp);
  736. break;
  737. default:
  738. break;
  739. }
  740. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  741. enabled |= 1 << radeon_connector->hpd.hpd;
  742. }
  743. radeon_irq_kms_enable_hpd(rdev, enabled);
  744. }
  745. /**
  746. * evergreen_hpd_fini - hpd tear down callback.
  747. *
  748. * @rdev: radeon_device pointer
  749. *
  750. * Tear down the hpd pins used by the card (evergreen+).
  751. * Disable the hpd interrupts.
  752. */
  753. void evergreen_hpd_fini(struct radeon_device *rdev)
  754. {
  755. struct drm_device *dev = rdev->ddev;
  756. struct drm_connector *connector;
  757. unsigned disabled = 0;
  758. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  759. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  760. switch (radeon_connector->hpd.hpd) {
  761. case RADEON_HPD_1:
  762. WREG32(DC_HPD1_CONTROL, 0);
  763. break;
  764. case RADEON_HPD_2:
  765. WREG32(DC_HPD2_CONTROL, 0);
  766. break;
  767. case RADEON_HPD_3:
  768. WREG32(DC_HPD3_CONTROL, 0);
  769. break;
  770. case RADEON_HPD_4:
  771. WREG32(DC_HPD4_CONTROL, 0);
  772. break;
  773. case RADEON_HPD_5:
  774. WREG32(DC_HPD5_CONTROL, 0);
  775. break;
  776. case RADEON_HPD_6:
  777. WREG32(DC_HPD6_CONTROL, 0);
  778. break;
  779. default:
  780. break;
  781. }
  782. disabled |= 1 << radeon_connector->hpd.hpd;
  783. }
  784. radeon_irq_kms_disable_hpd(rdev, disabled);
  785. }
  786. /* watermark setup */
  787. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  788. struct radeon_crtc *radeon_crtc,
  789. struct drm_display_mode *mode,
  790. struct drm_display_mode *other_mode)
  791. {
  792. u32 tmp;
  793. /*
  794. * Line Buffer Setup
  795. * There are 3 line buffers, each one shared by 2 display controllers.
  796. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  797. * the display controllers. The paritioning is done via one of four
  798. * preset allocations specified in bits 2:0:
  799. * first display controller
  800. * 0 - first half of lb (3840 * 2)
  801. * 1 - first 3/4 of lb (5760 * 2)
  802. * 2 - whole lb (7680 * 2), other crtc must be disabled
  803. * 3 - first 1/4 of lb (1920 * 2)
  804. * second display controller
  805. * 4 - second half of lb (3840 * 2)
  806. * 5 - second 3/4 of lb (5760 * 2)
  807. * 6 - whole lb (7680 * 2), other crtc must be disabled
  808. * 7 - last 1/4 of lb (1920 * 2)
  809. */
  810. /* this can get tricky if we have two large displays on a paired group
  811. * of crtcs. Ideally for multiple large displays we'd assign them to
  812. * non-linked crtcs for maximum line buffer allocation.
  813. */
  814. if (radeon_crtc->base.enabled && mode) {
  815. if (other_mode)
  816. tmp = 0; /* 1/2 */
  817. else
  818. tmp = 2; /* whole */
  819. } else
  820. tmp = 0;
  821. /* second controller of the pair uses second half of the lb */
  822. if (radeon_crtc->crtc_id % 2)
  823. tmp += 4;
  824. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  825. if (radeon_crtc->base.enabled && mode) {
  826. switch (tmp) {
  827. case 0:
  828. case 4:
  829. default:
  830. if (ASIC_IS_DCE5(rdev))
  831. return 4096 * 2;
  832. else
  833. return 3840 * 2;
  834. case 1:
  835. case 5:
  836. if (ASIC_IS_DCE5(rdev))
  837. return 6144 * 2;
  838. else
  839. return 5760 * 2;
  840. case 2:
  841. case 6:
  842. if (ASIC_IS_DCE5(rdev))
  843. return 8192 * 2;
  844. else
  845. return 7680 * 2;
  846. case 3:
  847. case 7:
  848. if (ASIC_IS_DCE5(rdev))
  849. return 2048 * 2;
  850. else
  851. return 1920 * 2;
  852. }
  853. }
  854. /* controller not enabled, so no lb used */
  855. return 0;
  856. }
  857. u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  858. {
  859. u32 tmp = RREG32(MC_SHARED_CHMAP);
  860. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  861. case 0:
  862. default:
  863. return 1;
  864. case 1:
  865. return 2;
  866. case 2:
  867. return 4;
  868. case 3:
  869. return 8;
  870. }
  871. }
  872. struct evergreen_wm_params {
  873. u32 dram_channels; /* number of dram channels */
  874. u32 yclk; /* bandwidth per dram data pin in kHz */
  875. u32 sclk; /* engine clock in kHz */
  876. u32 disp_clk; /* display clock in kHz */
  877. u32 src_width; /* viewport width */
  878. u32 active_time; /* active display time in ns */
  879. u32 blank_time; /* blank time in ns */
  880. bool interlaced; /* mode is interlaced */
  881. fixed20_12 vsc; /* vertical scale ratio */
  882. u32 num_heads; /* number of active crtcs */
  883. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  884. u32 lb_size; /* line buffer allocated to pipe */
  885. u32 vtaps; /* vertical scaler taps */
  886. };
  887. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  888. {
  889. /* Calculate DRAM Bandwidth and the part allocated to display. */
  890. fixed20_12 dram_efficiency; /* 0.7 */
  891. fixed20_12 yclk, dram_channels, bandwidth;
  892. fixed20_12 a;
  893. a.full = dfixed_const(1000);
  894. yclk.full = dfixed_const(wm->yclk);
  895. yclk.full = dfixed_div(yclk, a);
  896. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  897. a.full = dfixed_const(10);
  898. dram_efficiency.full = dfixed_const(7);
  899. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  900. bandwidth.full = dfixed_mul(dram_channels, yclk);
  901. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  902. return dfixed_trunc(bandwidth);
  903. }
  904. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  905. {
  906. /* Calculate DRAM Bandwidth and the part allocated to display. */
  907. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  908. fixed20_12 yclk, dram_channels, bandwidth;
  909. fixed20_12 a;
  910. a.full = dfixed_const(1000);
  911. yclk.full = dfixed_const(wm->yclk);
  912. yclk.full = dfixed_div(yclk, a);
  913. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  914. a.full = dfixed_const(10);
  915. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  916. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  917. bandwidth.full = dfixed_mul(dram_channels, yclk);
  918. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  919. return dfixed_trunc(bandwidth);
  920. }
  921. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  922. {
  923. /* Calculate the display Data return Bandwidth */
  924. fixed20_12 return_efficiency; /* 0.8 */
  925. fixed20_12 sclk, bandwidth;
  926. fixed20_12 a;
  927. a.full = dfixed_const(1000);
  928. sclk.full = dfixed_const(wm->sclk);
  929. sclk.full = dfixed_div(sclk, a);
  930. a.full = dfixed_const(10);
  931. return_efficiency.full = dfixed_const(8);
  932. return_efficiency.full = dfixed_div(return_efficiency, a);
  933. a.full = dfixed_const(32);
  934. bandwidth.full = dfixed_mul(a, sclk);
  935. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  936. return dfixed_trunc(bandwidth);
  937. }
  938. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  939. {
  940. /* Calculate the DMIF Request Bandwidth */
  941. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  942. fixed20_12 disp_clk, bandwidth;
  943. fixed20_12 a;
  944. a.full = dfixed_const(1000);
  945. disp_clk.full = dfixed_const(wm->disp_clk);
  946. disp_clk.full = dfixed_div(disp_clk, a);
  947. a.full = dfixed_const(10);
  948. disp_clk_request_efficiency.full = dfixed_const(8);
  949. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  950. a.full = dfixed_const(32);
  951. bandwidth.full = dfixed_mul(a, disp_clk);
  952. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  953. return dfixed_trunc(bandwidth);
  954. }
  955. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  956. {
  957. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  958. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  959. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  960. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  961. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  962. }
  963. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  964. {
  965. /* Calculate the display mode Average Bandwidth
  966. * DisplayMode should contain the source and destination dimensions,
  967. * timing, etc.
  968. */
  969. fixed20_12 bpp;
  970. fixed20_12 line_time;
  971. fixed20_12 src_width;
  972. fixed20_12 bandwidth;
  973. fixed20_12 a;
  974. a.full = dfixed_const(1000);
  975. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  976. line_time.full = dfixed_div(line_time, a);
  977. bpp.full = dfixed_const(wm->bytes_per_pixel);
  978. src_width.full = dfixed_const(wm->src_width);
  979. bandwidth.full = dfixed_mul(src_width, bpp);
  980. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  981. bandwidth.full = dfixed_div(bandwidth, line_time);
  982. return dfixed_trunc(bandwidth);
  983. }
  984. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  985. {
  986. /* First calcualte the latency in ns */
  987. u32 mc_latency = 2000; /* 2000 ns. */
  988. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  989. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  990. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  991. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  992. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  993. (wm->num_heads * cursor_line_pair_return_time);
  994. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  995. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  996. fixed20_12 a, b, c;
  997. if (wm->num_heads == 0)
  998. return 0;
  999. a.full = dfixed_const(2);
  1000. b.full = dfixed_const(1);
  1001. if ((wm->vsc.full > a.full) ||
  1002. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  1003. (wm->vtaps >= 5) ||
  1004. ((wm->vsc.full >= a.full) && wm->interlaced))
  1005. max_src_lines_per_dst_line = 4;
  1006. else
  1007. max_src_lines_per_dst_line = 2;
  1008. a.full = dfixed_const(available_bandwidth);
  1009. b.full = dfixed_const(wm->num_heads);
  1010. a.full = dfixed_div(a, b);
  1011. b.full = dfixed_const(1000);
  1012. c.full = dfixed_const(wm->disp_clk);
  1013. b.full = dfixed_div(c, b);
  1014. c.full = dfixed_const(wm->bytes_per_pixel);
  1015. b.full = dfixed_mul(b, c);
  1016. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  1017. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1018. b.full = dfixed_const(1000);
  1019. c.full = dfixed_const(lb_fill_bw);
  1020. b.full = dfixed_div(c, b);
  1021. a.full = dfixed_div(a, b);
  1022. line_fill_time = dfixed_trunc(a);
  1023. if (line_fill_time < wm->active_time)
  1024. return latency;
  1025. else
  1026. return latency + (line_fill_time - wm->active_time);
  1027. }
  1028. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  1029. {
  1030. if (evergreen_average_bandwidth(wm) <=
  1031. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  1032. return true;
  1033. else
  1034. return false;
  1035. };
  1036. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  1037. {
  1038. if (evergreen_average_bandwidth(wm) <=
  1039. (evergreen_available_bandwidth(wm) / wm->num_heads))
  1040. return true;
  1041. else
  1042. return false;
  1043. };
  1044. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  1045. {
  1046. u32 lb_partitions = wm->lb_size / wm->src_width;
  1047. u32 line_time = wm->active_time + wm->blank_time;
  1048. u32 latency_tolerant_lines;
  1049. u32 latency_hiding;
  1050. fixed20_12 a;
  1051. a.full = dfixed_const(1);
  1052. if (wm->vsc.full > a.full)
  1053. latency_tolerant_lines = 1;
  1054. else {
  1055. if (lb_partitions <= (wm->vtaps + 1))
  1056. latency_tolerant_lines = 1;
  1057. else
  1058. latency_tolerant_lines = 2;
  1059. }
  1060. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1061. if (evergreen_latency_watermark(wm) <= latency_hiding)
  1062. return true;
  1063. else
  1064. return false;
  1065. }
  1066. static void evergreen_program_watermarks(struct radeon_device *rdev,
  1067. struct radeon_crtc *radeon_crtc,
  1068. u32 lb_size, u32 num_heads)
  1069. {
  1070. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  1071. struct evergreen_wm_params wm;
  1072. u32 pixel_period;
  1073. u32 line_time = 0;
  1074. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1075. u32 priority_a_mark = 0, priority_b_mark = 0;
  1076. u32 priority_a_cnt = PRIORITY_OFF;
  1077. u32 priority_b_cnt = PRIORITY_OFF;
  1078. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  1079. u32 tmp, arb_control3;
  1080. fixed20_12 a, b, c;
  1081. if (radeon_crtc->base.enabled && num_heads && mode) {
  1082. pixel_period = 1000000 / (u32)mode->clock;
  1083. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1084. priority_a_cnt = 0;
  1085. priority_b_cnt = 0;
  1086. wm.yclk = rdev->pm.current_mclk * 10;
  1087. wm.sclk = rdev->pm.current_sclk * 10;
  1088. wm.disp_clk = mode->clock;
  1089. wm.src_width = mode->crtc_hdisplay;
  1090. wm.active_time = mode->crtc_hdisplay * pixel_period;
  1091. wm.blank_time = line_time - wm.active_time;
  1092. wm.interlaced = false;
  1093. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1094. wm.interlaced = true;
  1095. wm.vsc = radeon_crtc->vsc;
  1096. wm.vtaps = 1;
  1097. if (radeon_crtc->rmx_type != RMX_OFF)
  1098. wm.vtaps = 2;
  1099. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1100. wm.lb_size = lb_size;
  1101. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  1102. wm.num_heads = num_heads;
  1103. /* set for high clocks */
  1104. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  1105. /* set for low clocks */
  1106. /* wm.yclk = low clk; wm.sclk = low clk */
  1107. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  1108. /* possibly force display priority to high */
  1109. /* should really do this at mode validation time... */
  1110. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  1111. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  1112. !evergreen_check_latency_hiding(&wm) ||
  1113. (rdev->disp_priority == 2)) {
  1114. DRM_DEBUG_KMS("force priority to high\n");
  1115. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  1116. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  1117. }
  1118. a.full = dfixed_const(1000);
  1119. b.full = dfixed_const(mode->clock);
  1120. b.full = dfixed_div(b, a);
  1121. c.full = dfixed_const(latency_watermark_a);
  1122. c.full = dfixed_mul(c, b);
  1123. c.full = dfixed_mul(c, radeon_crtc->hsc);
  1124. c.full = dfixed_div(c, a);
  1125. a.full = dfixed_const(16);
  1126. c.full = dfixed_div(c, a);
  1127. priority_a_mark = dfixed_trunc(c);
  1128. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  1129. a.full = dfixed_const(1000);
  1130. b.full = dfixed_const(mode->clock);
  1131. b.full = dfixed_div(b, a);
  1132. c.full = dfixed_const(latency_watermark_b);
  1133. c.full = dfixed_mul(c, b);
  1134. c.full = dfixed_mul(c, radeon_crtc->hsc);
  1135. c.full = dfixed_div(c, a);
  1136. a.full = dfixed_const(16);
  1137. c.full = dfixed_div(c, a);
  1138. priority_b_mark = dfixed_trunc(c);
  1139. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  1140. }
  1141. /* select wm A */
  1142. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  1143. tmp = arb_control3;
  1144. tmp &= ~LATENCY_WATERMARK_MASK(3);
  1145. tmp |= LATENCY_WATERMARK_MASK(1);
  1146. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  1147. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  1148. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  1149. LATENCY_HIGH_WATERMARK(line_time)));
  1150. /* select wm B */
  1151. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  1152. tmp &= ~LATENCY_WATERMARK_MASK(3);
  1153. tmp |= LATENCY_WATERMARK_MASK(2);
  1154. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  1155. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  1156. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  1157. LATENCY_HIGH_WATERMARK(line_time)));
  1158. /* restore original selection */
  1159. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  1160. /* write the priority marks */
  1161. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  1162. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  1163. }
  1164. /**
  1165. * evergreen_bandwidth_update - update display watermarks callback.
  1166. *
  1167. * @rdev: radeon_device pointer
  1168. *
  1169. * Update the display watermarks based on the requested mode(s)
  1170. * (evergreen+).
  1171. */
  1172. void evergreen_bandwidth_update(struct radeon_device *rdev)
  1173. {
  1174. struct drm_display_mode *mode0 = NULL;
  1175. struct drm_display_mode *mode1 = NULL;
  1176. u32 num_heads = 0, lb_size;
  1177. int i;
  1178. radeon_update_display_priority(rdev);
  1179. for (i = 0; i < rdev->num_crtc; i++) {
  1180. if (rdev->mode_info.crtcs[i]->base.enabled)
  1181. num_heads++;
  1182. }
  1183. for (i = 0; i < rdev->num_crtc; i += 2) {
  1184. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  1185. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  1186. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  1187. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  1188. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  1189. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  1190. }
  1191. }
  1192. /**
  1193. * evergreen_mc_wait_for_idle - wait for MC idle callback.
  1194. *
  1195. * @rdev: radeon_device pointer
  1196. *
  1197. * Wait for the MC (memory controller) to be idle.
  1198. * (evergreen+).
  1199. * Returns 0 if the MC is idle, -1 if not.
  1200. */
  1201. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  1202. {
  1203. unsigned i;
  1204. u32 tmp;
  1205. for (i = 0; i < rdev->usec_timeout; i++) {
  1206. /* read MC_STATUS */
  1207. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  1208. if (!tmp)
  1209. return 0;
  1210. udelay(1);
  1211. }
  1212. return -1;
  1213. }
  1214. /*
  1215. * GART
  1216. */
  1217. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  1218. {
  1219. unsigned i;
  1220. u32 tmp;
  1221. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1222. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  1223. for (i = 0; i < rdev->usec_timeout; i++) {
  1224. /* read MC_STATUS */
  1225. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  1226. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  1227. if (tmp == 2) {
  1228. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  1229. return;
  1230. }
  1231. if (tmp) {
  1232. return;
  1233. }
  1234. udelay(1);
  1235. }
  1236. }
  1237. static int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  1238. {
  1239. u32 tmp;
  1240. int r;
  1241. if (rdev->gart.robj == NULL) {
  1242. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1243. return -EINVAL;
  1244. }
  1245. r = radeon_gart_table_vram_pin(rdev);
  1246. if (r)
  1247. return r;
  1248. radeon_gart_restore(rdev);
  1249. /* Setup L2 cache */
  1250. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1251. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1252. EFFECTIVE_L2_QUEUE_SIZE(7));
  1253. WREG32(VM_L2_CNTL2, 0);
  1254. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1255. /* Setup TLB control */
  1256. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1257. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1258. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1259. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1260. if (rdev->flags & RADEON_IS_IGP) {
  1261. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  1262. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  1263. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  1264. } else {
  1265. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1266. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1267. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1268. if ((rdev->family == CHIP_JUNIPER) ||
  1269. (rdev->family == CHIP_CYPRESS) ||
  1270. (rdev->family == CHIP_HEMLOCK) ||
  1271. (rdev->family == CHIP_BARTS))
  1272. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  1273. }
  1274. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1275. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1276. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1277. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1278. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1279. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1280. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1281. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1282. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1283. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1284. (u32)(rdev->dummy_page.addr >> 12));
  1285. WREG32(VM_CONTEXT1_CNTL, 0);
  1286. evergreen_pcie_gart_tlb_flush(rdev);
  1287. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1288. (unsigned)(rdev->mc.gtt_size >> 20),
  1289. (unsigned long long)rdev->gart.table_addr);
  1290. rdev->gart.ready = true;
  1291. return 0;
  1292. }
  1293. static void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  1294. {
  1295. u32 tmp;
  1296. /* Disable all tables */
  1297. WREG32(VM_CONTEXT0_CNTL, 0);
  1298. WREG32(VM_CONTEXT1_CNTL, 0);
  1299. /* Setup L2 cache */
  1300. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  1301. EFFECTIVE_L2_QUEUE_SIZE(7));
  1302. WREG32(VM_L2_CNTL2, 0);
  1303. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1304. /* Setup TLB control */
  1305. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1306. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1307. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1308. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1309. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1310. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1311. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1312. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1313. radeon_gart_table_vram_unpin(rdev);
  1314. }
  1315. static void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  1316. {
  1317. evergreen_pcie_gart_disable(rdev);
  1318. radeon_gart_table_vram_free(rdev);
  1319. radeon_gart_fini(rdev);
  1320. }
  1321. static void evergreen_agp_enable(struct radeon_device *rdev)
  1322. {
  1323. u32 tmp;
  1324. /* Setup L2 cache */
  1325. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1326. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1327. EFFECTIVE_L2_QUEUE_SIZE(7));
  1328. WREG32(VM_L2_CNTL2, 0);
  1329. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1330. /* Setup TLB control */
  1331. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1332. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1333. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1334. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1335. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1336. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1337. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1338. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1339. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1340. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1341. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1342. WREG32(VM_CONTEXT0_CNTL, 0);
  1343. WREG32(VM_CONTEXT1_CNTL, 0);
  1344. }
  1345. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1346. {
  1347. u32 crtc_enabled, tmp, frame_count, blackout;
  1348. int i, j;
  1349. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  1350. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  1351. /* disable VGA render */
  1352. WREG32(VGA_RENDER_CONTROL, 0);
  1353. /* blank the display controllers */
  1354. for (i = 0; i < rdev->num_crtc; i++) {
  1355. crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
  1356. if (crtc_enabled) {
  1357. save->crtc_enabled[i] = true;
  1358. if (ASIC_IS_DCE6(rdev)) {
  1359. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  1360. if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
  1361. radeon_wait_for_vblank(rdev, i);
  1362. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  1363. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1364. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  1365. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1366. }
  1367. } else {
  1368. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1369. if (!(tmp & EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE)) {
  1370. radeon_wait_for_vblank(rdev, i);
  1371. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  1372. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1373. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1374. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1375. }
  1376. }
  1377. /* wait for the next frame */
  1378. frame_count = radeon_get_vblank_counter(rdev, i);
  1379. for (j = 0; j < rdev->usec_timeout; j++) {
  1380. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  1381. break;
  1382. udelay(1);
  1383. }
  1384. } else {
  1385. save->crtc_enabled[i] = false;
  1386. }
  1387. }
  1388. radeon_mc_wait_for_idle(rdev);
  1389. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1390. if ((blackout & BLACKOUT_MODE_MASK) != 1) {
  1391. /* Block CPU access */
  1392. WREG32(BIF_FB_EN, 0);
  1393. /* blackout the MC */
  1394. blackout &= ~BLACKOUT_MODE_MASK;
  1395. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1396. }
  1397. /* wait for the MC to settle */
  1398. udelay(100);
  1399. }
  1400. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1401. {
  1402. u32 tmp, frame_count;
  1403. int i, j;
  1404. /* update crtc base addresses */
  1405. for (i = 0; i < rdev->num_crtc; i++) {
  1406. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  1407. upper_32_bits(rdev->mc.vram_start));
  1408. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  1409. upper_32_bits(rdev->mc.vram_start));
  1410. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  1411. (u32)rdev->mc.vram_start);
  1412. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  1413. (u32)rdev->mc.vram_start);
  1414. }
  1415. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1416. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1417. /* unblackout the MC */
  1418. tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1419. tmp &= ~BLACKOUT_MODE_MASK;
  1420. WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
  1421. /* allow CPU access */
  1422. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1423. for (i = 0; i < rdev->num_crtc; i++) {
  1424. if (save->crtc_enabled[i]) {
  1425. if (ASIC_IS_DCE6(rdev)) {
  1426. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  1427. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  1428. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1429. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  1430. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1431. } else {
  1432. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1433. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  1434. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  1435. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1436. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  1437. }
  1438. /* wait for the next frame */
  1439. frame_count = radeon_get_vblank_counter(rdev, i);
  1440. for (j = 0; j < rdev->usec_timeout; j++) {
  1441. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  1442. break;
  1443. udelay(1);
  1444. }
  1445. }
  1446. }
  1447. /* Unlock vga access */
  1448. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1449. mdelay(1);
  1450. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1451. }
  1452. void evergreen_mc_program(struct radeon_device *rdev)
  1453. {
  1454. struct evergreen_mc_save save;
  1455. u32 tmp;
  1456. int i, j;
  1457. /* Initialize HDP */
  1458. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1459. WREG32((0x2c14 + j), 0x00000000);
  1460. WREG32((0x2c18 + j), 0x00000000);
  1461. WREG32((0x2c1c + j), 0x00000000);
  1462. WREG32((0x2c20 + j), 0x00000000);
  1463. WREG32((0x2c24 + j), 0x00000000);
  1464. }
  1465. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1466. evergreen_mc_stop(rdev, &save);
  1467. if (evergreen_mc_wait_for_idle(rdev)) {
  1468. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1469. }
  1470. /* Lockout access through VGA aperture*/
  1471. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1472. /* Update configuration */
  1473. if (rdev->flags & RADEON_IS_AGP) {
  1474. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1475. /* VRAM before AGP */
  1476. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1477. rdev->mc.vram_start >> 12);
  1478. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1479. rdev->mc.gtt_end >> 12);
  1480. } else {
  1481. /* VRAM after AGP */
  1482. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1483. rdev->mc.gtt_start >> 12);
  1484. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1485. rdev->mc.vram_end >> 12);
  1486. }
  1487. } else {
  1488. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1489. rdev->mc.vram_start >> 12);
  1490. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1491. rdev->mc.vram_end >> 12);
  1492. }
  1493. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1494. /* llano/ontario only */
  1495. if ((rdev->family == CHIP_PALM) ||
  1496. (rdev->family == CHIP_SUMO) ||
  1497. (rdev->family == CHIP_SUMO2)) {
  1498. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1499. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1500. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1501. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1502. }
  1503. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1504. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1505. WREG32(MC_VM_FB_LOCATION, tmp);
  1506. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1507. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1508. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1509. if (rdev->flags & RADEON_IS_AGP) {
  1510. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1511. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1512. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1513. } else {
  1514. WREG32(MC_VM_AGP_BASE, 0);
  1515. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1516. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1517. }
  1518. if (evergreen_mc_wait_for_idle(rdev)) {
  1519. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1520. }
  1521. evergreen_mc_resume(rdev, &save);
  1522. /* we need to own VRAM, so turn off the VGA renderer here
  1523. * to stop it overwriting our objects */
  1524. rv515_vga_render_disable(rdev);
  1525. }
  1526. /*
  1527. * CP.
  1528. */
  1529. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1530. {
  1531. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1532. u32 next_rptr;
  1533. /* set to DX10/11 mode */
  1534. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1535. radeon_ring_write(ring, 1);
  1536. if (ring->rptr_save_reg) {
  1537. next_rptr = ring->wptr + 3 + 4;
  1538. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1539. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1540. PACKET3_SET_CONFIG_REG_START) >> 2));
  1541. radeon_ring_write(ring, next_rptr);
  1542. } else if (rdev->wb.enabled) {
  1543. next_rptr = ring->wptr + 5 + 4;
  1544. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  1545. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1546. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  1547. radeon_ring_write(ring, next_rptr);
  1548. radeon_ring_write(ring, 0);
  1549. }
  1550. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1551. radeon_ring_write(ring,
  1552. #ifdef __BIG_ENDIAN
  1553. (2 << 0) |
  1554. #endif
  1555. (ib->gpu_addr & 0xFFFFFFFC));
  1556. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1557. radeon_ring_write(ring, ib->length_dw);
  1558. }
  1559. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1560. {
  1561. const __be32 *fw_data;
  1562. int i;
  1563. if (!rdev->me_fw || !rdev->pfp_fw)
  1564. return -EINVAL;
  1565. r700_cp_stop(rdev);
  1566. WREG32(CP_RB_CNTL,
  1567. #ifdef __BIG_ENDIAN
  1568. BUF_SWAP_32BIT |
  1569. #endif
  1570. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1571. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1572. WREG32(CP_PFP_UCODE_ADDR, 0);
  1573. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1574. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1575. WREG32(CP_PFP_UCODE_ADDR, 0);
  1576. fw_data = (const __be32 *)rdev->me_fw->data;
  1577. WREG32(CP_ME_RAM_WADDR, 0);
  1578. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1579. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1580. WREG32(CP_PFP_UCODE_ADDR, 0);
  1581. WREG32(CP_ME_RAM_WADDR, 0);
  1582. WREG32(CP_ME_RAM_RADDR, 0);
  1583. return 0;
  1584. }
  1585. static int evergreen_cp_start(struct radeon_device *rdev)
  1586. {
  1587. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1588. int r, i;
  1589. uint32_t cp_me;
  1590. r = radeon_ring_lock(rdev, ring, 7);
  1591. if (r) {
  1592. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1593. return r;
  1594. }
  1595. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1596. radeon_ring_write(ring, 0x1);
  1597. radeon_ring_write(ring, 0x0);
  1598. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1599. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1600. radeon_ring_write(ring, 0);
  1601. radeon_ring_write(ring, 0);
  1602. radeon_ring_unlock_commit(rdev, ring);
  1603. cp_me = 0xff;
  1604. WREG32(CP_ME_CNTL, cp_me);
  1605. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1606. if (r) {
  1607. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1608. return r;
  1609. }
  1610. /* setup clear context state */
  1611. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1612. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1613. for (i = 0; i < evergreen_default_size; i++)
  1614. radeon_ring_write(ring, evergreen_default_state[i]);
  1615. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1616. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1617. /* set clear context state */
  1618. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1619. radeon_ring_write(ring, 0);
  1620. /* SQ_VTX_BASE_VTX_LOC */
  1621. radeon_ring_write(ring, 0xc0026f00);
  1622. radeon_ring_write(ring, 0x00000000);
  1623. radeon_ring_write(ring, 0x00000000);
  1624. radeon_ring_write(ring, 0x00000000);
  1625. /* Clear consts */
  1626. radeon_ring_write(ring, 0xc0036f00);
  1627. radeon_ring_write(ring, 0x00000bc4);
  1628. radeon_ring_write(ring, 0xffffffff);
  1629. radeon_ring_write(ring, 0xffffffff);
  1630. radeon_ring_write(ring, 0xffffffff);
  1631. radeon_ring_write(ring, 0xc0026900);
  1632. radeon_ring_write(ring, 0x00000316);
  1633. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1634. radeon_ring_write(ring, 0x00000010); /* */
  1635. radeon_ring_unlock_commit(rdev, ring);
  1636. return 0;
  1637. }
  1638. static int evergreen_cp_resume(struct radeon_device *rdev)
  1639. {
  1640. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1641. u32 tmp;
  1642. u32 rb_bufsz;
  1643. int r;
  1644. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1645. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1646. SOFT_RESET_PA |
  1647. SOFT_RESET_SH |
  1648. SOFT_RESET_VGT |
  1649. SOFT_RESET_SPI |
  1650. SOFT_RESET_SX));
  1651. RREG32(GRBM_SOFT_RESET);
  1652. mdelay(15);
  1653. WREG32(GRBM_SOFT_RESET, 0);
  1654. RREG32(GRBM_SOFT_RESET);
  1655. /* Set ring buffer size */
  1656. rb_bufsz = drm_order(ring->ring_size / 8);
  1657. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1658. #ifdef __BIG_ENDIAN
  1659. tmp |= BUF_SWAP_32BIT;
  1660. #endif
  1661. WREG32(CP_RB_CNTL, tmp);
  1662. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1663. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1664. /* Set the write pointer delay */
  1665. WREG32(CP_RB_WPTR_DELAY, 0);
  1666. /* Initialize the ring buffer's read and write pointers */
  1667. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1668. WREG32(CP_RB_RPTR_WR, 0);
  1669. ring->wptr = 0;
  1670. WREG32(CP_RB_WPTR, ring->wptr);
  1671. /* set the wb address whether it's enabled or not */
  1672. WREG32(CP_RB_RPTR_ADDR,
  1673. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1674. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1675. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1676. if (rdev->wb.enabled)
  1677. WREG32(SCRATCH_UMSK, 0xff);
  1678. else {
  1679. tmp |= RB_NO_UPDATE;
  1680. WREG32(SCRATCH_UMSK, 0);
  1681. }
  1682. mdelay(1);
  1683. WREG32(CP_RB_CNTL, tmp);
  1684. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1685. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1686. ring->rptr = RREG32(CP_RB_RPTR);
  1687. evergreen_cp_start(rdev);
  1688. ring->ready = true;
  1689. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1690. if (r) {
  1691. ring->ready = false;
  1692. return r;
  1693. }
  1694. return 0;
  1695. }
  1696. /*
  1697. * Core functions
  1698. */
  1699. static void evergreen_gpu_init(struct radeon_device *rdev)
  1700. {
  1701. u32 gb_addr_config;
  1702. u32 mc_shared_chmap, mc_arb_ramcfg;
  1703. u32 sx_debug_1;
  1704. u32 smx_dc_ctl0;
  1705. u32 sq_config;
  1706. u32 sq_lds_resource_mgmt;
  1707. u32 sq_gpr_resource_mgmt_1;
  1708. u32 sq_gpr_resource_mgmt_2;
  1709. u32 sq_gpr_resource_mgmt_3;
  1710. u32 sq_thread_resource_mgmt;
  1711. u32 sq_thread_resource_mgmt_2;
  1712. u32 sq_stack_resource_mgmt_1;
  1713. u32 sq_stack_resource_mgmt_2;
  1714. u32 sq_stack_resource_mgmt_3;
  1715. u32 vgt_cache_invalidation;
  1716. u32 hdp_host_path_cntl, tmp;
  1717. u32 disabled_rb_mask;
  1718. int i, j, num_shader_engines, ps_thread_count;
  1719. switch (rdev->family) {
  1720. case CHIP_CYPRESS:
  1721. case CHIP_HEMLOCK:
  1722. rdev->config.evergreen.num_ses = 2;
  1723. rdev->config.evergreen.max_pipes = 4;
  1724. rdev->config.evergreen.max_tile_pipes = 8;
  1725. rdev->config.evergreen.max_simds = 10;
  1726. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1727. rdev->config.evergreen.max_gprs = 256;
  1728. rdev->config.evergreen.max_threads = 248;
  1729. rdev->config.evergreen.max_gs_threads = 32;
  1730. rdev->config.evergreen.max_stack_entries = 512;
  1731. rdev->config.evergreen.sx_num_of_sets = 4;
  1732. rdev->config.evergreen.sx_max_export_size = 256;
  1733. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1734. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1735. rdev->config.evergreen.max_hw_contexts = 8;
  1736. rdev->config.evergreen.sq_num_cf_insts = 2;
  1737. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1738. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1739. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1740. gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
  1741. break;
  1742. case CHIP_JUNIPER:
  1743. rdev->config.evergreen.num_ses = 1;
  1744. rdev->config.evergreen.max_pipes = 4;
  1745. rdev->config.evergreen.max_tile_pipes = 4;
  1746. rdev->config.evergreen.max_simds = 10;
  1747. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1748. rdev->config.evergreen.max_gprs = 256;
  1749. rdev->config.evergreen.max_threads = 248;
  1750. rdev->config.evergreen.max_gs_threads = 32;
  1751. rdev->config.evergreen.max_stack_entries = 512;
  1752. rdev->config.evergreen.sx_num_of_sets = 4;
  1753. rdev->config.evergreen.sx_max_export_size = 256;
  1754. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1755. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1756. rdev->config.evergreen.max_hw_contexts = 8;
  1757. rdev->config.evergreen.sq_num_cf_insts = 2;
  1758. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1759. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1760. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1761. gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
  1762. break;
  1763. case CHIP_REDWOOD:
  1764. rdev->config.evergreen.num_ses = 1;
  1765. rdev->config.evergreen.max_pipes = 4;
  1766. rdev->config.evergreen.max_tile_pipes = 4;
  1767. rdev->config.evergreen.max_simds = 5;
  1768. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1769. rdev->config.evergreen.max_gprs = 256;
  1770. rdev->config.evergreen.max_threads = 248;
  1771. rdev->config.evergreen.max_gs_threads = 32;
  1772. rdev->config.evergreen.max_stack_entries = 256;
  1773. rdev->config.evergreen.sx_num_of_sets = 4;
  1774. rdev->config.evergreen.sx_max_export_size = 256;
  1775. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1776. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1777. rdev->config.evergreen.max_hw_contexts = 8;
  1778. rdev->config.evergreen.sq_num_cf_insts = 2;
  1779. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1780. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1781. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1782. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1783. break;
  1784. case CHIP_CEDAR:
  1785. default:
  1786. rdev->config.evergreen.num_ses = 1;
  1787. rdev->config.evergreen.max_pipes = 2;
  1788. rdev->config.evergreen.max_tile_pipes = 2;
  1789. rdev->config.evergreen.max_simds = 2;
  1790. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1791. rdev->config.evergreen.max_gprs = 256;
  1792. rdev->config.evergreen.max_threads = 192;
  1793. rdev->config.evergreen.max_gs_threads = 16;
  1794. rdev->config.evergreen.max_stack_entries = 256;
  1795. rdev->config.evergreen.sx_num_of_sets = 4;
  1796. rdev->config.evergreen.sx_max_export_size = 128;
  1797. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1798. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1799. rdev->config.evergreen.max_hw_contexts = 4;
  1800. rdev->config.evergreen.sq_num_cf_insts = 1;
  1801. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1802. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1803. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1804. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1805. break;
  1806. case CHIP_PALM:
  1807. rdev->config.evergreen.num_ses = 1;
  1808. rdev->config.evergreen.max_pipes = 2;
  1809. rdev->config.evergreen.max_tile_pipes = 2;
  1810. rdev->config.evergreen.max_simds = 2;
  1811. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1812. rdev->config.evergreen.max_gprs = 256;
  1813. rdev->config.evergreen.max_threads = 192;
  1814. rdev->config.evergreen.max_gs_threads = 16;
  1815. rdev->config.evergreen.max_stack_entries = 256;
  1816. rdev->config.evergreen.sx_num_of_sets = 4;
  1817. rdev->config.evergreen.sx_max_export_size = 128;
  1818. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1819. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1820. rdev->config.evergreen.max_hw_contexts = 4;
  1821. rdev->config.evergreen.sq_num_cf_insts = 1;
  1822. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1823. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1824. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1825. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1826. break;
  1827. case CHIP_SUMO:
  1828. rdev->config.evergreen.num_ses = 1;
  1829. rdev->config.evergreen.max_pipes = 4;
  1830. rdev->config.evergreen.max_tile_pipes = 4;
  1831. if (rdev->pdev->device == 0x9648)
  1832. rdev->config.evergreen.max_simds = 3;
  1833. else if ((rdev->pdev->device == 0x9647) ||
  1834. (rdev->pdev->device == 0x964a))
  1835. rdev->config.evergreen.max_simds = 4;
  1836. else
  1837. rdev->config.evergreen.max_simds = 5;
  1838. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1839. rdev->config.evergreen.max_gprs = 256;
  1840. rdev->config.evergreen.max_threads = 248;
  1841. rdev->config.evergreen.max_gs_threads = 32;
  1842. rdev->config.evergreen.max_stack_entries = 256;
  1843. rdev->config.evergreen.sx_num_of_sets = 4;
  1844. rdev->config.evergreen.sx_max_export_size = 256;
  1845. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1846. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1847. rdev->config.evergreen.max_hw_contexts = 8;
  1848. rdev->config.evergreen.sq_num_cf_insts = 2;
  1849. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1850. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1851. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1852. gb_addr_config = SUMO_GB_ADDR_CONFIG_GOLDEN;
  1853. break;
  1854. case CHIP_SUMO2:
  1855. rdev->config.evergreen.num_ses = 1;
  1856. rdev->config.evergreen.max_pipes = 4;
  1857. rdev->config.evergreen.max_tile_pipes = 4;
  1858. rdev->config.evergreen.max_simds = 2;
  1859. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1860. rdev->config.evergreen.max_gprs = 256;
  1861. rdev->config.evergreen.max_threads = 248;
  1862. rdev->config.evergreen.max_gs_threads = 32;
  1863. rdev->config.evergreen.max_stack_entries = 512;
  1864. rdev->config.evergreen.sx_num_of_sets = 4;
  1865. rdev->config.evergreen.sx_max_export_size = 256;
  1866. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1867. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1868. rdev->config.evergreen.max_hw_contexts = 8;
  1869. rdev->config.evergreen.sq_num_cf_insts = 2;
  1870. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1871. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1872. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1873. gb_addr_config = SUMO2_GB_ADDR_CONFIG_GOLDEN;
  1874. break;
  1875. case CHIP_BARTS:
  1876. rdev->config.evergreen.num_ses = 2;
  1877. rdev->config.evergreen.max_pipes = 4;
  1878. rdev->config.evergreen.max_tile_pipes = 8;
  1879. rdev->config.evergreen.max_simds = 7;
  1880. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1881. rdev->config.evergreen.max_gprs = 256;
  1882. rdev->config.evergreen.max_threads = 248;
  1883. rdev->config.evergreen.max_gs_threads = 32;
  1884. rdev->config.evergreen.max_stack_entries = 512;
  1885. rdev->config.evergreen.sx_num_of_sets = 4;
  1886. rdev->config.evergreen.sx_max_export_size = 256;
  1887. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1888. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1889. rdev->config.evergreen.max_hw_contexts = 8;
  1890. rdev->config.evergreen.sq_num_cf_insts = 2;
  1891. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1892. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1893. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1894. gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
  1895. break;
  1896. case CHIP_TURKS:
  1897. rdev->config.evergreen.num_ses = 1;
  1898. rdev->config.evergreen.max_pipes = 4;
  1899. rdev->config.evergreen.max_tile_pipes = 4;
  1900. rdev->config.evergreen.max_simds = 6;
  1901. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1902. rdev->config.evergreen.max_gprs = 256;
  1903. rdev->config.evergreen.max_threads = 248;
  1904. rdev->config.evergreen.max_gs_threads = 32;
  1905. rdev->config.evergreen.max_stack_entries = 256;
  1906. rdev->config.evergreen.sx_num_of_sets = 4;
  1907. rdev->config.evergreen.sx_max_export_size = 256;
  1908. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1909. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1910. rdev->config.evergreen.max_hw_contexts = 8;
  1911. rdev->config.evergreen.sq_num_cf_insts = 2;
  1912. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1913. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1914. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1915. gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
  1916. break;
  1917. case CHIP_CAICOS:
  1918. rdev->config.evergreen.num_ses = 1;
  1919. rdev->config.evergreen.max_pipes = 2;
  1920. rdev->config.evergreen.max_tile_pipes = 2;
  1921. rdev->config.evergreen.max_simds = 2;
  1922. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1923. rdev->config.evergreen.max_gprs = 256;
  1924. rdev->config.evergreen.max_threads = 192;
  1925. rdev->config.evergreen.max_gs_threads = 16;
  1926. rdev->config.evergreen.max_stack_entries = 256;
  1927. rdev->config.evergreen.sx_num_of_sets = 4;
  1928. rdev->config.evergreen.sx_max_export_size = 128;
  1929. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1930. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1931. rdev->config.evergreen.max_hw_contexts = 4;
  1932. rdev->config.evergreen.sq_num_cf_insts = 1;
  1933. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1934. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1935. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1936. gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
  1937. break;
  1938. }
  1939. /* Initialize HDP */
  1940. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1941. WREG32((0x2c14 + j), 0x00000000);
  1942. WREG32((0x2c18 + j), 0x00000000);
  1943. WREG32((0x2c1c + j), 0x00000000);
  1944. WREG32((0x2c20 + j), 0x00000000);
  1945. WREG32((0x2c24 + j), 0x00000000);
  1946. }
  1947. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1948. evergreen_fix_pci_max_read_req_size(rdev);
  1949. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1950. if ((rdev->family == CHIP_PALM) ||
  1951. (rdev->family == CHIP_SUMO) ||
  1952. (rdev->family == CHIP_SUMO2))
  1953. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1954. else
  1955. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1956. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1957. * not have bank info, so create a custom tiling dword.
  1958. * bits 3:0 num_pipes
  1959. * bits 7:4 num_banks
  1960. * bits 11:8 group_size
  1961. * bits 15:12 row_size
  1962. */
  1963. rdev->config.evergreen.tile_config = 0;
  1964. switch (rdev->config.evergreen.max_tile_pipes) {
  1965. case 1:
  1966. default:
  1967. rdev->config.evergreen.tile_config |= (0 << 0);
  1968. break;
  1969. case 2:
  1970. rdev->config.evergreen.tile_config |= (1 << 0);
  1971. break;
  1972. case 4:
  1973. rdev->config.evergreen.tile_config |= (2 << 0);
  1974. break;
  1975. case 8:
  1976. rdev->config.evergreen.tile_config |= (3 << 0);
  1977. break;
  1978. }
  1979. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1980. if (rdev->flags & RADEON_IS_IGP)
  1981. rdev->config.evergreen.tile_config |= 1 << 4;
  1982. else {
  1983. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1984. case 0: /* four banks */
  1985. rdev->config.evergreen.tile_config |= 0 << 4;
  1986. break;
  1987. case 1: /* eight banks */
  1988. rdev->config.evergreen.tile_config |= 1 << 4;
  1989. break;
  1990. case 2: /* sixteen banks */
  1991. default:
  1992. rdev->config.evergreen.tile_config |= 2 << 4;
  1993. break;
  1994. }
  1995. }
  1996. rdev->config.evergreen.tile_config |= 0 << 8;
  1997. rdev->config.evergreen.tile_config |=
  1998. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1999. num_shader_engines = (gb_addr_config & NUM_SHADER_ENGINES(3) >> 12) + 1;
  2000. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
  2001. u32 efuse_straps_4;
  2002. u32 efuse_straps_3;
  2003. WREG32(RCU_IND_INDEX, 0x204);
  2004. efuse_straps_4 = RREG32(RCU_IND_DATA);
  2005. WREG32(RCU_IND_INDEX, 0x203);
  2006. efuse_straps_3 = RREG32(RCU_IND_DATA);
  2007. tmp = (((efuse_straps_4 & 0xf) << 4) |
  2008. ((efuse_straps_3 & 0xf0000000) >> 28));
  2009. } else {
  2010. tmp = 0;
  2011. for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
  2012. u32 rb_disable_bitmap;
  2013. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  2014. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  2015. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  2016. tmp <<= 4;
  2017. tmp |= rb_disable_bitmap;
  2018. }
  2019. }
  2020. /* enabled rb are just the one not disabled :) */
  2021. disabled_rb_mask = tmp;
  2022. tmp = 0;
  2023. for (i = 0; i < rdev->config.evergreen.max_backends; i++)
  2024. tmp |= (1 << i);
  2025. /* if all the backends are disabled, fix it up here */
  2026. if ((disabled_rb_mask & tmp) == tmp) {
  2027. for (i = 0; i < rdev->config.evergreen.max_backends; i++)
  2028. disabled_rb_mask &= ~(1 << i);
  2029. }
  2030. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  2031. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  2032. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  2033. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  2034. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  2035. WREG32(DMA_TILING_CONFIG, gb_addr_config);
  2036. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2037. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2038. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2039. if ((rdev->config.evergreen.max_backends == 1) &&
  2040. (rdev->flags & RADEON_IS_IGP)) {
  2041. if ((disabled_rb_mask & 3) == 1) {
  2042. /* RB0 disabled, RB1 enabled */
  2043. tmp = 0x11111111;
  2044. } else {
  2045. /* RB1 disabled, RB0 enabled */
  2046. tmp = 0x00000000;
  2047. }
  2048. } else {
  2049. tmp = gb_addr_config & NUM_PIPES_MASK;
  2050. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
  2051. EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
  2052. }
  2053. WREG32(GB_BACKEND_MAP, tmp);
  2054. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  2055. WREG32(CGTS_TCC_DISABLE, 0);
  2056. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  2057. WREG32(CGTS_USER_TCC_DISABLE, 0);
  2058. /* set HW defaults for 3D engine */
  2059. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  2060. ROQ_IB2_START(0x2b)));
  2061. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  2062. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  2063. SYNC_GRADIENT |
  2064. SYNC_WALKER |
  2065. SYNC_ALIGNER));
  2066. sx_debug_1 = RREG32(SX_DEBUG_1);
  2067. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  2068. WREG32(SX_DEBUG_1, sx_debug_1);
  2069. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  2070. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  2071. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  2072. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  2073. if (rdev->family <= CHIP_SUMO2)
  2074. WREG32(SMX_SAR_CTL0, 0x00010000);
  2075. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  2076. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  2077. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  2078. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  2079. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  2080. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  2081. WREG32(VGT_NUM_INSTANCES, 1);
  2082. WREG32(SPI_CONFIG_CNTL, 0);
  2083. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  2084. WREG32(CP_PERFMON_CNTL, 0);
  2085. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  2086. FETCH_FIFO_HIWATER(0x4) |
  2087. DONE_FIFO_HIWATER(0xe0) |
  2088. ALU_UPDATE_FIFO_HIWATER(0x8)));
  2089. sq_config = RREG32(SQ_CONFIG);
  2090. sq_config &= ~(PS_PRIO(3) |
  2091. VS_PRIO(3) |
  2092. GS_PRIO(3) |
  2093. ES_PRIO(3));
  2094. sq_config |= (VC_ENABLE |
  2095. EXPORT_SRC_C |
  2096. PS_PRIO(0) |
  2097. VS_PRIO(1) |
  2098. GS_PRIO(2) |
  2099. ES_PRIO(3));
  2100. switch (rdev->family) {
  2101. case CHIP_CEDAR:
  2102. case CHIP_PALM:
  2103. case CHIP_SUMO:
  2104. case CHIP_SUMO2:
  2105. case CHIP_CAICOS:
  2106. /* no vertex cache */
  2107. sq_config &= ~VC_ENABLE;
  2108. break;
  2109. default:
  2110. break;
  2111. }
  2112. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  2113. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  2114. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  2115. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  2116. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  2117. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  2118. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  2119. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  2120. switch (rdev->family) {
  2121. case CHIP_CEDAR:
  2122. case CHIP_PALM:
  2123. case CHIP_SUMO:
  2124. case CHIP_SUMO2:
  2125. ps_thread_count = 96;
  2126. break;
  2127. default:
  2128. ps_thread_count = 128;
  2129. break;
  2130. }
  2131. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  2132. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2133. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2134. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2135. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2136. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  2137. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2138. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2139. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2140. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2141. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2142. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  2143. WREG32(SQ_CONFIG, sq_config);
  2144. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  2145. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  2146. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  2147. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  2148. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  2149. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  2150. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  2151. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  2152. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  2153. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  2154. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2155. FORCE_EOV_MAX_REZ_CNT(255)));
  2156. switch (rdev->family) {
  2157. case CHIP_CEDAR:
  2158. case CHIP_PALM:
  2159. case CHIP_SUMO:
  2160. case CHIP_SUMO2:
  2161. case CHIP_CAICOS:
  2162. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  2163. break;
  2164. default:
  2165. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  2166. break;
  2167. }
  2168. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  2169. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  2170. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2171. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  2172. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2173. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  2174. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  2175. WREG32(CB_PERF_CTR0_SEL_0, 0);
  2176. WREG32(CB_PERF_CTR0_SEL_1, 0);
  2177. WREG32(CB_PERF_CTR1_SEL_0, 0);
  2178. WREG32(CB_PERF_CTR1_SEL_1, 0);
  2179. WREG32(CB_PERF_CTR2_SEL_0, 0);
  2180. WREG32(CB_PERF_CTR2_SEL_1, 0);
  2181. WREG32(CB_PERF_CTR3_SEL_0, 0);
  2182. WREG32(CB_PERF_CTR3_SEL_1, 0);
  2183. /* clear render buffer base addresses */
  2184. WREG32(CB_COLOR0_BASE, 0);
  2185. WREG32(CB_COLOR1_BASE, 0);
  2186. WREG32(CB_COLOR2_BASE, 0);
  2187. WREG32(CB_COLOR3_BASE, 0);
  2188. WREG32(CB_COLOR4_BASE, 0);
  2189. WREG32(CB_COLOR5_BASE, 0);
  2190. WREG32(CB_COLOR6_BASE, 0);
  2191. WREG32(CB_COLOR7_BASE, 0);
  2192. WREG32(CB_COLOR8_BASE, 0);
  2193. WREG32(CB_COLOR9_BASE, 0);
  2194. WREG32(CB_COLOR10_BASE, 0);
  2195. WREG32(CB_COLOR11_BASE, 0);
  2196. /* set the shader const cache sizes to 0 */
  2197. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2198. WREG32(i, 0);
  2199. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2200. WREG32(i, 0);
  2201. tmp = RREG32(HDP_MISC_CNTL);
  2202. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2203. WREG32(HDP_MISC_CNTL, tmp);
  2204. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2205. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2206. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2207. udelay(50);
  2208. }
  2209. int evergreen_mc_init(struct radeon_device *rdev)
  2210. {
  2211. u32 tmp;
  2212. int chansize, numchan;
  2213. /* Get VRAM informations */
  2214. rdev->mc.vram_is_ddr = true;
  2215. if ((rdev->family == CHIP_PALM) ||
  2216. (rdev->family == CHIP_SUMO) ||
  2217. (rdev->family == CHIP_SUMO2))
  2218. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2219. else
  2220. tmp = RREG32(MC_ARB_RAMCFG);
  2221. if (tmp & CHANSIZE_OVERRIDE) {
  2222. chansize = 16;
  2223. } else if (tmp & CHANSIZE_MASK) {
  2224. chansize = 64;
  2225. } else {
  2226. chansize = 32;
  2227. }
  2228. tmp = RREG32(MC_SHARED_CHMAP);
  2229. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2230. case 0:
  2231. default:
  2232. numchan = 1;
  2233. break;
  2234. case 1:
  2235. numchan = 2;
  2236. break;
  2237. case 2:
  2238. numchan = 4;
  2239. break;
  2240. case 3:
  2241. numchan = 8;
  2242. break;
  2243. }
  2244. rdev->mc.vram_width = numchan * chansize;
  2245. /* Could aper size report 0 ? */
  2246. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2247. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2248. /* Setup GPU memory space */
  2249. if ((rdev->family == CHIP_PALM) ||
  2250. (rdev->family == CHIP_SUMO) ||
  2251. (rdev->family == CHIP_SUMO2)) {
  2252. /* size in bytes on fusion */
  2253. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2254. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2255. } else {
  2256. /* size in MB on evergreen/cayman/tn */
  2257. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2258. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2259. }
  2260. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2261. r700_vram_gtt_location(rdev, &rdev->mc);
  2262. radeon_update_bandwidth_info(rdev);
  2263. return 0;
  2264. }
  2265. void evergreen_print_gpu_status_regs(struct radeon_device *rdev)
  2266. {
  2267. dev_info(rdev->dev, " GRBM_STATUS = 0x%08X\n",
  2268. RREG32(GRBM_STATUS));
  2269. dev_info(rdev->dev, " GRBM_STATUS_SE0 = 0x%08X\n",
  2270. RREG32(GRBM_STATUS_SE0));
  2271. dev_info(rdev->dev, " GRBM_STATUS_SE1 = 0x%08X\n",
  2272. RREG32(GRBM_STATUS_SE1));
  2273. dev_info(rdev->dev, " SRBM_STATUS = 0x%08X\n",
  2274. RREG32(SRBM_STATUS));
  2275. dev_info(rdev->dev, " SRBM_STATUS2 = 0x%08X\n",
  2276. RREG32(SRBM_STATUS2));
  2277. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2278. RREG32(CP_STALLED_STAT1));
  2279. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2280. RREG32(CP_STALLED_STAT2));
  2281. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2282. RREG32(CP_BUSY_STAT));
  2283. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2284. RREG32(CP_STAT));
  2285. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  2286. RREG32(DMA_STATUS_REG));
  2287. if (rdev->family >= CHIP_CAYMAN) {
  2288. dev_info(rdev->dev, " R_00D834_DMA_STATUS_REG = 0x%08X\n",
  2289. RREG32(DMA_STATUS_REG + 0x800));
  2290. }
  2291. }
  2292. bool evergreen_is_display_hung(struct radeon_device *rdev)
  2293. {
  2294. u32 crtc_hung = 0;
  2295. u32 crtc_status[6];
  2296. u32 i, j, tmp;
  2297. for (i = 0; i < rdev->num_crtc; i++) {
  2298. if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN) {
  2299. crtc_status[i] = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  2300. crtc_hung |= (1 << i);
  2301. }
  2302. }
  2303. for (j = 0; j < 10; j++) {
  2304. for (i = 0; i < rdev->num_crtc; i++) {
  2305. if (crtc_hung & (1 << i)) {
  2306. tmp = RREG32(EVERGREEN_CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  2307. if (tmp != crtc_status[i])
  2308. crtc_hung &= ~(1 << i);
  2309. }
  2310. }
  2311. if (crtc_hung == 0)
  2312. return false;
  2313. udelay(100);
  2314. }
  2315. return true;
  2316. }
  2317. static u32 evergreen_gpu_check_soft_reset(struct radeon_device *rdev)
  2318. {
  2319. u32 reset_mask = 0;
  2320. u32 tmp;
  2321. /* GRBM_STATUS */
  2322. tmp = RREG32(GRBM_STATUS);
  2323. if (tmp & (PA_BUSY | SC_BUSY |
  2324. SH_BUSY | SX_BUSY |
  2325. TA_BUSY | VGT_BUSY |
  2326. DB_BUSY | CB_BUSY |
  2327. SPI_BUSY | VGT_BUSY_NO_DMA))
  2328. reset_mask |= RADEON_RESET_GFX;
  2329. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  2330. CP_BUSY | CP_COHERENCY_BUSY))
  2331. reset_mask |= RADEON_RESET_CP;
  2332. if (tmp & GRBM_EE_BUSY)
  2333. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  2334. /* DMA_STATUS_REG */
  2335. tmp = RREG32(DMA_STATUS_REG);
  2336. if (!(tmp & DMA_IDLE))
  2337. reset_mask |= RADEON_RESET_DMA;
  2338. /* SRBM_STATUS2 */
  2339. tmp = RREG32(SRBM_STATUS2);
  2340. if (tmp & DMA_BUSY)
  2341. reset_mask |= RADEON_RESET_DMA;
  2342. /* SRBM_STATUS */
  2343. tmp = RREG32(SRBM_STATUS);
  2344. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  2345. reset_mask |= RADEON_RESET_RLC;
  2346. if (tmp & IH_BUSY)
  2347. reset_mask |= RADEON_RESET_IH;
  2348. if (tmp & SEM_BUSY)
  2349. reset_mask |= RADEON_RESET_SEM;
  2350. if (tmp & GRBM_RQ_PENDING)
  2351. reset_mask |= RADEON_RESET_GRBM;
  2352. if (tmp & VMC_BUSY)
  2353. reset_mask |= RADEON_RESET_VMC;
  2354. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  2355. MCC_BUSY | MCD_BUSY))
  2356. reset_mask |= RADEON_RESET_MC;
  2357. if (evergreen_is_display_hung(rdev))
  2358. reset_mask |= RADEON_RESET_DISPLAY;
  2359. /* VM_L2_STATUS */
  2360. tmp = RREG32(VM_L2_STATUS);
  2361. if (tmp & L2_BUSY)
  2362. reset_mask |= RADEON_RESET_VMC;
  2363. /* Skip MC reset as it's mostly likely not hung, just busy */
  2364. if (reset_mask & RADEON_RESET_MC) {
  2365. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  2366. reset_mask &= ~RADEON_RESET_MC;
  2367. }
  2368. return reset_mask;
  2369. }
  2370. static void evergreen_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  2371. {
  2372. struct evergreen_mc_save save;
  2373. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  2374. u32 tmp;
  2375. if (reset_mask == 0)
  2376. return;
  2377. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  2378. evergreen_print_gpu_status_regs(rdev);
  2379. /* Disable CP parsing/prefetching */
  2380. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2381. if (reset_mask & RADEON_RESET_DMA) {
  2382. /* Disable DMA */
  2383. tmp = RREG32(DMA_RB_CNTL);
  2384. tmp &= ~DMA_RB_ENABLE;
  2385. WREG32(DMA_RB_CNTL, tmp);
  2386. }
  2387. udelay(50);
  2388. evergreen_mc_stop(rdev, &save);
  2389. if (evergreen_mc_wait_for_idle(rdev)) {
  2390. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2391. }
  2392. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  2393. grbm_soft_reset |= SOFT_RESET_DB |
  2394. SOFT_RESET_CB |
  2395. SOFT_RESET_PA |
  2396. SOFT_RESET_SC |
  2397. SOFT_RESET_SPI |
  2398. SOFT_RESET_SX |
  2399. SOFT_RESET_SH |
  2400. SOFT_RESET_TC |
  2401. SOFT_RESET_TA |
  2402. SOFT_RESET_VC |
  2403. SOFT_RESET_VGT;
  2404. }
  2405. if (reset_mask & RADEON_RESET_CP) {
  2406. grbm_soft_reset |= SOFT_RESET_CP |
  2407. SOFT_RESET_VGT;
  2408. srbm_soft_reset |= SOFT_RESET_GRBM;
  2409. }
  2410. if (reset_mask & RADEON_RESET_DMA)
  2411. srbm_soft_reset |= SOFT_RESET_DMA;
  2412. if (reset_mask & RADEON_RESET_DISPLAY)
  2413. srbm_soft_reset |= SOFT_RESET_DC;
  2414. if (reset_mask & RADEON_RESET_RLC)
  2415. srbm_soft_reset |= SOFT_RESET_RLC;
  2416. if (reset_mask & RADEON_RESET_SEM)
  2417. srbm_soft_reset |= SOFT_RESET_SEM;
  2418. if (reset_mask & RADEON_RESET_IH)
  2419. srbm_soft_reset |= SOFT_RESET_IH;
  2420. if (reset_mask & RADEON_RESET_GRBM)
  2421. srbm_soft_reset |= SOFT_RESET_GRBM;
  2422. if (reset_mask & RADEON_RESET_VMC)
  2423. srbm_soft_reset |= SOFT_RESET_VMC;
  2424. if (!(rdev->flags & RADEON_IS_IGP)) {
  2425. if (reset_mask & RADEON_RESET_MC)
  2426. srbm_soft_reset |= SOFT_RESET_MC;
  2427. }
  2428. if (grbm_soft_reset) {
  2429. tmp = RREG32(GRBM_SOFT_RESET);
  2430. tmp |= grbm_soft_reset;
  2431. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2432. WREG32(GRBM_SOFT_RESET, tmp);
  2433. tmp = RREG32(GRBM_SOFT_RESET);
  2434. udelay(50);
  2435. tmp &= ~grbm_soft_reset;
  2436. WREG32(GRBM_SOFT_RESET, tmp);
  2437. tmp = RREG32(GRBM_SOFT_RESET);
  2438. }
  2439. if (srbm_soft_reset) {
  2440. tmp = RREG32(SRBM_SOFT_RESET);
  2441. tmp |= srbm_soft_reset;
  2442. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2443. WREG32(SRBM_SOFT_RESET, tmp);
  2444. tmp = RREG32(SRBM_SOFT_RESET);
  2445. udelay(50);
  2446. tmp &= ~srbm_soft_reset;
  2447. WREG32(SRBM_SOFT_RESET, tmp);
  2448. tmp = RREG32(SRBM_SOFT_RESET);
  2449. }
  2450. /* Wait a little for things to settle down */
  2451. udelay(50);
  2452. evergreen_mc_resume(rdev, &save);
  2453. udelay(50);
  2454. evergreen_print_gpu_status_regs(rdev);
  2455. }
  2456. int evergreen_asic_reset(struct radeon_device *rdev)
  2457. {
  2458. u32 reset_mask;
  2459. reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2460. if (reset_mask)
  2461. r600_set_bios_scratch_engine_hung(rdev, true);
  2462. evergreen_gpu_soft_reset(rdev, reset_mask);
  2463. reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2464. if (!reset_mask)
  2465. r600_set_bios_scratch_engine_hung(rdev, false);
  2466. return 0;
  2467. }
  2468. /**
  2469. * evergreen_gfx_is_lockup - Check if the GFX engine is locked up
  2470. *
  2471. * @rdev: radeon_device pointer
  2472. * @ring: radeon_ring structure holding ring information
  2473. *
  2474. * Check if the GFX engine is locked up.
  2475. * Returns true if the engine appears to be locked up, false if not.
  2476. */
  2477. bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2478. {
  2479. u32 reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2480. if (!(reset_mask & (RADEON_RESET_GFX |
  2481. RADEON_RESET_COMPUTE |
  2482. RADEON_RESET_CP))) {
  2483. radeon_ring_lockup_update(ring);
  2484. return false;
  2485. }
  2486. /* force CP activities */
  2487. radeon_ring_force_activity(rdev, ring);
  2488. return radeon_ring_test_lockup(rdev, ring);
  2489. }
  2490. /**
  2491. * evergreen_dma_is_lockup - Check if the DMA engine is locked up
  2492. *
  2493. * @rdev: radeon_device pointer
  2494. * @ring: radeon_ring structure holding ring information
  2495. *
  2496. * Check if the async DMA engine is locked up.
  2497. * Returns true if the engine appears to be locked up, false if not.
  2498. */
  2499. bool evergreen_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2500. {
  2501. u32 reset_mask = evergreen_gpu_check_soft_reset(rdev);
  2502. if (!(reset_mask & RADEON_RESET_DMA)) {
  2503. radeon_ring_lockup_update(ring);
  2504. return false;
  2505. }
  2506. /* force ring activities */
  2507. radeon_ring_force_activity(rdev, ring);
  2508. return radeon_ring_test_lockup(rdev, ring);
  2509. }
  2510. /* Interrupts */
  2511. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2512. {
  2513. if (crtc >= rdev->num_crtc)
  2514. return 0;
  2515. else
  2516. return RREG32(CRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  2517. }
  2518. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2519. {
  2520. u32 tmp;
  2521. if (rdev->family >= CHIP_CAYMAN) {
  2522. cayman_cp_int_cntl_setup(rdev, 0,
  2523. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2524. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2525. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2526. tmp = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
  2527. WREG32(CAYMAN_DMA1_CNTL, tmp);
  2528. } else
  2529. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2530. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  2531. WREG32(DMA_CNTL, tmp);
  2532. WREG32(GRBM_INT_CNTL, 0);
  2533. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2534. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2535. if (rdev->num_crtc >= 4) {
  2536. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2537. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2538. }
  2539. if (rdev->num_crtc >= 6) {
  2540. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2541. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2542. }
  2543. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2544. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2545. if (rdev->num_crtc >= 4) {
  2546. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2547. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2548. }
  2549. if (rdev->num_crtc >= 6) {
  2550. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2551. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2552. }
  2553. /* only one DAC on DCE6 */
  2554. if (!ASIC_IS_DCE6(rdev))
  2555. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2556. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2557. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2558. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2559. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2560. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2561. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2562. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2563. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2564. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2565. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2566. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2567. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2568. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2569. }
  2570. int evergreen_irq_set(struct radeon_device *rdev)
  2571. {
  2572. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2573. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2574. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2575. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2576. u32 grbm_int_cntl = 0;
  2577. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2578. u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
  2579. u32 dma_cntl, dma_cntl1 = 0;
  2580. if (!rdev->irq.installed) {
  2581. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2582. return -EINVAL;
  2583. }
  2584. /* don't enable anything if the ih is disabled */
  2585. if (!rdev->ih.enabled) {
  2586. r600_disable_interrupts(rdev);
  2587. /* force the active interrupt state to all disabled */
  2588. evergreen_disable_interrupt_state(rdev);
  2589. return 0;
  2590. }
  2591. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2592. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2593. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2594. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2595. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2596. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2597. afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2598. afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2599. afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2600. afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2601. afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2602. afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2603. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  2604. if (rdev->family >= CHIP_CAYMAN) {
  2605. /* enable CP interrupts on all rings */
  2606. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2607. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2608. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2609. }
  2610. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  2611. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2612. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2613. }
  2614. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  2615. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2616. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2617. }
  2618. } else {
  2619. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2620. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2621. cp_int_cntl |= RB_INT_ENABLE;
  2622. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2623. }
  2624. }
  2625. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  2626. DRM_DEBUG("r600_irq_set: sw int dma\n");
  2627. dma_cntl |= TRAP_ENABLE;
  2628. }
  2629. if (rdev->family >= CHIP_CAYMAN) {
  2630. dma_cntl1 = RREG32(CAYMAN_DMA1_CNTL) & ~TRAP_ENABLE;
  2631. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  2632. DRM_DEBUG("r600_irq_set: sw int dma1\n");
  2633. dma_cntl1 |= TRAP_ENABLE;
  2634. }
  2635. }
  2636. if (rdev->irq.crtc_vblank_int[0] ||
  2637. atomic_read(&rdev->irq.pflip[0])) {
  2638. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2639. crtc1 |= VBLANK_INT_MASK;
  2640. }
  2641. if (rdev->irq.crtc_vblank_int[1] ||
  2642. atomic_read(&rdev->irq.pflip[1])) {
  2643. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2644. crtc2 |= VBLANK_INT_MASK;
  2645. }
  2646. if (rdev->irq.crtc_vblank_int[2] ||
  2647. atomic_read(&rdev->irq.pflip[2])) {
  2648. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2649. crtc3 |= VBLANK_INT_MASK;
  2650. }
  2651. if (rdev->irq.crtc_vblank_int[3] ||
  2652. atomic_read(&rdev->irq.pflip[3])) {
  2653. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2654. crtc4 |= VBLANK_INT_MASK;
  2655. }
  2656. if (rdev->irq.crtc_vblank_int[4] ||
  2657. atomic_read(&rdev->irq.pflip[4])) {
  2658. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2659. crtc5 |= VBLANK_INT_MASK;
  2660. }
  2661. if (rdev->irq.crtc_vblank_int[5] ||
  2662. atomic_read(&rdev->irq.pflip[5])) {
  2663. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2664. crtc6 |= VBLANK_INT_MASK;
  2665. }
  2666. if (rdev->irq.hpd[0]) {
  2667. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2668. hpd1 |= DC_HPDx_INT_EN;
  2669. }
  2670. if (rdev->irq.hpd[1]) {
  2671. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2672. hpd2 |= DC_HPDx_INT_EN;
  2673. }
  2674. if (rdev->irq.hpd[2]) {
  2675. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2676. hpd3 |= DC_HPDx_INT_EN;
  2677. }
  2678. if (rdev->irq.hpd[3]) {
  2679. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2680. hpd4 |= DC_HPDx_INT_EN;
  2681. }
  2682. if (rdev->irq.hpd[4]) {
  2683. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2684. hpd5 |= DC_HPDx_INT_EN;
  2685. }
  2686. if (rdev->irq.hpd[5]) {
  2687. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2688. hpd6 |= DC_HPDx_INT_EN;
  2689. }
  2690. if (rdev->irq.afmt[0]) {
  2691. DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
  2692. afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2693. }
  2694. if (rdev->irq.afmt[1]) {
  2695. DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
  2696. afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2697. }
  2698. if (rdev->irq.afmt[2]) {
  2699. DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
  2700. afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2701. }
  2702. if (rdev->irq.afmt[3]) {
  2703. DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
  2704. afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2705. }
  2706. if (rdev->irq.afmt[4]) {
  2707. DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
  2708. afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2709. }
  2710. if (rdev->irq.afmt[5]) {
  2711. DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
  2712. afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2713. }
  2714. if (rdev->family >= CHIP_CAYMAN) {
  2715. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2716. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2717. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2718. } else
  2719. WREG32(CP_INT_CNTL, cp_int_cntl);
  2720. WREG32(DMA_CNTL, dma_cntl);
  2721. if (rdev->family >= CHIP_CAYMAN)
  2722. WREG32(CAYMAN_DMA1_CNTL, dma_cntl1);
  2723. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2724. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2725. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2726. if (rdev->num_crtc >= 4) {
  2727. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2728. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2729. }
  2730. if (rdev->num_crtc >= 6) {
  2731. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2732. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2733. }
  2734. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2735. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2736. if (rdev->num_crtc >= 4) {
  2737. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2738. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2739. }
  2740. if (rdev->num_crtc >= 6) {
  2741. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2742. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2743. }
  2744. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2745. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2746. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2747. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2748. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2749. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2750. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
  2751. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
  2752. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
  2753. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
  2754. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
  2755. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
  2756. return 0;
  2757. }
  2758. static void evergreen_irq_ack(struct radeon_device *rdev)
  2759. {
  2760. u32 tmp;
  2761. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2762. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2763. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2764. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2765. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2766. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2767. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2768. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2769. if (rdev->num_crtc >= 4) {
  2770. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2771. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2772. }
  2773. if (rdev->num_crtc >= 6) {
  2774. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2775. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2776. }
  2777. rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2778. rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2779. rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2780. rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2781. rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2782. rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2783. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2784. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2785. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2786. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2787. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2788. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2789. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2790. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2791. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2792. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2793. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2794. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2795. if (rdev->num_crtc >= 4) {
  2796. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2797. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2798. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2799. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2800. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2801. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2802. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2803. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2804. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2805. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2806. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2807. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2808. }
  2809. if (rdev->num_crtc >= 6) {
  2810. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2811. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2812. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2813. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2814. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2815. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2816. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2817. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2818. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2819. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2820. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2821. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2822. }
  2823. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2824. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2825. tmp |= DC_HPDx_INT_ACK;
  2826. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2827. }
  2828. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2829. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2830. tmp |= DC_HPDx_INT_ACK;
  2831. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2832. }
  2833. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2834. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2835. tmp |= DC_HPDx_INT_ACK;
  2836. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2837. }
  2838. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2839. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2840. tmp |= DC_HPDx_INT_ACK;
  2841. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2842. }
  2843. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2844. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2845. tmp |= DC_HPDx_INT_ACK;
  2846. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2847. }
  2848. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2849. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2850. tmp |= DC_HPDx_INT_ACK;
  2851. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2852. }
  2853. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2854. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2855. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2856. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
  2857. }
  2858. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2859. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2860. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2861. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
  2862. }
  2863. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2864. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2865. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2866. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
  2867. }
  2868. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2869. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2870. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2871. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
  2872. }
  2873. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2874. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2875. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2876. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
  2877. }
  2878. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2879. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2880. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2881. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
  2882. }
  2883. }
  2884. static void evergreen_irq_disable(struct radeon_device *rdev)
  2885. {
  2886. r600_disable_interrupts(rdev);
  2887. /* Wait and acknowledge irq */
  2888. mdelay(1);
  2889. evergreen_irq_ack(rdev);
  2890. evergreen_disable_interrupt_state(rdev);
  2891. }
  2892. void evergreen_irq_suspend(struct radeon_device *rdev)
  2893. {
  2894. evergreen_irq_disable(rdev);
  2895. r600_rlc_stop(rdev);
  2896. }
  2897. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2898. {
  2899. u32 wptr, tmp;
  2900. if (rdev->wb.enabled)
  2901. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2902. else
  2903. wptr = RREG32(IH_RB_WPTR);
  2904. if (wptr & RB_OVERFLOW) {
  2905. /* When a ring buffer overflow happen start parsing interrupt
  2906. * from the last not overwritten vector (wptr + 16). Hopefully
  2907. * this should allow us to catchup.
  2908. */
  2909. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2910. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2911. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2912. tmp = RREG32(IH_RB_CNTL);
  2913. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2914. WREG32(IH_RB_CNTL, tmp);
  2915. }
  2916. return (wptr & rdev->ih.ptr_mask);
  2917. }
  2918. int evergreen_irq_process(struct radeon_device *rdev)
  2919. {
  2920. u32 wptr;
  2921. u32 rptr;
  2922. u32 src_id, src_data;
  2923. u32 ring_index;
  2924. bool queue_hotplug = false;
  2925. bool queue_hdmi = false;
  2926. if (!rdev->ih.enabled || rdev->shutdown)
  2927. return IRQ_NONE;
  2928. wptr = evergreen_get_ih_wptr(rdev);
  2929. restart_ih:
  2930. /* is somebody else already processing irqs? */
  2931. if (atomic_xchg(&rdev->ih.lock, 1))
  2932. return IRQ_NONE;
  2933. rptr = rdev->ih.rptr;
  2934. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2935. /* Order reading of wptr vs. reading of IH ring data */
  2936. rmb();
  2937. /* display interrupts */
  2938. evergreen_irq_ack(rdev);
  2939. while (rptr != wptr) {
  2940. /* wptr/rptr are in bytes! */
  2941. ring_index = rptr / 4;
  2942. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2943. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2944. switch (src_id) {
  2945. case 1: /* D1 vblank/vline */
  2946. switch (src_data) {
  2947. case 0: /* D1 vblank */
  2948. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2949. if (rdev->irq.crtc_vblank_int[0]) {
  2950. drm_handle_vblank(rdev->ddev, 0);
  2951. rdev->pm.vblank_sync = true;
  2952. wake_up(&rdev->irq.vblank_queue);
  2953. }
  2954. if (atomic_read(&rdev->irq.pflip[0]))
  2955. radeon_crtc_handle_flip(rdev, 0);
  2956. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2957. DRM_DEBUG("IH: D1 vblank\n");
  2958. }
  2959. break;
  2960. case 1: /* D1 vline */
  2961. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2962. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2963. DRM_DEBUG("IH: D1 vline\n");
  2964. }
  2965. break;
  2966. default:
  2967. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2968. break;
  2969. }
  2970. break;
  2971. case 2: /* D2 vblank/vline */
  2972. switch (src_data) {
  2973. case 0: /* D2 vblank */
  2974. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2975. if (rdev->irq.crtc_vblank_int[1]) {
  2976. drm_handle_vblank(rdev->ddev, 1);
  2977. rdev->pm.vblank_sync = true;
  2978. wake_up(&rdev->irq.vblank_queue);
  2979. }
  2980. if (atomic_read(&rdev->irq.pflip[1]))
  2981. radeon_crtc_handle_flip(rdev, 1);
  2982. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2983. DRM_DEBUG("IH: D2 vblank\n");
  2984. }
  2985. break;
  2986. case 1: /* D2 vline */
  2987. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2988. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2989. DRM_DEBUG("IH: D2 vline\n");
  2990. }
  2991. break;
  2992. default:
  2993. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2994. break;
  2995. }
  2996. break;
  2997. case 3: /* D3 vblank/vline */
  2998. switch (src_data) {
  2999. case 0: /* D3 vblank */
  3000. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3001. if (rdev->irq.crtc_vblank_int[2]) {
  3002. drm_handle_vblank(rdev->ddev, 2);
  3003. rdev->pm.vblank_sync = true;
  3004. wake_up(&rdev->irq.vblank_queue);
  3005. }
  3006. if (atomic_read(&rdev->irq.pflip[2]))
  3007. radeon_crtc_handle_flip(rdev, 2);
  3008. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3009. DRM_DEBUG("IH: D3 vblank\n");
  3010. }
  3011. break;
  3012. case 1: /* D3 vline */
  3013. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3014. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3015. DRM_DEBUG("IH: D3 vline\n");
  3016. }
  3017. break;
  3018. default:
  3019. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3020. break;
  3021. }
  3022. break;
  3023. case 4: /* D4 vblank/vline */
  3024. switch (src_data) {
  3025. case 0: /* D4 vblank */
  3026. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3027. if (rdev->irq.crtc_vblank_int[3]) {
  3028. drm_handle_vblank(rdev->ddev, 3);
  3029. rdev->pm.vblank_sync = true;
  3030. wake_up(&rdev->irq.vblank_queue);
  3031. }
  3032. if (atomic_read(&rdev->irq.pflip[3]))
  3033. radeon_crtc_handle_flip(rdev, 3);
  3034. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3035. DRM_DEBUG("IH: D4 vblank\n");
  3036. }
  3037. break;
  3038. case 1: /* D4 vline */
  3039. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3040. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3041. DRM_DEBUG("IH: D4 vline\n");
  3042. }
  3043. break;
  3044. default:
  3045. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3046. break;
  3047. }
  3048. break;
  3049. case 5: /* D5 vblank/vline */
  3050. switch (src_data) {
  3051. case 0: /* D5 vblank */
  3052. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3053. if (rdev->irq.crtc_vblank_int[4]) {
  3054. drm_handle_vblank(rdev->ddev, 4);
  3055. rdev->pm.vblank_sync = true;
  3056. wake_up(&rdev->irq.vblank_queue);
  3057. }
  3058. if (atomic_read(&rdev->irq.pflip[4]))
  3059. radeon_crtc_handle_flip(rdev, 4);
  3060. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3061. DRM_DEBUG("IH: D5 vblank\n");
  3062. }
  3063. break;
  3064. case 1: /* D5 vline */
  3065. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3066. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3067. DRM_DEBUG("IH: D5 vline\n");
  3068. }
  3069. break;
  3070. default:
  3071. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3072. break;
  3073. }
  3074. break;
  3075. case 6: /* D6 vblank/vline */
  3076. switch (src_data) {
  3077. case 0: /* D6 vblank */
  3078. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3079. if (rdev->irq.crtc_vblank_int[5]) {
  3080. drm_handle_vblank(rdev->ddev, 5);
  3081. rdev->pm.vblank_sync = true;
  3082. wake_up(&rdev->irq.vblank_queue);
  3083. }
  3084. if (atomic_read(&rdev->irq.pflip[5]))
  3085. radeon_crtc_handle_flip(rdev, 5);
  3086. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3087. DRM_DEBUG("IH: D6 vblank\n");
  3088. }
  3089. break;
  3090. case 1: /* D6 vline */
  3091. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3092. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3093. DRM_DEBUG("IH: D6 vline\n");
  3094. }
  3095. break;
  3096. default:
  3097. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3098. break;
  3099. }
  3100. break;
  3101. case 42: /* HPD hotplug */
  3102. switch (src_data) {
  3103. case 0:
  3104. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3105. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3106. queue_hotplug = true;
  3107. DRM_DEBUG("IH: HPD1\n");
  3108. }
  3109. break;
  3110. case 1:
  3111. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3112. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3113. queue_hotplug = true;
  3114. DRM_DEBUG("IH: HPD2\n");
  3115. }
  3116. break;
  3117. case 2:
  3118. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3119. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3120. queue_hotplug = true;
  3121. DRM_DEBUG("IH: HPD3\n");
  3122. }
  3123. break;
  3124. case 3:
  3125. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3126. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3127. queue_hotplug = true;
  3128. DRM_DEBUG("IH: HPD4\n");
  3129. }
  3130. break;
  3131. case 4:
  3132. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3133. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3134. queue_hotplug = true;
  3135. DRM_DEBUG("IH: HPD5\n");
  3136. }
  3137. break;
  3138. case 5:
  3139. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3140. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3141. queue_hotplug = true;
  3142. DRM_DEBUG("IH: HPD6\n");
  3143. }
  3144. break;
  3145. default:
  3146. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3147. break;
  3148. }
  3149. break;
  3150. case 44: /* hdmi */
  3151. switch (src_data) {
  3152. case 0:
  3153. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  3154. rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
  3155. queue_hdmi = true;
  3156. DRM_DEBUG("IH: HDMI0\n");
  3157. }
  3158. break;
  3159. case 1:
  3160. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  3161. rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
  3162. queue_hdmi = true;
  3163. DRM_DEBUG("IH: HDMI1\n");
  3164. }
  3165. break;
  3166. case 2:
  3167. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  3168. rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
  3169. queue_hdmi = true;
  3170. DRM_DEBUG("IH: HDMI2\n");
  3171. }
  3172. break;
  3173. case 3:
  3174. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  3175. rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
  3176. queue_hdmi = true;
  3177. DRM_DEBUG("IH: HDMI3\n");
  3178. }
  3179. break;
  3180. case 4:
  3181. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  3182. rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
  3183. queue_hdmi = true;
  3184. DRM_DEBUG("IH: HDMI4\n");
  3185. }
  3186. break;
  3187. case 5:
  3188. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  3189. rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
  3190. queue_hdmi = true;
  3191. DRM_DEBUG("IH: HDMI5\n");
  3192. }
  3193. break;
  3194. default:
  3195. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3196. break;
  3197. }
  3198. case 124: /* UVD */
  3199. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  3200. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  3201. break;
  3202. case 146:
  3203. case 147:
  3204. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  3205. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3206. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3207. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3208. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3209. /* reset addr and status */
  3210. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  3211. break;
  3212. case 176: /* CP_INT in ring buffer */
  3213. case 177: /* CP_INT in IB1 */
  3214. case 178: /* CP_INT in IB2 */
  3215. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3216. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3217. break;
  3218. case 181: /* CP EOP event */
  3219. DRM_DEBUG("IH: CP EOP\n");
  3220. if (rdev->family >= CHIP_CAYMAN) {
  3221. switch (src_data) {
  3222. case 0:
  3223. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3224. break;
  3225. case 1:
  3226. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3227. break;
  3228. case 2:
  3229. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3230. break;
  3231. }
  3232. } else
  3233. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3234. break;
  3235. case 224: /* DMA trap event */
  3236. DRM_DEBUG("IH: DMA trap\n");
  3237. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3238. break;
  3239. case 233: /* GUI IDLE */
  3240. DRM_DEBUG("IH: GUI idle\n");
  3241. break;
  3242. case 244: /* DMA trap event */
  3243. if (rdev->family >= CHIP_CAYMAN) {
  3244. DRM_DEBUG("IH: DMA1 trap\n");
  3245. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3246. }
  3247. break;
  3248. default:
  3249. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3250. break;
  3251. }
  3252. /* wptr/rptr are in bytes! */
  3253. rptr += 16;
  3254. rptr &= rdev->ih.ptr_mask;
  3255. }
  3256. if (queue_hotplug)
  3257. schedule_work(&rdev->hotplug_work);
  3258. if (queue_hdmi)
  3259. schedule_work(&rdev->audio_work);
  3260. rdev->ih.rptr = rptr;
  3261. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3262. atomic_set(&rdev->ih.lock, 0);
  3263. /* make sure wptr hasn't changed while processing */
  3264. wptr = evergreen_get_ih_wptr(rdev);
  3265. if (wptr != rptr)
  3266. goto restart_ih;
  3267. return IRQ_HANDLED;
  3268. }
  3269. /**
  3270. * evergreen_dma_fence_ring_emit - emit a fence on the DMA ring
  3271. *
  3272. * @rdev: radeon_device pointer
  3273. * @fence: radeon fence object
  3274. *
  3275. * Add a DMA fence packet to the ring to write
  3276. * the fence seq number and DMA trap packet to generate
  3277. * an interrupt if needed (evergreen-SI).
  3278. */
  3279. void evergreen_dma_fence_ring_emit(struct radeon_device *rdev,
  3280. struct radeon_fence *fence)
  3281. {
  3282. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3283. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3284. /* write the fence */
  3285. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0));
  3286. radeon_ring_write(ring, addr & 0xfffffffc);
  3287. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  3288. radeon_ring_write(ring, fence->seq);
  3289. /* generate an interrupt */
  3290. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0));
  3291. /* flush HDP */
  3292. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0));
  3293. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  3294. radeon_ring_write(ring, 1);
  3295. }
  3296. /**
  3297. * evergreen_dma_ring_ib_execute - schedule an IB on the DMA engine
  3298. *
  3299. * @rdev: radeon_device pointer
  3300. * @ib: IB object to schedule
  3301. *
  3302. * Schedule an IB in the DMA ring (evergreen).
  3303. */
  3304. void evergreen_dma_ring_ib_execute(struct radeon_device *rdev,
  3305. struct radeon_ib *ib)
  3306. {
  3307. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3308. if (rdev->wb.enabled) {
  3309. u32 next_rptr = ring->wptr + 4;
  3310. while ((next_rptr & 7) != 5)
  3311. next_rptr++;
  3312. next_rptr += 3;
  3313. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 1));
  3314. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3315. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  3316. radeon_ring_write(ring, next_rptr);
  3317. }
  3318. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  3319. * Pad as necessary with NOPs.
  3320. */
  3321. while ((ring->wptr & 7) != 5)
  3322. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0));
  3323. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0));
  3324. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  3325. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  3326. }
  3327. /**
  3328. * evergreen_copy_dma - copy pages using the DMA engine
  3329. *
  3330. * @rdev: radeon_device pointer
  3331. * @src_offset: src GPU address
  3332. * @dst_offset: dst GPU address
  3333. * @num_gpu_pages: number of GPU pages to xfer
  3334. * @fence: radeon fence object
  3335. *
  3336. * Copy GPU paging using the DMA engine (evergreen-cayman).
  3337. * Used by the radeon ttm implementation to move pages if
  3338. * registered as the asic copy callback.
  3339. */
  3340. int evergreen_copy_dma(struct radeon_device *rdev,
  3341. uint64_t src_offset, uint64_t dst_offset,
  3342. unsigned num_gpu_pages,
  3343. struct radeon_fence **fence)
  3344. {
  3345. struct radeon_semaphore *sem = NULL;
  3346. int ring_index = rdev->asic->copy.dma_ring_index;
  3347. struct radeon_ring *ring = &rdev->ring[ring_index];
  3348. u32 size_in_dw, cur_size_in_dw;
  3349. int i, num_loops;
  3350. int r = 0;
  3351. r = radeon_semaphore_create(rdev, &sem);
  3352. if (r) {
  3353. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3354. return r;
  3355. }
  3356. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  3357. num_loops = DIV_ROUND_UP(size_in_dw, 0xfffff);
  3358. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  3359. if (r) {
  3360. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3361. radeon_semaphore_free(rdev, &sem, NULL);
  3362. return r;
  3363. }
  3364. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3365. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3366. ring->idx);
  3367. radeon_fence_note_sync(*fence, ring->idx);
  3368. } else {
  3369. radeon_semaphore_free(rdev, &sem, NULL);
  3370. }
  3371. for (i = 0; i < num_loops; i++) {
  3372. cur_size_in_dw = size_in_dw;
  3373. if (cur_size_in_dw > 0xFFFFF)
  3374. cur_size_in_dw = 0xFFFFF;
  3375. size_in_dw -= cur_size_in_dw;
  3376. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, cur_size_in_dw));
  3377. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  3378. radeon_ring_write(ring, src_offset & 0xfffffffc);
  3379. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  3380. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  3381. src_offset += cur_size_in_dw * 4;
  3382. dst_offset += cur_size_in_dw * 4;
  3383. }
  3384. r = radeon_fence_emit(rdev, fence, ring->idx);
  3385. if (r) {
  3386. radeon_ring_unlock_undo(rdev, ring);
  3387. return r;
  3388. }
  3389. radeon_ring_unlock_commit(rdev, ring);
  3390. radeon_semaphore_free(rdev, &sem, *fence);
  3391. return r;
  3392. }
  3393. static int evergreen_startup(struct radeon_device *rdev)
  3394. {
  3395. struct radeon_ring *ring;
  3396. int r;
  3397. /* enable pcie gen2 link */
  3398. evergreen_pcie_gen2_enable(rdev);
  3399. if (ASIC_IS_DCE5(rdev)) {
  3400. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  3401. r = ni_init_microcode(rdev);
  3402. if (r) {
  3403. DRM_ERROR("Failed to load firmware!\n");
  3404. return r;
  3405. }
  3406. }
  3407. r = ni_mc_load_microcode(rdev);
  3408. if (r) {
  3409. DRM_ERROR("Failed to load MC firmware!\n");
  3410. return r;
  3411. }
  3412. } else {
  3413. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  3414. r = r600_init_microcode(rdev);
  3415. if (r) {
  3416. DRM_ERROR("Failed to load firmware!\n");
  3417. return r;
  3418. }
  3419. }
  3420. }
  3421. r = r600_vram_scratch_init(rdev);
  3422. if (r)
  3423. return r;
  3424. evergreen_mc_program(rdev);
  3425. if (rdev->flags & RADEON_IS_AGP) {
  3426. evergreen_agp_enable(rdev);
  3427. } else {
  3428. r = evergreen_pcie_gart_enable(rdev);
  3429. if (r)
  3430. return r;
  3431. }
  3432. evergreen_gpu_init(rdev);
  3433. r = evergreen_blit_init(rdev);
  3434. if (r) {
  3435. r600_blit_fini(rdev);
  3436. rdev->asic->copy.copy = NULL;
  3437. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3438. }
  3439. /* allocate wb buffer */
  3440. r = radeon_wb_init(rdev);
  3441. if (r)
  3442. return r;
  3443. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3444. if (r) {
  3445. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3446. return r;
  3447. }
  3448. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3449. if (r) {
  3450. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3451. return r;
  3452. }
  3453. r = rv770_uvd_resume(rdev);
  3454. if (!r) {
  3455. r = radeon_fence_driver_start_ring(rdev,
  3456. R600_RING_TYPE_UVD_INDEX);
  3457. if (r)
  3458. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  3459. }
  3460. if (r)
  3461. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  3462. /* Enable IRQ */
  3463. r = r600_irq_init(rdev);
  3464. if (r) {
  3465. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3466. radeon_irq_kms_fini(rdev);
  3467. return r;
  3468. }
  3469. evergreen_irq_set(rdev);
  3470. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3471. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3472. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  3473. 0, 0xfffff, RADEON_CP_PACKET2);
  3474. if (r)
  3475. return r;
  3476. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3477. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3478. DMA_RB_RPTR, DMA_RB_WPTR,
  3479. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0));
  3480. if (r)
  3481. return r;
  3482. r = evergreen_cp_load_microcode(rdev);
  3483. if (r)
  3484. return r;
  3485. r = evergreen_cp_resume(rdev);
  3486. if (r)
  3487. return r;
  3488. r = r600_dma_resume(rdev);
  3489. if (r)
  3490. return r;
  3491. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  3492. if (ring->ring_size) {
  3493. r = radeon_ring_init(rdev, ring, ring->ring_size,
  3494. R600_WB_UVD_RPTR_OFFSET,
  3495. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  3496. 0, 0xfffff, RADEON_CP_PACKET2);
  3497. if (!r)
  3498. r = r600_uvd_init(rdev);
  3499. if (r)
  3500. DRM_ERROR("radeon: error initializing UVD (%d).\n", r);
  3501. }
  3502. r = radeon_ib_pool_init(rdev);
  3503. if (r) {
  3504. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3505. return r;
  3506. }
  3507. r = r600_audio_init(rdev);
  3508. if (r) {
  3509. DRM_ERROR("radeon: audio init failed\n");
  3510. return r;
  3511. }
  3512. return 0;
  3513. }
  3514. int evergreen_resume(struct radeon_device *rdev)
  3515. {
  3516. int r;
  3517. /* reset the asic, the gfx blocks are often in a bad state
  3518. * after the driver is unloaded or after a resume
  3519. */
  3520. if (radeon_asic_reset(rdev))
  3521. dev_warn(rdev->dev, "GPU reset failed !\n");
  3522. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3523. * posting will perform necessary task to bring back GPU into good
  3524. * shape.
  3525. */
  3526. /* post card */
  3527. atom_asic_init(rdev->mode_info.atom_context);
  3528. rdev->accel_working = true;
  3529. r = evergreen_startup(rdev);
  3530. if (r) {
  3531. DRM_ERROR("evergreen startup failed on resume\n");
  3532. rdev->accel_working = false;
  3533. return r;
  3534. }
  3535. return r;
  3536. }
  3537. int evergreen_suspend(struct radeon_device *rdev)
  3538. {
  3539. r600_audio_fini(rdev);
  3540. radeon_uvd_suspend(rdev);
  3541. r700_cp_stop(rdev);
  3542. r600_dma_stop(rdev);
  3543. r600_uvd_rbc_stop(rdev);
  3544. evergreen_irq_suspend(rdev);
  3545. radeon_wb_disable(rdev);
  3546. evergreen_pcie_gart_disable(rdev);
  3547. return 0;
  3548. }
  3549. /* Plan is to move initialization in that function and use
  3550. * helper function so that radeon_device_init pretty much
  3551. * do nothing more than calling asic specific function. This
  3552. * should also allow to remove a bunch of callback function
  3553. * like vram_info.
  3554. */
  3555. int evergreen_init(struct radeon_device *rdev)
  3556. {
  3557. int r;
  3558. /* Read BIOS */
  3559. if (!radeon_get_bios(rdev)) {
  3560. if (ASIC_IS_AVIVO(rdev))
  3561. return -EINVAL;
  3562. }
  3563. /* Must be an ATOMBIOS */
  3564. if (!rdev->is_atom_bios) {
  3565. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  3566. return -EINVAL;
  3567. }
  3568. r = radeon_atombios_init(rdev);
  3569. if (r)
  3570. return r;
  3571. /* reset the asic, the gfx blocks are often in a bad state
  3572. * after the driver is unloaded or after a resume
  3573. */
  3574. if (radeon_asic_reset(rdev))
  3575. dev_warn(rdev->dev, "GPU reset failed !\n");
  3576. /* Post card if necessary */
  3577. if (!radeon_card_posted(rdev)) {
  3578. if (!rdev->bios) {
  3579. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3580. return -EINVAL;
  3581. }
  3582. DRM_INFO("GPU not posted. posting now...\n");
  3583. atom_asic_init(rdev->mode_info.atom_context);
  3584. }
  3585. /* Initialize scratch registers */
  3586. r600_scratch_init(rdev);
  3587. /* Initialize surface registers */
  3588. radeon_surface_init(rdev);
  3589. /* Initialize clocks */
  3590. radeon_get_clock_info(rdev->ddev);
  3591. /* Fence driver */
  3592. r = radeon_fence_driver_init(rdev);
  3593. if (r)
  3594. return r;
  3595. /* initialize AGP */
  3596. if (rdev->flags & RADEON_IS_AGP) {
  3597. r = radeon_agp_init(rdev);
  3598. if (r)
  3599. radeon_agp_disable(rdev);
  3600. }
  3601. /* initialize memory controller */
  3602. r = evergreen_mc_init(rdev);
  3603. if (r)
  3604. return r;
  3605. /* Memory manager */
  3606. r = radeon_bo_init(rdev);
  3607. if (r)
  3608. return r;
  3609. r = radeon_irq_kms_init(rdev);
  3610. if (r)
  3611. return r;
  3612. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3613. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3614. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  3615. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  3616. r = radeon_uvd_init(rdev);
  3617. if (!r) {
  3618. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  3619. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX],
  3620. 4096);
  3621. }
  3622. rdev->ih.ring_obj = NULL;
  3623. r600_ih_ring_init(rdev, 64 * 1024);
  3624. r = r600_pcie_gart_init(rdev);
  3625. if (r)
  3626. return r;
  3627. rdev->accel_working = true;
  3628. r = evergreen_startup(rdev);
  3629. if (r) {
  3630. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3631. r700_cp_fini(rdev);
  3632. r600_dma_fini(rdev);
  3633. r600_irq_fini(rdev);
  3634. radeon_wb_fini(rdev);
  3635. radeon_ib_pool_fini(rdev);
  3636. radeon_irq_kms_fini(rdev);
  3637. evergreen_pcie_gart_fini(rdev);
  3638. rdev->accel_working = false;
  3639. }
  3640. /* Don't start up if the MC ucode is missing on BTC parts.
  3641. * The default clocks and voltages before the MC ucode
  3642. * is loaded are not suffient for advanced operations.
  3643. */
  3644. if (ASIC_IS_DCE5(rdev)) {
  3645. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  3646. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3647. return -EINVAL;
  3648. }
  3649. }
  3650. return 0;
  3651. }
  3652. void evergreen_fini(struct radeon_device *rdev)
  3653. {
  3654. r600_audio_fini(rdev);
  3655. r600_blit_fini(rdev);
  3656. r700_cp_fini(rdev);
  3657. r600_dma_fini(rdev);
  3658. r600_irq_fini(rdev);
  3659. radeon_wb_fini(rdev);
  3660. radeon_ib_pool_fini(rdev);
  3661. radeon_irq_kms_fini(rdev);
  3662. evergreen_pcie_gart_fini(rdev);
  3663. radeon_uvd_fini(rdev);
  3664. r600_vram_scratch_fini(rdev);
  3665. radeon_gem_fini(rdev);
  3666. radeon_fence_driver_fini(rdev);
  3667. radeon_agp_fini(rdev);
  3668. radeon_bo_fini(rdev);
  3669. radeon_atombios_fini(rdev);
  3670. kfree(rdev->bios);
  3671. rdev->bios = NULL;
  3672. }
  3673. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3674. {
  3675. u32 link_width_cntl, speed_cntl, mask;
  3676. int ret;
  3677. if (radeon_pcie_gen2 == 0)
  3678. return;
  3679. if (rdev->flags & RADEON_IS_IGP)
  3680. return;
  3681. if (!(rdev->flags & RADEON_IS_PCIE))
  3682. return;
  3683. /* x2 cards have a special sequence */
  3684. if (ASIC_IS_X2(rdev))
  3685. return;
  3686. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3687. if (ret != 0)
  3688. return;
  3689. if (!(mask & DRM_PCIE_SPEED_50))
  3690. return;
  3691. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3692. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3693. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3694. return;
  3695. }
  3696. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3697. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3698. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3699. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3700. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3701. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3702. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3703. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3704. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3705. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3706. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3707. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3708. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3709. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3710. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3711. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3712. speed_cntl |= LC_GEN2_EN_STRAP;
  3713. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3714. } else {
  3715. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3716. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3717. if (1)
  3718. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3719. else
  3720. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3721. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3722. }
  3723. }