alim15x3.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * Copyright (C) 1998-2000 Michel Aubry, Maintainer
  3. * Copyright (C) 1998-2000 Andrzej Krzysztofowicz, Maintainer
  4. * Copyright (C) 1999-2000 CJ, cjtsai@ali.com.tw, Maintainer
  5. *
  6. * Copyright (C) 1998-2000 Andre Hedrick (andre@linux-ide.org)
  7. * May be copied or modified under the terms of the GNU General Public License
  8. * Copyright (C) 2002 Alan Cox <alan@redhat.com>
  9. * ALi (now ULi M5228) support by Clear Zhang <Clear.Zhang@ali.com.tw>
  10. * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
  11. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  12. *
  13. * (U)DMA capable version of ali 1533/1543(C), 1535(D)
  14. *
  15. **********************************************************************
  16. * 9/7/99 --Parts from the above author are included and need to be
  17. * converted into standard interface, once I finish the thought.
  18. *
  19. * Recent changes
  20. * Don't use LBA48 mode on ALi <= 0xC4
  21. * Don't poke 0x79 with a non ALi northbridge
  22. * Don't flip undefined bits on newer chipsets (fix Fujitsu laptop hang)
  23. * Allow UDMA6 on revisions > 0xC4
  24. *
  25. * Documentation
  26. * Chipset documentation available under NDA only
  27. *
  28. */
  29. #include <linux/module.h>
  30. #include <linux/types.h>
  31. #include <linux/kernel.h>
  32. #include <linux/pci.h>
  33. #include <linux/hdreg.h>
  34. #include <linux/ide.h>
  35. #include <linux/init.h>
  36. #include <linux/dmi.h>
  37. #include <asm/io.h>
  38. #define DRV_NAME "alim15x3"
  39. /*
  40. * Allow UDMA on M1543C-E chipset for WDC disks that ignore CRC checking
  41. * (this is DANGEROUS and could result in data corruption).
  42. */
  43. static int wdc_udma;
  44. module_param(wdc_udma, bool, 0);
  45. MODULE_PARM_DESC(wdc_udma,
  46. "allow UDMA on M1543C-E chipset for WDC disks (DANGEROUS)");
  47. /*
  48. * ALi devices are not plug in. Otherwise these static values would
  49. * need to go. They ought to go away anyway
  50. */
  51. static u8 m5229_revision;
  52. static u8 chip_is_1543c_e;
  53. static struct pci_dev *isa_dev;
  54. /**
  55. * ali_set_pio_mode - set host controller for PIO mode
  56. * @drive: drive
  57. * @pio: PIO mode number
  58. *
  59. * Program the controller for the given PIO mode.
  60. */
  61. static void ali_set_pio_mode(ide_drive_t *drive, const u8 pio)
  62. {
  63. ide_hwif_t *hwif = HWIF(drive);
  64. struct pci_dev *dev = to_pci_dev(hwif->dev);
  65. struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
  66. int s_time = t->setup, a_time = t->active, c_time = t->cycle;
  67. u8 s_clc, a_clc, r_clc;
  68. unsigned long flags;
  69. int bus_speed = ide_pci_clk ? ide_pci_clk : 33;
  70. int port = hwif->channel ? 0x5c : 0x58;
  71. int portFIFO = hwif->channel ? 0x55 : 0x54;
  72. u8 cd_dma_fifo = 0;
  73. int unit = drive->select.b.unit & 1;
  74. if ((s_clc = (s_time * bus_speed + 999) / 1000) >= 8)
  75. s_clc = 0;
  76. if ((a_clc = (a_time * bus_speed + 999) / 1000) >= 8)
  77. a_clc = 0;
  78. if (!(r_clc = (c_time * bus_speed + 999) / 1000 - a_clc - s_clc)) {
  79. r_clc = 1;
  80. } else {
  81. if (r_clc >= 16)
  82. r_clc = 0;
  83. }
  84. local_irq_save(flags);
  85. /*
  86. * PIO mode => ATA FIFO on, ATAPI FIFO off
  87. */
  88. pci_read_config_byte(dev, portFIFO, &cd_dma_fifo);
  89. if (drive->media==ide_disk) {
  90. if (unit) {
  91. pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0x0F) | 0x50);
  92. } else {
  93. pci_write_config_byte(dev, portFIFO, (cd_dma_fifo & 0xF0) | 0x05);
  94. }
  95. } else {
  96. if (unit) {
  97. pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0x0F);
  98. } else {
  99. pci_write_config_byte(dev, portFIFO, cd_dma_fifo & 0xF0);
  100. }
  101. }
  102. pci_write_config_byte(dev, port, s_clc);
  103. pci_write_config_byte(dev, port+drive->select.b.unit+2, (a_clc << 4) | r_clc);
  104. local_irq_restore(flags);
  105. }
  106. /**
  107. * ali_udma_filter - compute UDMA mask
  108. * @drive: IDE device
  109. *
  110. * Return available UDMA modes.
  111. *
  112. * The actual rules for the ALi are:
  113. * No UDMA on revisions <= 0x20
  114. * Disk only for revisions < 0xC2
  115. * Not WDC drives on M1543C-E (?)
  116. */
  117. static u8 ali_udma_filter(ide_drive_t *drive)
  118. {
  119. if (m5229_revision > 0x20 && m5229_revision < 0xC2) {
  120. if (drive->media != ide_disk)
  121. return 0;
  122. if (chip_is_1543c_e && strstr(drive->id->model, "WDC ") &&
  123. wdc_udma == 0)
  124. return 0;
  125. }
  126. return drive->hwif->ultra_mask;
  127. }
  128. /**
  129. * ali_set_dma_mode - set host controller for DMA mode
  130. * @drive: drive
  131. * @speed: DMA mode
  132. *
  133. * Configure the hardware for the desired IDE transfer mode.
  134. */
  135. static void ali_set_dma_mode(ide_drive_t *drive, const u8 speed)
  136. {
  137. ide_hwif_t *hwif = HWIF(drive);
  138. struct pci_dev *dev = to_pci_dev(hwif->dev);
  139. u8 speed1 = speed;
  140. u8 unit = (drive->select.b.unit & 0x01);
  141. u8 tmpbyte = 0x00;
  142. int m5229_udma = (hwif->channel) ? 0x57 : 0x56;
  143. if (speed == XFER_UDMA_6)
  144. speed1 = 0x47;
  145. if (speed < XFER_UDMA_0) {
  146. u8 ultra_enable = (unit) ? 0x7f : 0xf7;
  147. /*
  148. * clear "ultra enable" bit
  149. */
  150. pci_read_config_byte(dev, m5229_udma, &tmpbyte);
  151. tmpbyte &= ultra_enable;
  152. pci_write_config_byte(dev, m5229_udma, tmpbyte);
  153. /*
  154. * FIXME: Oh, my... DMA timings are never set.
  155. */
  156. } else {
  157. pci_read_config_byte(dev, m5229_udma, &tmpbyte);
  158. tmpbyte &= (0x0f << ((1-unit) << 2));
  159. /*
  160. * enable ultra dma and set timing
  161. */
  162. tmpbyte |= ((0x08 | ((4-speed1)&0x07)) << (unit << 2));
  163. pci_write_config_byte(dev, m5229_udma, tmpbyte);
  164. if (speed >= XFER_UDMA_3) {
  165. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  166. tmpbyte |= 1;
  167. pci_write_config_byte(dev, 0x4b, tmpbyte);
  168. }
  169. }
  170. }
  171. /**
  172. * ali15x3_dma_setup - begin a DMA phase
  173. * @drive: target device
  174. *
  175. * Returns 1 if the DMA cannot be performed, zero on success.
  176. */
  177. static int ali15x3_dma_setup(ide_drive_t *drive)
  178. {
  179. if (m5229_revision < 0xC2 && drive->media != ide_disk) {
  180. if (rq_data_dir(drive->hwif->hwgroup->rq))
  181. return 1; /* try PIO instead of DMA */
  182. }
  183. return ide_dma_setup(drive);
  184. }
  185. /**
  186. * init_chipset_ali15x3 - Initialise an ALi IDE controller
  187. * @dev: PCI device
  188. * @name: Name of the controller
  189. *
  190. * This function initializes the ALI IDE controller and where
  191. * appropriate also sets up the 1533 southbridge.
  192. */
  193. static unsigned int __devinit init_chipset_ali15x3 (struct pci_dev *dev, const char *name)
  194. {
  195. unsigned long flags;
  196. u8 tmpbyte;
  197. struct pci_dev *north = pci_get_slot(dev->bus, PCI_DEVFN(0,0));
  198. m5229_revision = dev->revision;
  199. isa_dev = pci_get_device(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, NULL);
  200. local_irq_save(flags);
  201. if (m5229_revision < 0xC2) {
  202. /*
  203. * revision 0x20 (1543-E, 1543-F)
  204. * revision 0xC0, 0xC1 (1543C-C, 1543C-D, 1543C-E)
  205. * clear CD-ROM DMA write bit, m5229, 0x4b, bit 7
  206. */
  207. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  208. /*
  209. * clear bit 7
  210. */
  211. pci_write_config_byte(dev, 0x4b, tmpbyte & 0x7F);
  212. /*
  213. * check m1533, 0x5e, bit 1~4 == 1001 => & 00011110 = 00010010
  214. */
  215. if (m5229_revision >= 0x20 && isa_dev) {
  216. pci_read_config_byte(isa_dev, 0x5e, &tmpbyte);
  217. chip_is_1543c_e = ((tmpbyte & 0x1e) == 0x12) ? 1: 0;
  218. }
  219. goto out;
  220. }
  221. /*
  222. * 1543C-B?, 1535, 1535D, 1553
  223. * Note 1: not all "motherboard" support this detection
  224. * Note 2: if no udma 66 device, the detection may "error".
  225. * but in this case, we will not set the device to
  226. * ultra 66, the detection result is not important
  227. */
  228. /*
  229. * enable "Cable Detection", m5229, 0x4b, bit3
  230. */
  231. pci_read_config_byte(dev, 0x4b, &tmpbyte);
  232. pci_write_config_byte(dev, 0x4b, tmpbyte | 0x08);
  233. /*
  234. * We should only tune the 1533 enable if we are using an ALi
  235. * North bridge. We might have no north found on some zany
  236. * box without a device at 0:0.0. The ALi bridge will be at
  237. * 0:0.0 so if we didn't find one we know what is cooking.
  238. */
  239. if (north && north->vendor != PCI_VENDOR_ID_AL)
  240. goto out;
  241. if (m5229_revision < 0xC5 && isa_dev)
  242. {
  243. /*
  244. * set south-bridge's enable bit, m1533, 0x79
  245. */
  246. pci_read_config_byte(isa_dev, 0x79, &tmpbyte);
  247. if (m5229_revision == 0xC2) {
  248. /*
  249. * 1543C-B0 (m1533, 0x79, bit 2)
  250. */
  251. pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x04);
  252. } else if (m5229_revision >= 0xC3) {
  253. /*
  254. * 1553/1535 (m1533, 0x79, bit 1)
  255. */
  256. pci_write_config_byte(isa_dev, 0x79, tmpbyte | 0x02);
  257. }
  258. }
  259. out:
  260. /*
  261. * CD_ROM DMA on (m5229, 0x53, bit0)
  262. * Enable this bit even if we want to use PIO.
  263. * PIO FIFO off (m5229, 0x53, bit1)
  264. * The hardware will use 0x54h and 0x55h to control PIO FIFO.
  265. * (Not on later devices it seems)
  266. *
  267. * 0x53 changes meaning on later revs - we must no touch
  268. * bit 1 on them. Need to check if 0x20 is the right break.
  269. */
  270. if (m5229_revision >= 0x20) {
  271. pci_read_config_byte(dev, 0x53, &tmpbyte);
  272. if (m5229_revision <= 0x20)
  273. tmpbyte = (tmpbyte & (~0x02)) | 0x01;
  274. else if (m5229_revision == 0xc7 || m5229_revision == 0xc8)
  275. tmpbyte |= 0x03;
  276. else
  277. tmpbyte |= 0x01;
  278. pci_write_config_byte(dev, 0x53, tmpbyte);
  279. }
  280. pci_dev_put(north);
  281. pci_dev_put(isa_dev);
  282. local_irq_restore(flags);
  283. return 0;
  284. }
  285. /*
  286. * Cable special cases
  287. */
  288. static const struct dmi_system_id cable_dmi_table[] = {
  289. {
  290. .ident = "HP Pavilion N5430",
  291. .matches = {
  292. DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"),
  293. DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
  294. },
  295. },
  296. {
  297. .ident = "Toshiba Satellite S1800-814",
  298. .matches = {
  299. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  300. DMI_MATCH(DMI_PRODUCT_NAME, "S1800-814"),
  301. },
  302. },
  303. { }
  304. };
  305. static int ali_cable_override(struct pci_dev *pdev)
  306. {
  307. /* Fujitsu P2000 */
  308. if (pdev->subsystem_vendor == 0x10CF &&
  309. pdev->subsystem_device == 0x10AF)
  310. return 1;
  311. /* Mitac 8317 (Winbook-A) and relatives */
  312. if (pdev->subsystem_vendor == 0x1071 &&
  313. pdev->subsystem_device == 0x8317)
  314. return 1;
  315. /* Systems by DMI */
  316. if (dmi_check_system(cable_dmi_table))
  317. return 1;
  318. return 0;
  319. }
  320. /**
  321. * ali_cable_detect - cable detection
  322. * @hwif: IDE interface
  323. *
  324. * This checks if the controller and the cable are capable
  325. * of UDMA66 transfers. It doesn't check the drives.
  326. * But see note 2 below!
  327. *
  328. * FIXME: frobs bits that are not defined on newer ALi devicea
  329. */
  330. static u8 __devinit ali_cable_detect(ide_hwif_t *hwif)
  331. {
  332. struct pci_dev *dev = to_pci_dev(hwif->dev);
  333. unsigned long flags;
  334. u8 cbl = ATA_CBL_PATA40, tmpbyte;
  335. local_irq_save(flags);
  336. if (m5229_revision >= 0xC2) {
  337. /*
  338. * m5229 80-pin cable detection (from Host View)
  339. *
  340. * 0x4a bit0 is 0 => primary channel has 80-pin
  341. * 0x4a bit1 is 0 => secondary channel has 80-pin
  342. *
  343. * Certain laptops use short but suitable cables
  344. * and don't implement the detect logic.
  345. */
  346. if (ali_cable_override(dev))
  347. cbl = ATA_CBL_PATA40_SHORT;
  348. else {
  349. pci_read_config_byte(dev, 0x4a, &tmpbyte);
  350. if ((tmpbyte & (1 << hwif->channel)) == 0)
  351. cbl = ATA_CBL_PATA80;
  352. }
  353. }
  354. local_irq_restore(flags);
  355. return cbl;
  356. }
  357. #if !defined(CONFIG_SPARC64) && !defined(CONFIG_PPC)
  358. /**
  359. * init_hwif_ali15x3 - Initialize the ALI IDE x86 stuff
  360. * @hwif: interface to configure
  361. *
  362. * Obtain the IRQ tables for an ALi based IDE solution on the PC
  363. * class platforms. This part of the code isn't applicable to the
  364. * Sparc and PowerPC systems.
  365. */
  366. static void __devinit init_hwif_ali15x3 (ide_hwif_t *hwif)
  367. {
  368. struct pci_dev *dev = to_pci_dev(hwif->dev);
  369. u8 ideic, inmir;
  370. s8 irq_routing_table[] = { -1, 9, 3, 10, 4, 5, 7, 6,
  371. 1, 11, 0, 12, 0, 14, 0, 15 };
  372. int irq = -1;
  373. if (dev->device == PCI_DEVICE_ID_AL_M5229)
  374. hwif->irq = hwif->channel ? 15 : 14;
  375. if (isa_dev) {
  376. /*
  377. * read IDE interface control
  378. */
  379. pci_read_config_byte(isa_dev, 0x58, &ideic);
  380. /* bit0, bit1 */
  381. ideic = ideic & 0x03;
  382. /* get IRQ for IDE Controller */
  383. if ((hwif->channel && ideic == 0x03) ||
  384. (!hwif->channel && !ideic)) {
  385. /*
  386. * get SIRQ1 routing table
  387. */
  388. pci_read_config_byte(isa_dev, 0x44, &inmir);
  389. inmir = inmir & 0x0f;
  390. irq = irq_routing_table[inmir];
  391. } else if (hwif->channel && !(ideic & 0x01)) {
  392. /*
  393. * get SIRQ2 routing table
  394. */
  395. pci_read_config_byte(isa_dev, 0x75, &inmir);
  396. inmir = inmir & 0x0f;
  397. irq = irq_routing_table[inmir];
  398. }
  399. if(irq >= 0)
  400. hwif->irq = irq;
  401. }
  402. }
  403. #else
  404. #define init_hwif_ali15x3 NULL
  405. #endif /* !defined(CONFIG_SPARC64) && !defined(CONFIG_PPC) */
  406. /**
  407. * init_dma_ali15x3 - set up DMA on ALi15x3
  408. * @hwif: IDE interface
  409. * @d: IDE port info
  410. *
  411. * Set up the DMA functionality on the ALi 15x3.
  412. */
  413. static int __devinit init_dma_ali15x3(ide_hwif_t *hwif,
  414. const struct ide_port_info *d)
  415. {
  416. struct pci_dev *dev = to_pci_dev(hwif->dev);
  417. unsigned long base = ide_pci_dma_base(hwif, d);
  418. if (base == 0)
  419. return -1;
  420. hwif->dma_base = base;
  421. if (ide_pci_check_simplex(hwif, d) < 0)
  422. return -1;
  423. if (ide_pci_set_master(dev, d->name) < 0)
  424. return -1;
  425. if (!hwif->channel)
  426. outb(inb(base + 2) & 0x60, base + 2);
  427. printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n",
  428. hwif->name, base, base + 7);
  429. if (ide_allocate_dma_engine(hwif))
  430. return -1;
  431. hwif->dma_ops = &sff_dma_ops;
  432. return 0;
  433. }
  434. static const struct ide_port_ops ali_port_ops = {
  435. .set_pio_mode = ali_set_pio_mode,
  436. .set_dma_mode = ali_set_dma_mode,
  437. .udma_filter = ali_udma_filter,
  438. .cable_detect = ali_cable_detect,
  439. };
  440. static const struct ide_dma_ops ali_dma_ops = {
  441. .dma_host_set = ide_dma_host_set,
  442. .dma_setup = ali15x3_dma_setup,
  443. .dma_exec_cmd = ide_dma_exec_cmd,
  444. .dma_start = ide_dma_start,
  445. .dma_end = __ide_dma_end,
  446. .dma_test_irq = ide_dma_test_irq,
  447. .dma_lost_irq = ide_dma_lost_irq,
  448. .dma_timeout = ide_dma_timeout,
  449. };
  450. static const struct ide_port_info ali15x3_chipset __devinitdata = {
  451. .name = DRV_NAME,
  452. .init_chipset = init_chipset_ali15x3,
  453. .init_hwif = init_hwif_ali15x3,
  454. .init_dma = init_dma_ali15x3,
  455. .port_ops = &ali_port_ops,
  456. .pio_mask = ATA_PIO5,
  457. .swdma_mask = ATA_SWDMA2,
  458. .mwdma_mask = ATA_MWDMA2,
  459. };
  460. /**
  461. * alim15x3_init_one - set up an ALi15x3 IDE controller
  462. * @dev: PCI device to set up
  463. *
  464. * Perform the actual set up for an ALi15x3 that has been found by the
  465. * hot plug layer.
  466. */
  467. static int __devinit alim15x3_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  468. {
  469. struct ide_port_info d = ali15x3_chipset;
  470. u8 rev = dev->revision, idx = id->driver_data;
  471. /* don't use LBA48 DMA on ALi devices before rev 0xC5 */
  472. if (rev <= 0xC4)
  473. d.host_flags |= IDE_HFLAG_NO_LBA48_DMA;
  474. if (rev >= 0x20) {
  475. if (rev == 0x20)
  476. d.host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
  477. if (rev < 0xC2)
  478. d.udma_mask = ATA_UDMA2;
  479. else if (rev == 0xC2 || rev == 0xC3)
  480. d.udma_mask = ATA_UDMA4;
  481. else if (rev == 0xC4)
  482. d.udma_mask = ATA_UDMA5;
  483. else
  484. d.udma_mask = ATA_UDMA6;
  485. d.dma_ops = &ali_dma_ops;
  486. } else {
  487. d.host_flags |= IDE_HFLAG_NO_DMA;
  488. d.mwdma_mask = d.swdma_mask = 0;
  489. }
  490. if (idx == 0)
  491. d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX;
  492. return ide_pci_init_one(dev, &d, NULL);
  493. }
  494. static const struct pci_device_id alim15x3_pci_tbl[] = {
  495. { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5229), 0 },
  496. { PCI_VDEVICE(AL, PCI_DEVICE_ID_AL_M5228), 1 },
  497. { 0, },
  498. };
  499. MODULE_DEVICE_TABLE(pci, alim15x3_pci_tbl);
  500. static struct pci_driver driver = {
  501. .name = "ALI15x3_IDE",
  502. .id_table = alim15x3_pci_tbl,
  503. .probe = alim15x3_init_one,
  504. .remove = ide_pci_remove,
  505. };
  506. static int __init ali15x3_ide_init(void)
  507. {
  508. return ide_pci_register_driver(&driver);
  509. }
  510. static void __exit ali15x3_ide_exit(void)
  511. {
  512. return pci_unregister_driver(&driver);
  513. }
  514. module_init(ali15x3_ide_init);
  515. module_exit(ali15x3_ide_exit);
  516. MODULE_AUTHOR("Michael Aubry, Andrzej Krzysztofowicz, CJ, Andre Hedrick, Alan Cox");
  517. MODULE_DESCRIPTION("PCI driver module for ALi 15x3 IDE");
  518. MODULE_LICENSE("GPL");