emulate.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstMask (7<<1)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. /* Misc flags */
  82. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  83. #define Undefined (1<<25) /* No Such Instruction */
  84. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  85. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  86. #define No64 (1<<28)
  87. /* Source 2 operand type */
  88. #define Src2None (0<<29)
  89. #define Src2CL (1<<29)
  90. #define Src2ImmByte (2<<29)
  91. #define Src2One (3<<29)
  92. #define Src2Mask (7<<29)
  93. #define X2(x...) x, x
  94. #define X3(x...) X2(x), x
  95. #define X4(x...) X2(x), X2(x)
  96. #define X5(x...) X4(x), x
  97. #define X6(x...) X4(x), X2(x)
  98. #define X7(x...) X4(x), X3(x)
  99. #define X8(x...) X4(x), X4(x)
  100. #define X16(x...) X8(x), X8(x)
  101. struct opcode {
  102. u32 flags;
  103. union {
  104. int (*execute)(struct x86_emulate_ctxt *ctxt);
  105. struct opcode *group;
  106. struct group_dual *gdual;
  107. } u;
  108. };
  109. struct group_dual {
  110. struct opcode mod012[8];
  111. struct opcode mod3[8];
  112. };
  113. /* EFLAGS bit definitions. */
  114. #define EFLG_ID (1<<21)
  115. #define EFLG_VIP (1<<20)
  116. #define EFLG_VIF (1<<19)
  117. #define EFLG_AC (1<<18)
  118. #define EFLG_VM (1<<17)
  119. #define EFLG_RF (1<<16)
  120. #define EFLG_IOPL (3<<12)
  121. #define EFLG_NT (1<<14)
  122. #define EFLG_OF (1<<11)
  123. #define EFLG_DF (1<<10)
  124. #define EFLG_IF (1<<9)
  125. #define EFLG_TF (1<<8)
  126. #define EFLG_SF (1<<7)
  127. #define EFLG_ZF (1<<6)
  128. #define EFLG_AF (1<<4)
  129. #define EFLG_PF (1<<2)
  130. #define EFLG_CF (1<<0)
  131. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  132. #define EFLG_RESERVED_ONE_MASK 2
  133. /*
  134. * Instruction emulation:
  135. * Most instructions are emulated directly via a fragment of inline assembly
  136. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  137. * any modified flags.
  138. */
  139. #if defined(CONFIG_X86_64)
  140. #define _LO32 "k" /* force 32-bit operand */
  141. #define _STK "%%rsp" /* stack pointer */
  142. #elif defined(__i386__)
  143. #define _LO32 "" /* force 32-bit operand */
  144. #define _STK "%%esp" /* stack pointer */
  145. #endif
  146. /*
  147. * These EFLAGS bits are restored from saved value during emulation, and
  148. * any changes are written back to the saved value after emulation.
  149. */
  150. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  151. /* Before executing instruction: restore necessary bits in EFLAGS. */
  152. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  153. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  154. "movl %"_sav",%"_LO32 _tmp"; " \
  155. "push %"_tmp"; " \
  156. "push %"_tmp"; " \
  157. "movl %"_msk",%"_LO32 _tmp"; " \
  158. "andl %"_LO32 _tmp",("_STK"); " \
  159. "pushf; " \
  160. "notl %"_LO32 _tmp"; " \
  161. "andl %"_LO32 _tmp",("_STK"); " \
  162. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  163. "pop %"_tmp"; " \
  164. "orl %"_LO32 _tmp",("_STK"); " \
  165. "popf; " \
  166. "pop %"_sav"; "
  167. /* After executing instruction: write-back necessary bits in EFLAGS. */
  168. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  169. /* _sav |= EFLAGS & _msk; */ \
  170. "pushf; " \
  171. "pop %"_tmp"; " \
  172. "andl %"_msk",%"_LO32 _tmp"; " \
  173. "orl %"_LO32 _tmp",%"_sav"; "
  174. #ifdef CONFIG_X86_64
  175. #define ON64(x) x
  176. #else
  177. #define ON64(x)
  178. #endif
  179. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  180. do { \
  181. __asm__ __volatile__ ( \
  182. _PRE_EFLAGS("0", "4", "2") \
  183. _op _suffix " %"_x"3,%1; " \
  184. _POST_EFLAGS("0", "4", "2") \
  185. : "=m" (_eflags), "=m" ((_dst).val), \
  186. "=&r" (_tmp) \
  187. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  188. } while (0)
  189. /* Raw emulation: instruction has two explicit operands. */
  190. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  191. do { \
  192. unsigned long _tmp; \
  193. \
  194. switch ((_dst).bytes) { \
  195. case 2: \
  196. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  197. break; \
  198. case 4: \
  199. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  200. break; \
  201. case 8: \
  202. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  203. break; \
  204. } \
  205. } while (0)
  206. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  207. do { \
  208. unsigned long _tmp; \
  209. switch ((_dst).bytes) { \
  210. case 1: \
  211. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  212. break; \
  213. default: \
  214. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  215. _wx, _wy, _lx, _ly, _qx, _qy); \
  216. break; \
  217. } \
  218. } while (0)
  219. /* Source operand is byte-sized and may be restricted to just %cl. */
  220. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  221. __emulate_2op(_op, _src, _dst, _eflags, \
  222. "b", "c", "b", "c", "b", "c", "b", "c")
  223. /* Source operand is byte, word, long or quad sized. */
  224. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  225. __emulate_2op(_op, _src, _dst, _eflags, \
  226. "b", "q", "w", "r", _LO32, "r", "", "r")
  227. /* Source operand is word, long or quad sized. */
  228. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  229. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  230. "w", "r", _LO32, "r", "", "r")
  231. /* Instruction has three operands and one operand is stored in ECX register */
  232. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  233. do { \
  234. unsigned long _tmp; \
  235. _type _clv = (_cl).val; \
  236. _type _srcv = (_src).val; \
  237. _type _dstv = (_dst).val; \
  238. \
  239. __asm__ __volatile__ ( \
  240. _PRE_EFLAGS("0", "5", "2") \
  241. _op _suffix " %4,%1 \n" \
  242. _POST_EFLAGS("0", "5", "2") \
  243. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  244. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  245. ); \
  246. \
  247. (_cl).val = (unsigned long) _clv; \
  248. (_src).val = (unsigned long) _srcv; \
  249. (_dst).val = (unsigned long) _dstv; \
  250. } while (0)
  251. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  252. do { \
  253. switch ((_dst).bytes) { \
  254. case 2: \
  255. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  256. "w", unsigned short); \
  257. break; \
  258. case 4: \
  259. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  260. "l", unsigned int); \
  261. break; \
  262. case 8: \
  263. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  264. "q", unsigned long)); \
  265. break; \
  266. } \
  267. } while (0)
  268. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  269. do { \
  270. unsigned long _tmp; \
  271. \
  272. __asm__ __volatile__ ( \
  273. _PRE_EFLAGS("0", "3", "2") \
  274. _op _suffix " %1; " \
  275. _POST_EFLAGS("0", "3", "2") \
  276. : "=m" (_eflags), "+m" ((_dst).val), \
  277. "=&r" (_tmp) \
  278. : "i" (EFLAGS_MASK)); \
  279. } while (0)
  280. /* Instruction has only one explicit operand (no source operand). */
  281. #define emulate_1op(_op, _dst, _eflags) \
  282. do { \
  283. switch ((_dst).bytes) { \
  284. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  285. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  286. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  287. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  288. } \
  289. } while (0)
  290. /* Fetch next part of the instruction being emulated. */
  291. #define insn_fetch(_type, _size, _eip) \
  292. ({ unsigned long _x; \
  293. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  294. if (rc != X86EMUL_CONTINUE) \
  295. goto done; \
  296. (_eip) += (_size); \
  297. (_type)_x; \
  298. })
  299. #define insn_fetch_arr(_arr, _size, _eip) \
  300. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  301. if (rc != X86EMUL_CONTINUE) \
  302. goto done; \
  303. (_eip) += (_size); \
  304. })
  305. static inline unsigned long ad_mask(struct decode_cache *c)
  306. {
  307. return (1UL << (c->ad_bytes << 3)) - 1;
  308. }
  309. /* Access/update address held in a register, based on addressing mode. */
  310. static inline unsigned long
  311. address_mask(struct decode_cache *c, unsigned long reg)
  312. {
  313. if (c->ad_bytes == sizeof(unsigned long))
  314. return reg;
  315. else
  316. return reg & ad_mask(c);
  317. }
  318. static inline unsigned long
  319. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  320. {
  321. return base + address_mask(c, reg);
  322. }
  323. static inline void
  324. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  325. {
  326. if (c->ad_bytes == sizeof(unsigned long))
  327. *reg += inc;
  328. else
  329. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  330. }
  331. static inline void jmp_rel(struct decode_cache *c, int rel)
  332. {
  333. register_address_increment(c, &c->eip, rel);
  334. }
  335. static void set_seg_override(struct decode_cache *c, int seg)
  336. {
  337. c->has_seg_override = true;
  338. c->seg_override = seg;
  339. }
  340. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  341. struct x86_emulate_ops *ops, int seg)
  342. {
  343. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  344. return 0;
  345. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  346. }
  347. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  348. struct x86_emulate_ops *ops,
  349. struct decode_cache *c)
  350. {
  351. if (!c->has_seg_override)
  352. return 0;
  353. return seg_base(ctxt, ops, c->seg_override);
  354. }
  355. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  356. struct x86_emulate_ops *ops)
  357. {
  358. return seg_base(ctxt, ops, VCPU_SREG_ES);
  359. }
  360. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  361. struct x86_emulate_ops *ops)
  362. {
  363. return seg_base(ctxt, ops, VCPU_SREG_SS);
  364. }
  365. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  366. u32 error, bool valid)
  367. {
  368. ctxt->exception = vec;
  369. ctxt->error_code = error;
  370. ctxt->error_code_valid = valid;
  371. ctxt->restart = false;
  372. }
  373. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  374. {
  375. emulate_exception(ctxt, GP_VECTOR, err, true);
  376. }
  377. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  378. int err)
  379. {
  380. ctxt->cr2 = addr;
  381. emulate_exception(ctxt, PF_VECTOR, err, true);
  382. }
  383. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  384. {
  385. emulate_exception(ctxt, UD_VECTOR, 0, false);
  386. }
  387. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  388. {
  389. emulate_exception(ctxt, TS_VECTOR, err, true);
  390. }
  391. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  392. struct x86_emulate_ops *ops,
  393. unsigned long eip, u8 *dest)
  394. {
  395. struct fetch_cache *fc = &ctxt->decode.fetch;
  396. int rc;
  397. int size, cur_size;
  398. if (eip == fc->end) {
  399. cur_size = fc->end - fc->start;
  400. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  401. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  402. size, ctxt->vcpu, NULL);
  403. if (rc != X86EMUL_CONTINUE)
  404. return rc;
  405. fc->end += size;
  406. }
  407. *dest = fc->data[eip - fc->start];
  408. return X86EMUL_CONTINUE;
  409. }
  410. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  411. struct x86_emulate_ops *ops,
  412. unsigned long eip, void *dest, unsigned size)
  413. {
  414. int rc;
  415. /* x86 instructions are limited to 15 bytes. */
  416. if (eip + size - ctxt->eip > 15)
  417. return X86EMUL_UNHANDLEABLE;
  418. while (size--) {
  419. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  420. if (rc != X86EMUL_CONTINUE)
  421. return rc;
  422. }
  423. return X86EMUL_CONTINUE;
  424. }
  425. /*
  426. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  427. * pointer into the block that addresses the relevant register.
  428. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  429. */
  430. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  431. int highbyte_regs)
  432. {
  433. void *p;
  434. p = &regs[modrm_reg];
  435. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  436. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  437. return p;
  438. }
  439. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  440. struct x86_emulate_ops *ops,
  441. ulong addr,
  442. u16 *size, unsigned long *address, int op_bytes)
  443. {
  444. int rc;
  445. if (op_bytes == 2)
  446. op_bytes = 3;
  447. *address = 0;
  448. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  449. if (rc != X86EMUL_CONTINUE)
  450. return rc;
  451. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  452. return rc;
  453. }
  454. static int test_cc(unsigned int condition, unsigned int flags)
  455. {
  456. int rc = 0;
  457. switch ((condition & 15) >> 1) {
  458. case 0: /* o */
  459. rc |= (flags & EFLG_OF);
  460. break;
  461. case 1: /* b/c/nae */
  462. rc |= (flags & EFLG_CF);
  463. break;
  464. case 2: /* z/e */
  465. rc |= (flags & EFLG_ZF);
  466. break;
  467. case 3: /* be/na */
  468. rc |= (flags & (EFLG_CF|EFLG_ZF));
  469. break;
  470. case 4: /* s */
  471. rc |= (flags & EFLG_SF);
  472. break;
  473. case 5: /* p/pe */
  474. rc |= (flags & EFLG_PF);
  475. break;
  476. case 7: /* le/ng */
  477. rc |= (flags & EFLG_ZF);
  478. /* fall through */
  479. case 6: /* l/nge */
  480. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  481. break;
  482. }
  483. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  484. return (!!rc ^ (condition & 1));
  485. }
  486. static void fetch_register_operand(struct operand *op)
  487. {
  488. switch (op->bytes) {
  489. case 1:
  490. op->val = *(u8 *)op->addr.reg;
  491. break;
  492. case 2:
  493. op->val = *(u16 *)op->addr.reg;
  494. break;
  495. case 4:
  496. op->val = *(u32 *)op->addr.reg;
  497. break;
  498. case 8:
  499. op->val = *(u64 *)op->addr.reg;
  500. break;
  501. }
  502. }
  503. static void decode_register_operand(struct operand *op,
  504. struct decode_cache *c,
  505. int inhibit_bytereg)
  506. {
  507. unsigned reg = c->modrm_reg;
  508. int highbyte_regs = c->rex_prefix == 0;
  509. if (!(c->d & ModRM))
  510. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  511. op->type = OP_REG;
  512. if ((c->d & ByteOp) && !inhibit_bytereg) {
  513. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  514. op->bytes = 1;
  515. } else {
  516. op->addr.reg = decode_register(reg, c->regs, 0);
  517. op->bytes = c->op_bytes;
  518. }
  519. fetch_register_operand(op);
  520. op->orig_val = op->val;
  521. }
  522. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  523. struct x86_emulate_ops *ops)
  524. {
  525. struct decode_cache *c = &ctxt->decode;
  526. u8 sib;
  527. int index_reg = 0, base_reg = 0, scale;
  528. int rc = X86EMUL_CONTINUE;
  529. if (c->rex_prefix) {
  530. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  531. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  532. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  533. }
  534. c->modrm = insn_fetch(u8, 1, c->eip);
  535. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  536. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  537. c->modrm_rm |= (c->modrm & 0x07);
  538. c->modrm_ea = 0;
  539. c->modrm_seg = VCPU_SREG_DS;
  540. if (c->modrm_mod == 3) {
  541. c->modrm_ptr = decode_register(c->modrm_rm,
  542. c->regs, c->d & ByteOp);
  543. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  544. return rc;
  545. }
  546. if (c->ad_bytes == 2) {
  547. unsigned bx = c->regs[VCPU_REGS_RBX];
  548. unsigned bp = c->regs[VCPU_REGS_RBP];
  549. unsigned si = c->regs[VCPU_REGS_RSI];
  550. unsigned di = c->regs[VCPU_REGS_RDI];
  551. /* 16-bit ModR/M decode. */
  552. switch (c->modrm_mod) {
  553. case 0:
  554. if (c->modrm_rm == 6)
  555. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  556. break;
  557. case 1:
  558. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  559. break;
  560. case 2:
  561. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  562. break;
  563. }
  564. switch (c->modrm_rm) {
  565. case 0:
  566. c->modrm_ea += bx + si;
  567. break;
  568. case 1:
  569. c->modrm_ea += bx + di;
  570. break;
  571. case 2:
  572. c->modrm_ea += bp + si;
  573. break;
  574. case 3:
  575. c->modrm_ea += bp + di;
  576. break;
  577. case 4:
  578. c->modrm_ea += si;
  579. break;
  580. case 5:
  581. c->modrm_ea += di;
  582. break;
  583. case 6:
  584. if (c->modrm_mod != 0)
  585. c->modrm_ea += bp;
  586. break;
  587. case 7:
  588. c->modrm_ea += bx;
  589. break;
  590. }
  591. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  592. (c->modrm_rm == 6 && c->modrm_mod != 0))
  593. c->modrm_seg = VCPU_SREG_SS;
  594. c->modrm_ea = (u16)c->modrm_ea;
  595. } else {
  596. /* 32/64-bit ModR/M decode. */
  597. if ((c->modrm_rm & 7) == 4) {
  598. sib = insn_fetch(u8, 1, c->eip);
  599. index_reg |= (sib >> 3) & 7;
  600. base_reg |= sib & 7;
  601. scale = sib >> 6;
  602. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  603. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  604. else
  605. c->modrm_ea += c->regs[base_reg];
  606. if (index_reg != 4)
  607. c->modrm_ea += c->regs[index_reg] << scale;
  608. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  609. if (ctxt->mode == X86EMUL_MODE_PROT64)
  610. c->rip_relative = 1;
  611. } else
  612. c->modrm_ea += c->regs[c->modrm_rm];
  613. switch (c->modrm_mod) {
  614. case 0:
  615. if (c->modrm_rm == 5)
  616. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  617. break;
  618. case 1:
  619. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  620. break;
  621. case 2:
  622. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  623. break;
  624. }
  625. }
  626. done:
  627. return rc;
  628. }
  629. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  630. struct x86_emulate_ops *ops)
  631. {
  632. struct decode_cache *c = &ctxt->decode;
  633. int rc = X86EMUL_CONTINUE;
  634. switch (c->ad_bytes) {
  635. case 2:
  636. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  637. break;
  638. case 4:
  639. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  640. break;
  641. case 8:
  642. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  643. break;
  644. }
  645. done:
  646. return rc;
  647. }
  648. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  649. struct x86_emulate_ops *ops,
  650. unsigned long addr, void *dest, unsigned size)
  651. {
  652. int rc;
  653. struct read_cache *mc = &ctxt->decode.mem_read;
  654. u32 err;
  655. while (size) {
  656. int n = min(size, 8u);
  657. size -= n;
  658. if (mc->pos < mc->end)
  659. goto read_cached;
  660. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  661. ctxt->vcpu);
  662. if (rc == X86EMUL_PROPAGATE_FAULT)
  663. emulate_pf(ctxt, addr, err);
  664. if (rc != X86EMUL_CONTINUE)
  665. return rc;
  666. mc->end += n;
  667. read_cached:
  668. memcpy(dest, mc->data + mc->pos, n);
  669. mc->pos += n;
  670. dest += n;
  671. addr += n;
  672. }
  673. return X86EMUL_CONTINUE;
  674. }
  675. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  676. struct x86_emulate_ops *ops,
  677. unsigned int size, unsigned short port,
  678. void *dest)
  679. {
  680. struct read_cache *rc = &ctxt->decode.io_read;
  681. if (rc->pos == rc->end) { /* refill pio read ahead */
  682. struct decode_cache *c = &ctxt->decode;
  683. unsigned int in_page, n;
  684. unsigned int count = c->rep_prefix ?
  685. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  686. in_page = (ctxt->eflags & EFLG_DF) ?
  687. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  688. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  689. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  690. count);
  691. if (n == 0)
  692. n = 1;
  693. rc->pos = rc->end = 0;
  694. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  695. return 0;
  696. rc->end = n * size;
  697. }
  698. memcpy(dest, rc->data + rc->pos, size);
  699. rc->pos += size;
  700. return 1;
  701. }
  702. static u32 desc_limit_scaled(struct desc_struct *desc)
  703. {
  704. u32 limit = get_desc_limit(desc);
  705. return desc->g ? (limit << 12) | 0xfff : limit;
  706. }
  707. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  708. struct x86_emulate_ops *ops,
  709. u16 selector, struct desc_ptr *dt)
  710. {
  711. if (selector & 1 << 2) {
  712. struct desc_struct desc;
  713. memset (dt, 0, sizeof *dt);
  714. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  715. return;
  716. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  717. dt->address = get_desc_base(&desc);
  718. } else
  719. ops->get_gdt(dt, ctxt->vcpu);
  720. }
  721. /* allowed just for 8 bytes segments */
  722. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  723. struct x86_emulate_ops *ops,
  724. u16 selector, struct desc_struct *desc)
  725. {
  726. struct desc_ptr dt;
  727. u16 index = selector >> 3;
  728. int ret;
  729. u32 err;
  730. ulong addr;
  731. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  732. if (dt.size < index * 8 + 7) {
  733. emulate_gp(ctxt, selector & 0xfffc);
  734. return X86EMUL_PROPAGATE_FAULT;
  735. }
  736. addr = dt.address + index * 8;
  737. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  738. if (ret == X86EMUL_PROPAGATE_FAULT)
  739. emulate_pf(ctxt, addr, err);
  740. return ret;
  741. }
  742. /* allowed just for 8 bytes segments */
  743. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  744. struct x86_emulate_ops *ops,
  745. u16 selector, struct desc_struct *desc)
  746. {
  747. struct desc_ptr dt;
  748. u16 index = selector >> 3;
  749. u32 err;
  750. ulong addr;
  751. int ret;
  752. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  753. if (dt.size < index * 8 + 7) {
  754. emulate_gp(ctxt, selector & 0xfffc);
  755. return X86EMUL_PROPAGATE_FAULT;
  756. }
  757. addr = dt.address + index * 8;
  758. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  759. if (ret == X86EMUL_PROPAGATE_FAULT)
  760. emulate_pf(ctxt, addr, err);
  761. return ret;
  762. }
  763. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  764. struct x86_emulate_ops *ops,
  765. u16 selector, int seg)
  766. {
  767. struct desc_struct seg_desc;
  768. u8 dpl, rpl, cpl;
  769. unsigned err_vec = GP_VECTOR;
  770. u32 err_code = 0;
  771. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  772. int ret;
  773. memset(&seg_desc, 0, sizeof seg_desc);
  774. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  775. || ctxt->mode == X86EMUL_MODE_REAL) {
  776. /* set real mode segment descriptor */
  777. set_desc_base(&seg_desc, selector << 4);
  778. set_desc_limit(&seg_desc, 0xffff);
  779. seg_desc.type = 3;
  780. seg_desc.p = 1;
  781. seg_desc.s = 1;
  782. goto load;
  783. }
  784. /* NULL selector is not valid for TR, CS and SS */
  785. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  786. && null_selector)
  787. goto exception;
  788. /* TR should be in GDT only */
  789. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  790. goto exception;
  791. if (null_selector) /* for NULL selector skip all following checks */
  792. goto load;
  793. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  794. if (ret != X86EMUL_CONTINUE)
  795. return ret;
  796. err_code = selector & 0xfffc;
  797. err_vec = GP_VECTOR;
  798. /* can't load system descriptor into segment selecor */
  799. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  800. goto exception;
  801. if (!seg_desc.p) {
  802. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  803. goto exception;
  804. }
  805. rpl = selector & 3;
  806. dpl = seg_desc.dpl;
  807. cpl = ops->cpl(ctxt->vcpu);
  808. switch (seg) {
  809. case VCPU_SREG_SS:
  810. /*
  811. * segment is not a writable data segment or segment
  812. * selector's RPL != CPL or segment selector's RPL != CPL
  813. */
  814. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  815. goto exception;
  816. break;
  817. case VCPU_SREG_CS:
  818. if (!(seg_desc.type & 8))
  819. goto exception;
  820. if (seg_desc.type & 4) {
  821. /* conforming */
  822. if (dpl > cpl)
  823. goto exception;
  824. } else {
  825. /* nonconforming */
  826. if (rpl > cpl || dpl != cpl)
  827. goto exception;
  828. }
  829. /* CS(RPL) <- CPL */
  830. selector = (selector & 0xfffc) | cpl;
  831. break;
  832. case VCPU_SREG_TR:
  833. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  834. goto exception;
  835. break;
  836. case VCPU_SREG_LDTR:
  837. if (seg_desc.s || seg_desc.type != 2)
  838. goto exception;
  839. break;
  840. default: /* DS, ES, FS, or GS */
  841. /*
  842. * segment is not a data or readable code segment or
  843. * ((segment is a data or nonconforming code segment)
  844. * and (both RPL and CPL > DPL))
  845. */
  846. if ((seg_desc.type & 0xa) == 0x8 ||
  847. (((seg_desc.type & 0xc) != 0xc) &&
  848. (rpl > dpl && cpl > dpl)))
  849. goto exception;
  850. break;
  851. }
  852. if (seg_desc.s) {
  853. /* mark segment as accessed */
  854. seg_desc.type |= 1;
  855. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  856. if (ret != X86EMUL_CONTINUE)
  857. return ret;
  858. }
  859. load:
  860. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  861. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  862. return X86EMUL_CONTINUE;
  863. exception:
  864. emulate_exception(ctxt, err_vec, err_code, true);
  865. return X86EMUL_PROPAGATE_FAULT;
  866. }
  867. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  868. struct x86_emulate_ops *ops)
  869. {
  870. int rc;
  871. struct decode_cache *c = &ctxt->decode;
  872. u32 err;
  873. switch (c->dst.type) {
  874. case OP_REG:
  875. /* The 4-byte case *is* correct:
  876. * in 64-bit mode we zero-extend.
  877. */
  878. switch (c->dst.bytes) {
  879. case 1:
  880. *(u8 *)c->dst.addr.reg = (u8)c->dst.val;
  881. break;
  882. case 2:
  883. *(u16 *)c->dst.addr.reg = (u16)c->dst.val;
  884. break;
  885. case 4:
  886. *c->dst.addr.reg = (u32)c->dst.val;
  887. break; /* 64b: zero-ext */
  888. case 8:
  889. *c->dst.addr.reg = c->dst.val;
  890. break;
  891. }
  892. break;
  893. case OP_MEM:
  894. if (c->lock_prefix)
  895. rc = ops->cmpxchg_emulated(
  896. c->dst.addr.mem,
  897. &c->dst.orig_val,
  898. &c->dst.val,
  899. c->dst.bytes,
  900. &err,
  901. ctxt->vcpu);
  902. else
  903. rc = ops->write_emulated(
  904. c->dst.addr.mem,
  905. &c->dst.val,
  906. c->dst.bytes,
  907. &err,
  908. ctxt->vcpu);
  909. if (rc == X86EMUL_PROPAGATE_FAULT)
  910. emulate_pf(ctxt, c->dst.addr.mem, err);
  911. if (rc != X86EMUL_CONTINUE)
  912. return rc;
  913. break;
  914. case OP_NONE:
  915. /* no writeback */
  916. break;
  917. default:
  918. break;
  919. }
  920. return X86EMUL_CONTINUE;
  921. }
  922. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  923. struct x86_emulate_ops *ops)
  924. {
  925. struct decode_cache *c = &ctxt->decode;
  926. c->dst.type = OP_MEM;
  927. c->dst.bytes = c->op_bytes;
  928. c->dst.val = c->src.val;
  929. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  930. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  931. c->regs[VCPU_REGS_RSP]);
  932. }
  933. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  934. struct x86_emulate_ops *ops,
  935. void *dest, int len)
  936. {
  937. struct decode_cache *c = &ctxt->decode;
  938. int rc;
  939. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  940. c->regs[VCPU_REGS_RSP]),
  941. dest, len);
  942. if (rc != X86EMUL_CONTINUE)
  943. return rc;
  944. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  945. return rc;
  946. }
  947. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  948. struct x86_emulate_ops *ops,
  949. void *dest, int len)
  950. {
  951. int rc;
  952. unsigned long val, change_mask;
  953. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  954. int cpl = ops->cpl(ctxt->vcpu);
  955. rc = emulate_pop(ctxt, ops, &val, len);
  956. if (rc != X86EMUL_CONTINUE)
  957. return rc;
  958. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  959. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  960. switch(ctxt->mode) {
  961. case X86EMUL_MODE_PROT64:
  962. case X86EMUL_MODE_PROT32:
  963. case X86EMUL_MODE_PROT16:
  964. if (cpl == 0)
  965. change_mask |= EFLG_IOPL;
  966. if (cpl <= iopl)
  967. change_mask |= EFLG_IF;
  968. break;
  969. case X86EMUL_MODE_VM86:
  970. if (iopl < 3) {
  971. emulate_gp(ctxt, 0);
  972. return X86EMUL_PROPAGATE_FAULT;
  973. }
  974. change_mask |= EFLG_IF;
  975. break;
  976. default: /* real mode */
  977. change_mask |= (EFLG_IOPL | EFLG_IF);
  978. break;
  979. }
  980. *(unsigned long *)dest =
  981. (ctxt->eflags & ~change_mask) | (val & change_mask);
  982. return rc;
  983. }
  984. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  985. struct x86_emulate_ops *ops, int seg)
  986. {
  987. struct decode_cache *c = &ctxt->decode;
  988. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  989. emulate_push(ctxt, ops);
  990. }
  991. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  992. struct x86_emulate_ops *ops, int seg)
  993. {
  994. struct decode_cache *c = &ctxt->decode;
  995. unsigned long selector;
  996. int rc;
  997. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  998. if (rc != X86EMUL_CONTINUE)
  999. return rc;
  1000. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1001. return rc;
  1002. }
  1003. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1004. struct x86_emulate_ops *ops)
  1005. {
  1006. struct decode_cache *c = &ctxt->decode;
  1007. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1008. int rc = X86EMUL_CONTINUE;
  1009. int reg = VCPU_REGS_RAX;
  1010. while (reg <= VCPU_REGS_RDI) {
  1011. (reg == VCPU_REGS_RSP) ?
  1012. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1013. emulate_push(ctxt, ops);
  1014. rc = writeback(ctxt, ops);
  1015. if (rc != X86EMUL_CONTINUE)
  1016. return rc;
  1017. ++reg;
  1018. }
  1019. /* Disable writeback. */
  1020. c->dst.type = OP_NONE;
  1021. return rc;
  1022. }
  1023. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1024. struct x86_emulate_ops *ops)
  1025. {
  1026. struct decode_cache *c = &ctxt->decode;
  1027. int rc = X86EMUL_CONTINUE;
  1028. int reg = VCPU_REGS_RDI;
  1029. while (reg >= VCPU_REGS_RAX) {
  1030. if (reg == VCPU_REGS_RSP) {
  1031. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1032. c->op_bytes);
  1033. --reg;
  1034. }
  1035. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1036. if (rc != X86EMUL_CONTINUE)
  1037. break;
  1038. --reg;
  1039. }
  1040. return rc;
  1041. }
  1042. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1043. struct x86_emulate_ops *ops)
  1044. {
  1045. struct decode_cache *c = &ctxt->decode;
  1046. int rc = X86EMUL_CONTINUE;
  1047. unsigned long temp_eip = 0;
  1048. unsigned long temp_eflags = 0;
  1049. unsigned long cs = 0;
  1050. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1051. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1052. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1053. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1054. /* TODO: Add stack limit check */
  1055. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1056. if (rc != X86EMUL_CONTINUE)
  1057. return rc;
  1058. if (temp_eip & ~0xffff) {
  1059. emulate_gp(ctxt, 0);
  1060. return X86EMUL_PROPAGATE_FAULT;
  1061. }
  1062. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1063. if (rc != X86EMUL_CONTINUE)
  1064. return rc;
  1065. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1066. if (rc != X86EMUL_CONTINUE)
  1067. return rc;
  1068. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1069. if (rc != X86EMUL_CONTINUE)
  1070. return rc;
  1071. c->eip = temp_eip;
  1072. if (c->op_bytes == 4)
  1073. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1074. else if (c->op_bytes == 2) {
  1075. ctxt->eflags &= ~0xffff;
  1076. ctxt->eflags |= temp_eflags;
  1077. }
  1078. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1079. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1080. return rc;
  1081. }
  1082. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1083. struct x86_emulate_ops* ops)
  1084. {
  1085. switch(ctxt->mode) {
  1086. case X86EMUL_MODE_REAL:
  1087. return emulate_iret_real(ctxt, ops);
  1088. case X86EMUL_MODE_VM86:
  1089. case X86EMUL_MODE_PROT16:
  1090. case X86EMUL_MODE_PROT32:
  1091. case X86EMUL_MODE_PROT64:
  1092. default:
  1093. /* iret from protected mode unimplemented yet */
  1094. return X86EMUL_UNHANDLEABLE;
  1095. }
  1096. }
  1097. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1098. struct x86_emulate_ops *ops)
  1099. {
  1100. struct decode_cache *c = &ctxt->decode;
  1101. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1102. }
  1103. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1104. {
  1105. struct decode_cache *c = &ctxt->decode;
  1106. switch (c->modrm_reg) {
  1107. case 0: /* rol */
  1108. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1109. break;
  1110. case 1: /* ror */
  1111. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1112. break;
  1113. case 2: /* rcl */
  1114. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1115. break;
  1116. case 3: /* rcr */
  1117. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1118. break;
  1119. case 4: /* sal/shl */
  1120. case 6: /* sal/shl */
  1121. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1122. break;
  1123. case 5: /* shr */
  1124. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1125. break;
  1126. case 7: /* sar */
  1127. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1128. break;
  1129. }
  1130. }
  1131. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1132. struct x86_emulate_ops *ops)
  1133. {
  1134. struct decode_cache *c = &ctxt->decode;
  1135. switch (c->modrm_reg) {
  1136. case 0 ... 1: /* test */
  1137. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1138. break;
  1139. case 2: /* not */
  1140. c->dst.val = ~c->dst.val;
  1141. break;
  1142. case 3: /* neg */
  1143. emulate_1op("neg", c->dst, ctxt->eflags);
  1144. break;
  1145. default:
  1146. return 0;
  1147. }
  1148. return 1;
  1149. }
  1150. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1151. struct x86_emulate_ops *ops)
  1152. {
  1153. struct decode_cache *c = &ctxt->decode;
  1154. switch (c->modrm_reg) {
  1155. case 0: /* inc */
  1156. emulate_1op("inc", c->dst, ctxt->eflags);
  1157. break;
  1158. case 1: /* dec */
  1159. emulate_1op("dec", c->dst, ctxt->eflags);
  1160. break;
  1161. case 2: /* call near abs */ {
  1162. long int old_eip;
  1163. old_eip = c->eip;
  1164. c->eip = c->src.val;
  1165. c->src.val = old_eip;
  1166. emulate_push(ctxt, ops);
  1167. break;
  1168. }
  1169. case 4: /* jmp abs */
  1170. c->eip = c->src.val;
  1171. break;
  1172. case 6: /* push */
  1173. emulate_push(ctxt, ops);
  1174. break;
  1175. }
  1176. return X86EMUL_CONTINUE;
  1177. }
  1178. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1179. struct x86_emulate_ops *ops)
  1180. {
  1181. struct decode_cache *c = &ctxt->decode;
  1182. u64 old = c->dst.orig_val64;
  1183. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1184. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1185. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1186. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1187. ctxt->eflags &= ~EFLG_ZF;
  1188. } else {
  1189. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1190. (u32) c->regs[VCPU_REGS_RBX];
  1191. ctxt->eflags |= EFLG_ZF;
  1192. }
  1193. return X86EMUL_CONTINUE;
  1194. }
  1195. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1196. struct x86_emulate_ops *ops)
  1197. {
  1198. struct decode_cache *c = &ctxt->decode;
  1199. int rc;
  1200. unsigned long cs;
  1201. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1202. if (rc != X86EMUL_CONTINUE)
  1203. return rc;
  1204. if (c->op_bytes == 4)
  1205. c->eip = (u32)c->eip;
  1206. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1207. if (rc != X86EMUL_CONTINUE)
  1208. return rc;
  1209. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1210. return rc;
  1211. }
  1212. static inline void
  1213. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1214. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1215. struct desc_struct *ss)
  1216. {
  1217. memset(cs, 0, sizeof(struct desc_struct));
  1218. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1219. memset(ss, 0, sizeof(struct desc_struct));
  1220. cs->l = 0; /* will be adjusted later */
  1221. set_desc_base(cs, 0); /* flat segment */
  1222. cs->g = 1; /* 4kb granularity */
  1223. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1224. cs->type = 0x0b; /* Read, Execute, Accessed */
  1225. cs->s = 1;
  1226. cs->dpl = 0; /* will be adjusted later */
  1227. cs->p = 1;
  1228. cs->d = 1;
  1229. set_desc_base(ss, 0); /* flat segment */
  1230. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1231. ss->g = 1; /* 4kb granularity */
  1232. ss->s = 1;
  1233. ss->type = 0x03; /* Read/Write, Accessed */
  1234. ss->d = 1; /* 32bit stack segment */
  1235. ss->dpl = 0;
  1236. ss->p = 1;
  1237. }
  1238. static int
  1239. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1240. {
  1241. struct decode_cache *c = &ctxt->decode;
  1242. struct desc_struct cs, ss;
  1243. u64 msr_data;
  1244. u16 cs_sel, ss_sel;
  1245. /* syscall is not available in real mode */
  1246. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1247. ctxt->mode == X86EMUL_MODE_VM86) {
  1248. emulate_ud(ctxt);
  1249. return X86EMUL_PROPAGATE_FAULT;
  1250. }
  1251. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1252. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1253. msr_data >>= 32;
  1254. cs_sel = (u16)(msr_data & 0xfffc);
  1255. ss_sel = (u16)(msr_data + 8);
  1256. if (is_long_mode(ctxt->vcpu)) {
  1257. cs.d = 0;
  1258. cs.l = 1;
  1259. }
  1260. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1261. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1262. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1263. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1264. c->regs[VCPU_REGS_RCX] = c->eip;
  1265. if (is_long_mode(ctxt->vcpu)) {
  1266. #ifdef CONFIG_X86_64
  1267. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1268. ops->get_msr(ctxt->vcpu,
  1269. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1270. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1271. c->eip = msr_data;
  1272. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1273. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1274. #endif
  1275. } else {
  1276. /* legacy mode */
  1277. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1278. c->eip = (u32)msr_data;
  1279. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1280. }
  1281. return X86EMUL_CONTINUE;
  1282. }
  1283. static int
  1284. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1285. {
  1286. struct decode_cache *c = &ctxt->decode;
  1287. struct desc_struct cs, ss;
  1288. u64 msr_data;
  1289. u16 cs_sel, ss_sel;
  1290. /* inject #GP if in real mode */
  1291. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1292. emulate_gp(ctxt, 0);
  1293. return X86EMUL_PROPAGATE_FAULT;
  1294. }
  1295. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1296. * Therefore, we inject an #UD.
  1297. */
  1298. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1299. emulate_ud(ctxt);
  1300. return X86EMUL_PROPAGATE_FAULT;
  1301. }
  1302. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1303. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1304. switch (ctxt->mode) {
  1305. case X86EMUL_MODE_PROT32:
  1306. if ((msr_data & 0xfffc) == 0x0) {
  1307. emulate_gp(ctxt, 0);
  1308. return X86EMUL_PROPAGATE_FAULT;
  1309. }
  1310. break;
  1311. case X86EMUL_MODE_PROT64:
  1312. if (msr_data == 0x0) {
  1313. emulate_gp(ctxt, 0);
  1314. return X86EMUL_PROPAGATE_FAULT;
  1315. }
  1316. break;
  1317. }
  1318. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1319. cs_sel = (u16)msr_data;
  1320. cs_sel &= ~SELECTOR_RPL_MASK;
  1321. ss_sel = cs_sel + 8;
  1322. ss_sel &= ~SELECTOR_RPL_MASK;
  1323. if (ctxt->mode == X86EMUL_MODE_PROT64
  1324. || is_long_mode(ctxt->vcpu)) {
  1325. cs.d = 0;
  1326. cs.l = 1;
  1327. }
  1328. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1329. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1330. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1331. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1332. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1333. c->eip = msr_data;
  1334. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1335. c->regs[VCPU_REGS_RSP] = msr_data;
  1336. return X86EMUL_CONTINUE;
  1337. }
  1338. static int
  1339. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1340. {
  1341. struct decode_cache *c = &ctxt->decode;
  1342. struct desc_struct cs, ss;
  1343. u64 msr_data;
  1344. int usermode;
  1345. u16 cs_sel, ss_sel;
  1346. /* inject #GP if in real mode or Virtual 8086 mode */
  1347. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1348. ctxt->mode == X86EMUL_MODE_VM86) {
  1349. emulate_gp(ctxt, 0);
  1350. return X86EMUL_PROPAGATE_FAULT;
  1351. }
  1352. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1353. if ((c->rex_prefix & 0x8) != 0x0)
  1354. usermode = X86EMUL_MODE_PROT64;
  1355. else
  1356. usermode = X86EMUL_MODE_PROT32;
  1357. cs.dpl = 3;
  1358. ss.dpl = 3;
  1359. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1360. switch (usermode) {
  1361. case X86EMUL_MODE_PROT32:
  1362. cs_sel = (u16)(msr_data + 16);
  1363. if ((msr_data & 0xfffc) == 0x0) {
  1364. emulate_gp(ctxt, 0);
  1365. return X86EMUL_PROPAGATE_FAULT;
  1366. }
  1367. ss_sel = (u16)(msr_data + 24);
  1368. break;
  1369. case X86EMUL_MODE_PROT64:
  1370. cs_sel = (u16)(msr_data + 32);
  1371. if (msr_data == 0x0) {
  1372. emulate_gp(ctxt, 0);
  1373. return X86EMUL_PROPAGATE_FAULT;
  1374. }
  1375. ss_sel = cs_sel + 8;
  1376. cs.d = 0;
  1377. cs.l = 1;
  1378. break;
  1379. }
  1380. cs_sel |= SELECTOR_RPL_MASK;
  1381. ss_sel |= SELECTOR_RPL_MASK;
  1382. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1383. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1384. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1385. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1386. c->eip = c->regs[VCPU_REGS_RDX];
  1387. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1388. return X86EMUL_CONTINUE;
  1389. }
  1390. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1391. struct x86_emulate_ops *ops)
  1392. {
  1393. int iopl;
  1394. if (ctxt->mode == X86EMUL_MODE_REAL)
  1395. return false;
  1396. if (ctxt->mode == X86EMUL_MODE_VM86)
  1397. return true;
  1398. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1399. return ops->cpl(ctxt->vcpu) > iopl;
  1400. }
  1401. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1402. struct x86_emulate_ops *ops,
  1403. u16 port, u16 len)
  1404. {
  1405. struct desc_struct tr_seg;
  1406. int r;
  1407. u16 io_bitmap_ptr;
  1408. u8 perm, bit_idx = port & 0x7;
  1409. unsigned mask = (1 << len) - 1;
  1410. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1411. if (!tr_seg.p)
  1412. return false;
  1413. if (desc_limit_scaled(&tr_seg) < 103)
  1414. return false;
  1415. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1416. ctxt->vcpu, NULL);
  1417. if (r != X86EMUL_CONTINUE)
  1418. return false;
  1419. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1420. return false;
  1421. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1422. &perm, 1, ctxt->vcpu, NULL);
  1423. if (r != X86EMUL_CONTINUE)
  1424. return false;
  1425. if ((perm >> bit_idx) & mask)
  1426. return false;
  1427. return true;
  1428. }
  1429. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1430. struct x86_emulate_ops *ops,
  1431. u16 port, u16 len)
  1432. {
  1433. if (ctxt->perm_ok)
  1434. return true;
  1435. if (emulator_bad_iopl(ctxt, ops))
  1436. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1437. return false;
  1438. ctxt->perm_ok = true;
  1439. return true;
  1440. }
  1441. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1442. struct x86_emulate_ops *ops,
  1443. struct tss_segment_16 *tss)
  1444. {
  1445. struct decode_cache *c = &ctxt->decode;
  1446. tss->ip = c->eip;
  1447. tss->flag = ctxt->eflags;
  1448. tss->ax = c->regs[VCPU_REGS_RAX];
  1449. tss->cx = c->regs[VCPU_REGS_RCX];
  1450. tss->dx = c->regs[VCPU_REGS_RDX];
  1451. tss->bx = c->regs[VCPU_REGS_RBX];
  1452. tss->sp = c->regs[VCPU_REGS_RSP];
  1453. tss->bp = c->regs[VCPU_REGS_RBP];
  1454. tss->si = c->regs[VCPU_REGS_RSI];
  1455. tss->di = c->regs[VCPU_REGS_RDI];
  1456. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1457. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1458. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1459. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1460. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1461. }
  1462. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1463. struct x86_emulate_ops *ops,
  1464. struct tss_segment_16 *tss)
  1465. {
  1466. struct decode_cache *c = &ctxt->decode;
  1467. int ret;
  1468. c->eip = tss->ip;
  1469. ctxt->eflags = tss->flag | 2;
  1470. c->regs[VCPU_REGS_RAX] = tss->ax;
  1471. c->regs[VCPU_REGS_RCX] = tss->cx;
  1472. c->regs[VCPU_REGS_RDX] = tss->dx;
  1473. c->regs[VCPU_REGS_RBX] = tss->bx;
  1474. c->regs[VCPU_REGS_RSP] = tss->sp;
  1475. c->regs[VCPU_REGS_RBP] = tss->bp;
  1476. c->regs[VCPU_REGS_RSI] = tss->si;
  1477. c->regs[VCPU_REGS_RDI] = tss->di;
  1478. /*
  1479. * SDM says that segment selectors are loaded before segment
  1480. * descriptors
  1481. */
  1482. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1483. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1484. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1485. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1486. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1487. /*
  1488. * Now load segment descriptors. If fault happenes at this stage
  1489. * it is handled in a context of new task
  1490. */
  1491. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1492. if (ret != X86EMUL_CONTINUE)
  1493. return ret;
  1494. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1495. if (ret != X86EMUL_CONTINUE)
  1496. return ret;
  1497. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1498. if (ret != X86EMUL_CONTINUE)
  1499. return ret;
  1500. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1501. if (ret != X86EMUL_CONTINUE)
  1502. return ret;
  1503. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1504. if (ret != X86EMUL_CONTINUE)
  1505. return ret;
  1506. return X86EMUL_CONTINUE;
  1507. }
  1508. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1509. struct x86_emulate_ops *ops,
  1510. u16 tss_selector, u16 old_tss_sel,
  1511. ulong old_tss_base, struct desc_struct *new_desc)
  1512. {
  1513. struct tss_segment_16 tss_seg;
  1514. int ret;
  1515. u32 err, new_tss_base = get_desc_base(new_desc);
  1516. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1517. &err);
  1518. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1519. /* FIXME: need to provide precise fault address */
  1520. emulate_pf(ctxt, old_tss_base, err);
  1521. return ret;
  1522. }
  1523. save_state_to_tss16(ctxt, ops, &tss_seg);
  1524. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1525. &err);
  1526. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1527. /* FIXME: need to provide precise fault address */
  1528. emulate_pf(ctxt, old_tss_base, err);
  1529. return ret;
  1530. }
  1531. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1532. &err);
  1533. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1534. /* FIXME: need to provide precise fault address */
  1535. emulate_pf(ctxt, new_tss_base, err);
  1536. return ret;
  1537. }
  1538. if (old_tss_sel != 0xffff) {
  1539. tss_seg.prev_task_link = old_tss_sel;
  1540. ret = ops->write_std(new_tss_base,
  1541. &tss_seg.prev_task_link,
  1542. sizeof tss_seg.prev_task_link,
  1543. ctxt->vcpu, &err);
  1544. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1545. /* FIXME: need to provide precise fault address */
  1546. emulate_pf(ctxt, new_tss_base, err);
  1547. return ret;
  1548. }
  1549. }
  1550. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1551. }
  1552. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1553. struct x86_emulate_ops *ops,
  1554. struct tss_segment_32 *tss)
  1555. {
  1556. struct decode_cache *c = &ctxt->decode;
  1557. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1558. tss->eip = c->eip;
  1559. tss->eflags = ctxt->eflags;
  1560. tss->eax = c->regs[VCPU_REGS_RAX];
  1561. tss->ecx = c->regs[VCPU_REGS_RCX];
  1562. tss->edx = c->regs[VCPU_REGS_RDX];
  1563. tss->ebx = c->regs[VCPU_REGS_RBX];
  1564. tss->esp = c->regs[VCPU_REGS_RSP];
  1565. tss->ebp = c->regs[VCPU_REGS_RBP];
  1566. tss->esi = c->regs[VCPU_REGS_RSI];
  1567. tss->edi = c->regs[VCPU_REGS_RDI];
  1568. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1569. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1570. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1571. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1572. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1573. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1574. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1575. }
  1576. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1577. struct x86_emulate_ops *ops,
  1578. struct tss_segment_32 *tss)
  1579. {
  1580. struct decode_cache *c = &ctxt->decode;
  1581. int ret;
  1582. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1583. emulate_gp(ctxt, 0);
  1584. return X86EMUL_PROPAGATE_FAULT;
  1585. }
  1586. c->eip = tss->eip;
  1587. ctxt->eflags = tss->eflags | 2;
  1588. c->regs[VCPU_REGS_RAX] = tss->eax;
  1589. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1590. c->regs[VCPU_REGS_RDX] = tss->edx;
  1591. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1592. c->regs[VCPU_REGS_RSP] = tss->esp;
  1593. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1594. c->regs[VCPU_REGS_RSI] = tss->esi;
  1595. c->regs[VCPU_REGS_RDI] = tss->edi;
  1596. /*
  1597. * SDM says that segment selectors are loaded before segment
  1598. * descriptors
  1599. */
  1600. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1601. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1602. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1603. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1604. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1605. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1606. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1607. /*
  1608. * Now load segment descriptors. If fault happenes at this stage
  1609. * it is handled in a context of new task
  1610. */
  1611. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1612. if (ret != X86EMUL_CONTINUE)
  1613. return ret;
  1614. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1615. if (ret != X86EMUL_CONTINUE)
  1616. return ret;
  1617. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1618. if (ret != X86EMUL_CONTINUE)
  1619. return ret;
  1620. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1621. if (ret != X86EMUL_CONTINUE)
  1622. return ret;
  1623. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1624. if (ret != X86EMUL_CONTINUE)
  1625. return ret;
  1626. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1627. if (ret != X86EMUL_CONTINUE)
  1628. return ret;
  1629. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1630. if (ret != X86EMUL_CONTINUE)
  1631. return ret;
  1632. return X86EMUL_CONTINUE;
  1633. }
  1634. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1635. struct x86_emulate_ops *ops,
  1636. u16 tss_selector, u16 old_tss_sel,
  1637. ulong old_tss_base, struct desc_struct *new_desc)
  1638. {
  1639. struct tss_segment_32 tss_seg;
  1640. int ret;
  1641. u32 err, new_tss_base = get_desc_base(new_desc);
  1642. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1643. &err);
  1644. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1645. /* FIXME: need to provide precise fault address */
  1646. emulate_pf(ctxt, old_tss_base, err);
  1647. return ret;
  1648. }
  1649. save_state_to_tss32(ctxt, ops, &tss_seg);
  1650. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1651. &err);
  1652. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1653. /* FIXME: need to provide precise fault address */
  1654. emulate_pf(ctxt, old_tss_base, err);
  1655. return ret;
  1656. }
  1657. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1658. &err);
  1659. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1660. /* FIXME: need to provide precise fault address */
  1661. emulate_pf(ctxt, new_tss_base, err);
  1662. return ret;
  1663. }
  1664. if (old_tss_sel != 0xffff) {
  1665. tss_seg.prev_task_link = old_tss_sel;
  1666. ret = ops->write_std(new_tss_base,
  1667. &tss_seg.prev_task_link,
  1668. sizeof tss_seg.prev_task_link,
  1669. ctxt->vcpu, &err);
  1670. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1671. /* FIXME: need to provide precise fault address */
  1672. emulate_pf(ctxt, new_tss_base, err);
  1673. return ret;
  1674. }
  1675. }
  1676. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1677. }
  1678. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1679. struct x86_emulate_ops *ops,
  1680. u16 tss_selector, int reason,
  1681. bool has_error_code, u32 error_code)
  1682. {
  1683. struct desc_struct curr_tss_desc, next_tss_desc;
  1684. int ret;
  1685. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1686. ulong old_tss_base =
  1687. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1688. u32 desc_limit;
  1689. /* FIXME: old_tss_base == ~0 ? */
  1690. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1691. if (ret != X86EMUL_CONTINUE)
  1692. return ret;
  1693. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1694. if (ret != X86EMUL_CONTINUE)
  1695. return ret;
  1696. /* FIXME: check that next_tss_desc is tss */
  1697. if (reason != TASK_SWITCH_IRET) {
  1698. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1699. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1700. emulate_gp(ctxt, 0);
  1701. return X86EMUL_PROPAGATE_FAULT;
  1702. }
  1703. }
  1704. desc_limit = desc_limit_scaled(&next_tss_desc);
  1705. if (!next_tss_desc.p ||
  1706. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1707. desc_limit < 0x2b)) {
  1708. emulate_ts(ctxt, tss_selector & 0xfffc);
  1709. return X86EMUL_PROPAGATE_FAULT;
  1710. }
  1711. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1712. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1713. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1714. &curr_tss_desc);
  1715. }
  1716. if (reason == TASK_SWITCH_IRET)
  1717. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1718. /* set back link to prev task only if NT bit is set in eflags
  1719. note that old_tss_sel is not used afetr this point */
  1720. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1721. old_tss_sel = 0xffff;
  1722. if (next_tss_desc.type & 8)
  1723. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1724. old_tss_base, &next_tss_desc);
  1725. else
  1726. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1727. old_tss_base, &next_tss_desc);
  1728. if (ret != X86EMUL_CONTINUE)
  1729. return ret;
  1730. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1731. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1732. if (reason != TASK_SWITCH_IRET) {
  1733. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1734. write_segment_descriptor(ctxt, ops, tss_selector,
  1735. &next_tss_desc);
  1736. }
  1737. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1738. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1739. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1740. if (has_error_code) {
  1741. struct decode_cache *c = &ctxt->decode;
  1742. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1743. c->lock_prefix = 0;
  1744. c->src.val = (unsigned long) error_code;
  1745. emulate_push(ctxt, ops);
  1746. }
  1747. return ret;
  1748. }
  1749. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1750. u16 tss_selector, int reason,
  1751. bool has_error_code, u32 error_code)
  1752. {
  1753. struct x86_emulate_ops *ops = ctxt->ops;
  1754. struct decode_cache *c = &ctxt->decode;
  1755. int rc;
  1756. c->eip = ctxt->eip;
  1757. c->dst.type = OP_NONE;
  1758. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1759. has_error_code, error_code);
  1760. if (rc == X86EMUL_CONTINUE) {
  1761. rc = writeback(ctxt, ops);
  1762. if (rc == X86EMUL_CONTINUE)
  1763. ctxt->eip = c->eip;
  1764. }
  1765. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1766. }
  1767. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1768. int reg, struct operand *op)
  1769. {
  1770. struct decode_cache *c = &ctxt->decode;
  1771. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1772. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1773. op->addr.mem = register_address(c, base, c->regs[reg]);
  1774. }
  1775. static int em_push(struct x86_emulate_ctxt *ctxt)
  1776. {
  1777. emulate_push(ctxt, ctxt->ops);
  1778. return X86EMUL_CONTINUE;
  1779. }
  1780. #define D(_y) { .flags = (_y) }
  1781. #define N D(0)
  1782. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  1783. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  1784. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  1785. static struct opcode group1[] = {
  1786. X7(D(Lock)), N
  1787. };
  1788. static struct opcode group1A[] = {
  1789. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  1790. };
  1791. static struct opcode group3[] = {
  1792. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  1793. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1794. X4(D(Undefined)),
  1795. };
  1796. static struct opcode group4[] = {
  1797. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  1798. N, N, N, N, N, N,
  1799. };
  1800. static struct opcode group5[] = {
  1801. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1802. D(SrcMem | ModRM | Stack), N,
  1803. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  1804. D(SrcMem | ModRM | Stack), N,
  1805. };
  1806. static struct group_dual group7 = { {
  1807. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  1808. D(SrcNone | ModRM | DstMem | Mov), N,
  1809. D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
  1810. }, {
  1811. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  1812. D(SrcNone | ModRM | DstMem | Mov), N,
  1813. D(SrcMem16 | ModRM | Mov | Priv), N,
  1814. } };
  1815. static struct opcode group8[] = {
  1816. N, N, N, N,
  1817. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  1818. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  1819. };
  1820. static struct group_dual group9 = { {
  1821. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  1822. }, {
  1823. N, N, N, N, N, N, N, N,
  1824. } };
  1825. static struct opcode opcode_table[256] = {
  1826. /* 0x00 - 0x07 */
  1827. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1828. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1829. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1830. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1831. /* 0x08 - 0x0F */
  1832. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1833. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1834. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1835. D(ImplicitOps | Stack | No64), N,
  1836. /* 0x10 - 0x17 */
  1837. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1838. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1839. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1840. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1841. /* 0x18 - 0x1F */
  1842. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1843. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1844. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1845. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1846. /* 0x20 - 0x27 */
  1847. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1848. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1849. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1850. /* 0x28 - 0x2F */
  1851. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1852. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1853. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1854. /* 0x30 - 0x37 */
  1855. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1856. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1857. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1858. /* 0x38 - 0x3F */
  1859. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1860. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1861. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1862. N, N,
  1863. /* 0x40 - 0x4F */
  1864. X16(D(DstReg)),
  1865. /* 0x50 - 0x57 */
  1866. X8(I(SrcReg | Stack, em_push)),
  1867. /* 0x58 - 0x5F */
  1868. X8(D(DstReg | Stack)),
  1869. /* 0x60 - 0x67 */
  1870. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1871. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  1872. N, N, N, N,
  1873. /* 0x68 - 0x6F */
  1874. I(SrcImm | Mov | Stack, em_push), N,
  1875. I(SrcImmByte | Mov | Stack, em_push), N,
  1876. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  1877. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  1878. /* 0x70 - 0x7F */
  1879. X16(D(SrcImmByte)),
  1880. /* 0x80 - 0x87 */
  1881. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  1882. G(DstMem | SrcImm | ModRM | Group, group1),
  1883. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  1884. G(DstMem | SrcImmByte | ModRM | Group, group1),
  1885. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1886. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1887. /* 0x88 - 0x8F */
  1888. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  1889. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  1890. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
  1891. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  1892. /* 0x90 - 0x97 */
  1893. X8(D(SrcAcc | DstReg)),
  1894. /* 0x98 - 0x9F */
  1895. N, N, D(SrcImmFAddr | No64), N,
  1896. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  1897. /* 0xA0 - 0xA7 */
  1898. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  1899. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  1900. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  1901. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  1902. /* 0xA8 - 0xAF */
  1903. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
  1904. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  1905. D(ByteOp | DstDI | String), D(DstDI | String),
  1906. /* 0xB0 - 0xB7 */
  1907. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  1908. /* 0xB8 - 0xBF */
  1909. X8(D(DstReg | SrcImm | Mov)),
  1910. /* 0xC0 - 0xC7 */
  1911. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  1912. N, D(ImplicitOps | Stack), N, N,
  1913. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  1914. /* 0xC8 - 0xCF */
  1915. N, N, N, D(ImplicitOps | Stack),
  1916. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  1917. /* 0xD0 - 0xD7 */
  1918. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  1919. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  1920. N, N, N, N,
  1921. /* 0xD8 - 0xDF */
  1922. N, N, N, N, N, N, N, N,
  1923. /* 0xE0 - 0xE7 */
  1924. N, N, N, N,
  1925. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  1926. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  1927. /* 0xE8 - 0xEF */
  1928. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  1929. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  1930. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  1931. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  1932. /* 0xF0 - 0xF7 */
  1933. N, N, N, N,
  1934. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  1935. /* 0xF8 - 0xFF */
  1936. D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
  1937. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  1938. };
  1939. static struct opcode twobyte_table[256] = {
  1940. /* 0x00 - 0x0F */
  1941. N, GD(0, &group7), N, N,
  1942. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  1943. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  1944. N, D(ImplicitOps | ModRM), N, N,
  1945. /* 0x10 - 0x1F */
  1946. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  1947. /* 0x20 - 0x2F */
  1948. D(ModRM | ImplicitOps | Priv | Op3264), D(ModRM | Priv | Op3264),
  1949. D(ModRM | ImplicitOps | Priv | Op3264), D(ModRM | Priv | Op3264),
  1950. N, N, N, N,
  1951. N, N, N, N, N, N, N, N,
  1952. /* 0x30 - 0x3F */
  1953. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  1954. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  1955. N, N, N, N, N, N, N, N,
  1956. /* 0x40 - 0x4F */
  1957. X16(D(DstReg | SrcMem | ModRM | Mov)),
  1958. /* 0x50 - 0x5F */
  1959. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1960. /* 0x60 - 0x6F */
  1961. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1962. /* 0x70 - 0x7F */
  1963. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1964. /* 0x80 - 0x8F */
  1965. X16(D(SrcImm)),
  1966. /* 0x90 - 0x9F */
  1967. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1968. /* 0xA0 - 0xA7 */
  1969. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  1970. N, D(DstMem | SrcReg | ModRM | BitOp),
  1971. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  1972. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  1973. /* 0xA8 - 0xAF */
  1974. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  1975. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1976. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  1977. D(DstMem | SrcReg | Src2CL | ModRM),
  1978. D(ModRM), N,
  1979. /* 0xB0 - 0xB7 */
  1980. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1981. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1982. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  1983. D(DstReg | SrcMem16 | ModRM | Mov),
  1984. /* 0xB8 - 0xBF */
  1985. N, N,
  1986. G(0, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1987. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  1988. D(DstReg | SrcMem16 | ModRM | Mov),
  1989. /* 0xC0 - 0xCF */
  1990. N, N, N, D(DstMem | SrcReg | ModRM | Mov),
  1991. N, N, N, GD(0, &group9),
  1992. N, N, N, N, N, N, N, N,
  1993. /* 0xD0 - 0xDF */
  1994. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1995. /* 0xE0 - 0xEF */
  1996. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1997. /* 0xF0 - 0xFF */
  1998. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  1999. };
  2000. #undef D
  2001. #undef N
  2002. #undef G
  2003. #undef GD
  2004. #undef I
  2005. int
  2006. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2007. {
  2008. struct x86_emulate_ops *ops = ctxt->ops;
  2009. struct decode_cache *c = &ctxt->decode;
  2010. int rc = X86EMUL_CONTINUE;
  2011. int mode = ctxt->mode;
  2012. int def_op_bytes, def_ad_bytes, dual, goffset;
  2013. struct opcode opcode, *g_mod012, *g_mod3;
  2014. /* we cannot decode insn before we complete previous rep insn */
  2015. WARN_ON(ctxt->restart);
  2016. c->eip = ctxt->eip;
  2017. c->fetch.start = c->fetch.end = c->eip;
  2018. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2019. switch (mode) {
  2020. case X86EMUL_MODE_REAL:
  2021. case X86EMUL_MODE_VM86:
  2022. case X86EMUL_MODE_PROT16:
  2023. def_op_bytes = def_ad_bytes = 2;
  2024. break;
  2025. case X86EMUL_MODE_PROT32:
  2026. def_op_bytes = def_ad_bytes = 4;
  2027. break;
  2028. #ifdef CONFIG_X86_64
  2029. case X86EMUL_MODE_PROT64:
  2030. def_op_bytes = 4;
  2031. def_ad_bytes = 8;
  2032. break;
  2033. #endif
  2034. default:
  2035. return -1;
  2036. }
  2037. c->op_bytes = def_op_bytes;
  2038. c->ad_bytes = def_ad_bytes;
  2039. /* Legacy prefixes. */
  2040. for (;;) {
  2041. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2042. case 0x66: /* operand-size override */
  2043. /* switch between 2/4 bytes */
  2044. c->op_bytes = def_op_bytes ^ 6;
  2045. break;
  2046. case 0x67: /* address-size override */
  2047. if (mode == X86EMUL_MODE_PROT64)
  2048. /* switch between 4/8 bytes */
  2049. c->ad_bytes = def_ad_bytes ^ 12;
  2050. else
  2051. /* switch between 2/4 bytes */
  2052. c->ad_bytes = def_ad_bytes ^ 6;
  2053. break;
  2054. case 0x26: /* ES override */
  2055. case 0x2e: /* CS override */
  2056. case 0x36: /* SS override */
  2057. case 0x3e: /* DS override */
  2058. set_seg_override(c, (c->b >> 3) & 3);
  2059. break;
  2060. case 0x64: /* FS override */
  2061. case 0x65: /* GS override */
  2062. set_seg_override(c, c->b & 7);
  2063. break;
  2064. case 0x40 ... 0x4f: /* REX */
  2065. if (mode != X86EMUL_MODE_PROT64)
  2066. goto done_prefixes;
  2067. c->rex_prefix = c->b;
  2068. continue;
  2069. case 0xf0: /* LOCK */
  2070. c->lock_prefix = 1;
  2071. break;
  2072. case 0xf2: /* REPNE/REPNZ */
  2073. c->rep_prefix = REPNE_PREFIX;
  2074. break;
  2075. case 0xf3: /* REP/REPE/REPZ */
  2076. c->rep_prefix = REPE_PREFIX;
  2077. break;
  2078. default:
  2079. goto done_prefixes;
  2080. }
  2081. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2082. c->rex_prefix = 0;
  2083. }
  2084. done_prefixes:
  2085. /* REX prefix. */
  2086. if (c->rex_prefix & 8)
  2087. c->op_bytes = 8; /* REX.W */
  2088. /* Opcode byte(s). */
  2089. opcode = opcode_table[c->b];
  2090. if (opcode.flags == 0) {
  2091. /* Two-byte opcode? */
  2092. if (c->b == 0x0f) {
  2093. c->twobyte = 1;
  2094. c->b = insn_fetch(u8, 1, c->eip);
  2095. opcode = twobyte_table[c->b];
  2096. }
  2097. }
  2098. c->d = opcode.flags;
  2099. if (c->d & Group) {
  2100. dual = c->d & GroupDual;
  2101. c->modrm = insn_fetch(u8, 1, c->eip);
  2102. --c->eip;
  2103. if (c->d & GroupDual) {
  2104. g_mod012 = opcode.u.gdual->mod012;
  2105. g_mod3 = opcode.u.gdual->mod3;
  2106. } else
  2107. g_mod012 = g_mod3 = opcode.u.group;
  2108. c->d &= ~(Group | GroupDual);
  2109. goffset = (c->modrm >> 3) & 7;
  2110. if ((c->modrm >> 6) == 3)
  2111. opcode = g_mod3[goffset];
  2112. else
  2113. opcode = g_mod012[goffset];
  2114. c->d |= opcode.flags;
  2115. }
  2116. c->execute = opcode.u.execute;
  2117. /* Unrecognised? */
  2118. if (c->d == 0 || (c->d & Undefined)) {
  2119. DPRINTF("Cannot emulate %02x\n", c->b);
  2120. return -1;
  2121. }
  2122. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2123. c->op_bytes = 8;
  2124. if (c->d & Op3264) {
  2125. if (mode == X86EMUL_MODE_PROT64)
  2126. c->op_bytes = 8;
  2127. else
  2128. c->op_bytes = 4;
  2129. }
  2130. /* ModRM and SIB bytes. */
  2131. if (c->d & ModRM) {
  2132. rc = decode_modrm(ctxt, ops);
  2133. if (!c->has_seg_override)
  2134. set_seg_override(c, c->modrm_seg);
  2135. } else if (c->d & MemAbs)
  2136. rc = decode_abs(ctxt, ops);
  2137. if (rc != X86EMUL_CONTINUE)
  2138. goto done;
  2139. if (!c->has_seg_override)
  2140. set_seg_override(c, VCPU_SREG_DS);
  2141. if (!(!c->twobyte && c->b == 0x8d))
  2142. c->modrm_ea += seg_override_base(ctxt, ops, c);
  2143. if (c->ad_bytes != 8)
  2144. c->modrm_ea = (u32)c->modrm_ea;
  2145. if (c->rip_relative)
  2146. c->modrm_ea += c->eip;
  2147. /*
  2148. * Decode and fetch the source operand: register, memory
  2149. * or immediate.
  2150. */
  2151. switch (c->d & SrcMask) {
  2152. case SrcNone:
  2153. break;
  2154. case SrcReg:
  2155. decode_register_operand(&c->src, c, 0);
  2156. break;
  2157. case SrcMem16:
  2158. c->src.bytes = 2;
  2159. goto srcmem_common;
  2160. case SrcMem32:
  2161. c->src.bytes = 4;
  2162. goto srcmem_common;
  2163. case SrcMem:
  2164. c->src.bytes = (c->d & ByteOp) ? 1 :
  2165. c->op_bytes;
  2166. /* Don't fetch the address for invlpg: it could be unmapped. */
  2167. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  2168. break;
  2169. srcmem_common:
  2170. /*
  2171. * For instructions with a ModR/M byte, switch to register
  2172. * access if Mod = 3.
  2173. */
  2174. if ((c->d & ModRM) && c->modrm_mod == 3) {
  2175. c->src.type = OP_REG;
  2176. c->src.val = c->modrm_val;
  2177. c->src.addr.reg = c->modrm_ptr;
  2178. break;
  2179. }
  2180. c->src.type = OP_MEM;
  2181. c->src.addr.mem = c->modrm_ea;
  2182. c->src.val = 0;
  2183. break;
  2184. case SrcImm:
  2185. case SrcImmU:
  2186. c->src.type = OP_IMM;
  2187. c->src.addr.mem = c->eip;
  2188. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2189. if (c->src.bytes == 8)
  2190. c->src.bytes = 4;
  2191. /* NB. Immediates are sign-extended as necessary. */
  2192. switch (c->src.bytes) {
  2193. case 1:
  2194. c->src.val = insn_fetch(s8, 1, c->eip);
  2195. break;
  2196. case 2:
  2197. c->src.val = insn_fetch(s16, 2, c->eip);
  2198. break;
  2199. case 4:
  2200. c->src.val = insn_fetch(s32, 4, c->eip);
  2201. break;
  2202. }
  2203. if ((c->d & SrcMask) == SrcImmU) {
  2204. switch (c->src.bytes) {
  2205. case 1:
  2206. c->src.val &= 0xff;
  2207. break;
  2208. case 2:
  2209. c->src.val &= 0xffff;
  2210. break;
  2211. case 4:
  2212. c->src.val &= 0xffffffff;
  2213. break;
  2214. }
  2215. }
  2216. break;
  2217. case SrcImmByte:
  2218. case SrcImmUByte:
  2219. c->src.type = OP_IMM;
  2220. c->src.addr.mem = c->eip;
  2221. c->src.bytes = 1;
  2222. if ((c->d & SrcMask) == SrcImmByte)
  2223. c->src.val = insn_fetch(s8, 1, c->eip);
  2224. else
  2225. c->src.val = insn_fetch(u8, 1, c->eip);
  2226. break;
  2227. case SrcAcc:
  2228. c->src.type = OP_REG;
  2229. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2230. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2231. fetch_register_operand(&c->src);
  2232. break;
  2233. case SrcOne:
  2234. c->src.bytes = 1;
  2235. c->src.val = 1;
  2236. break;
  2237. case SrcSI:
  2238. c->src.type = OP_MEM;
  2239. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2240. c->src.addr.mem =
  2241. register_address(c, seg_override_base(ctxt, ops, c),
  2242. c->regs[VCPU_REGS_RSI]);
  2243. c->src.val = 0;
  2244. break;
  2245. case SrcImmFAddr:
  2246. c->src.type = OP_IMM;
  2247. c->src.addr.mem = c->eip;
  2248. c->src.bytes = c->op_bytes + 2;
  2249. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2250. break;
  2251. case SrcMemFAddr:
  2252. c->src.type = OP_MEM;
  2253. c->src.addr.mem = c->modrm_ea;
  2254. c->src.bytes = c->op_bytes + 2;
  2255. break;
  2256. }
  2257. /*
  2258. * Decode and fetch the second source operand: register, memory
  2259. * or immediate.
  2260. */
  2261. switch (c->d & Src2Mask) {
  2262. case Src2None:
  2263. break;
  2264. case Src2CL:
  2265. c->src2.bytes = 1;
  2266. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2267. break;
  2268. case Src2ImmByte:
  2269. c->src2.type = OP_IMM;
  2270. c->src2.addr.mem = c->eip;
  2271. c->src2.bytes = 1;
  2272. c->src2.val = insn_fetch(u8, 1, c->eip);
  2273. break;
  2274. case Src2One:
  2275. c->src2.bytes = 1;
  2276. c->src2.val = 1;
  2277. break;
  2278. }
  2279. /* Decode and fetch the destination operand: register or memory. */
  2280. switch (c->d & DstMask) {
  2281. case ImplicitOps:
  2282. /* Special instructions do their own operand decoding. */
  2283. return 0;
  2284. case DstReg:
  2285. decode_register_operand(&c->dst, c,
  2286. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2287. break;
  2288. case DstMem:
  2289. case DstMem64:
  2290. if ((c->d & ModRM) && c->modrm_mod == 3) {
  2291. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2292. c->dst.type = OP_REG;
  2293. c->dst.val = c->dst.orig_val = c->modrm_val;
  2294. c->dst.addr.reg = c->modrm_ptr;
  2295. break;
  2296. }
  2297. c->dst.type = OP_MEM;
  2298. c->dst.addr.mem = c->modrm_ea;
  2299. if ((c->d & DstMask) == DstMem64)
  2300. c->dst.bytes = 8;
  2301. else
  2302. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2303. c->dst.val = 0;
  2304. if (c->d & BitOp) {
  2305. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  2306. c->dst.addr.mem = c->dst.addr.mem +
  2307. (c->src.val & mask) / 8;
  2308. }
  2309. break;
  2310. case DstAcc:
  2311. c->dst.type = OP_REG;
  2312. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2313. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2314. fetch_register_operand(&c->dst);
  2315. c->dst.orig_val = c->dst.val;
  2316. break;
  2317. case DstDI:
  2318. c->dst.type = OP_MEM;
  2319. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2320. c->dst.addr.mem =
  2321. register_address(c, es_base(ctxt, ops),
  2322. c->regs[VCPU_REGS_RDI]);
  2323. c->dst.val = 0;
  2324. break;
  2325. }
  2326. done:
  2327. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2328. }
  2329. int
  2330. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2331. {
  2332. struct x86_emulate_ops *ops = ctxt->ops;
  2333. u64 msr_data;
  2334. struct decode_cache *c = &ctxt->decode;
  2335. int rc = X86EMUL_CONTINUE;
  2336. int saved_dst_type = c->dst.type;
  2337. ctxt->decode.mem_read.pos = 0;
  2338. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2339. emulate_ud(ctxt);
  2340. goto done;
  2341. }
  2342. /* LOCK prefix is allowed only with some instructions */
  2343. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2344. emulate_ud(ctxt);
  2345. goto done;
  2346. }
  2347. /* Privileged instruction can be executed only in CPL=0 */
  2348. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2349. emulate_gp(ctxt, 0);
  2350. goto done;
  2351. }
  2352. if (c->rep_prefix && (c->d & String)) {
  2353. ctxt->restart = true;
  2354. /* All REP prefixes have the same first termination condition */
  2355. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2356. string_done:
  2357. ctxt->restart = false;
  2358. ctxt->eip = c->eip;
  2359. goto done;
  2360. }
  2361. /* The second termination condition only applies for REPE
  2362. * and REPNE. Test if the repeat string operation prefix is
  2363. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2364. * corresponding termination condition according to:
  2365. * - if REPE/REPZ and ZF = 0 then done
  2366. * - if REPNE/REPNZ and ZF = 1 then done
  2367. */
  2368. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2369. (c->b == 0xae) || (c->b == 0xaf)) {
  2370. if ((c->rep_prefix == REPE_PREFIX) &&
  2371. ((ctxt->eflags & EFLG_ZF) == 0))
  2372. goto string_done;
  2373. if ((c->rep_prefix == REPNE_PREFIX) &&
  2374. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2375. goto string_done;
  2376. }
  2377. c->eip = ctxt->eip;
  2378. }
  2379. if (c->src.type == OP_MEM) {
  2380. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2381. c->src.valptr, c->src.bytes);
  2382. if (rc != X86EMUL_CONTINUE)
  2383. goto done;
  2384. c->src.orig_val64 = c->src.val64;
  2385. }
  2386. if (c->src2.type == OP_MEM) {
  2387. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2388. &c->src2.val, c->src2.bytes);
  2389. if (rc != X86EMUL_CONTINUE)
  2390. goto done;
  2391. }
  2392. if ((c->d & DstMask) == ImplicitOps)
  2393. goto special_insn;
  2394. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2395. /* optimisation - avoid slow emulated read if Mov */
  2396. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2397. &c->dst.val, c->dst.bytes);
  2398. if (rc != X86EMUL_CONTINUE)
  2399. goto done;
  2400. }
  2401. c->dst.orig_val = c->dst.val;
  2402. special_insn:
  2403. if (c->execute) {
  2404. rc = c->execute(ctxt);
  2405. if (rc != X86EMUL_CONTINUE)
  2406. goto done;
  2407. goto writeback;
  2408. }
  2409. if (c->twobyte)
  2410. goto twobyte_insn;
  2411. switch (c->b) {
  2412. case 0x00 ... 0x05:
  2413. add: /* add */
  2414. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2415. break;
  2416. case 0x06: /* push es */
  2417. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2418. break;
  2419. case 0x07: /* pop es */
  2420. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2421. if (rc != X86EMUL_CONTINUE)
  2422. goto done;
  2423. break;
  2424. case 0x08 ... 0x0d:
  2425. or: /* or */
  2426. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2427. break;
  2428. case 0x0e: /* push cs */
  2429. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2430. break;
  2431. case 0x10 ... 0x15:
  2432. adc: /* adc */
  2433. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2434. break;
  2435. case 0x16: /* push ss */
  2436. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2437. break;
  2438. case 0x17: /* pop ss */
  2439. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2440. if (rc != X86EMUL_CONTINUE)
  2441. goto done;
  2442. break;
  2443. case 0x18 ... 0x1d:
  2444. sbb: /* sbb */
  2445. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2446. break;
  2447. case 0x1e: /* push ds */
  2448. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2449. break;
  2450. case 0x1f: /* pop ds */
  2451. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2452. if (rc != X86EMUL_CONTINUE)
  2453. goto done;
  2454. break;
  2455. case 0x20 ... 0x25:
  2456. and: /* and */
  2457. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2458. break;
  2459. case 0x28 ... 0x2d:
  2460. sub: /* sub */
  2461. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2462. break;
  2463. case 0x30 ... 0x35:
  2464. xor: /* xor */
  2465. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2466. break;
  2467. case 0x38 ... 0x3d:
  2468. cmp: /* cmp */
  2469. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2470. break;
  2471. case 0x40 ... 0x47: /* inc r16/r32 */
  2472. emulate_1op("inc", c->dst, ctxt->eflags);
  2473. break;
  2474. case 0x48 ... 0x4f: /* dec r16/r32 */
  2475. emulate_1op("dec", c->dst, ctxt->eflags);
  2476. break;
  2477. case 0x58 ... 0x5f: /* pop reg */
  2478. pop_instruction:
  2479. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2480. if (rc != X86EMUL_CONTINUE)
  2481. goto done;
  2482. break;
  2483. case 0x60: /* pusha */
  2484. rc = emulate_pusha(ctxt, ops);
  2485. if (rc != X86EMUL_CONTINUE)
  2486. goto done;
  2487. break;
  2488. case 0x61: /* popa */
  2489. rc = emulate_popa(ctxt, ops);
  2490. if (rc != X86EMUL_CONTINUE)
  2491. goto done;
  2492. break;
  2493. case 0x63: /* movsxd */
  2494. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2495. goto cannot_emulate;
  2496. c->dst.val = (s32) c->src.val;
  2497. break;
  2498. case 0x6c: /* insb */
  2499. case 0x6d: /* insw/insd */
  2500. c->dst.bytes = min(c->dst.bytes, 4u);
  2501. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2502. c->dst.bytes)) {
  2503. emulate_gp(ctxt, 0);
  2504. goto done;
  2505. }
  2506. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2507. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2508. goto done; /* IO is needed, skip writeback */
  2509. break;
  2510. case 0x6e: /* outsb */
  2511. case 0x6f: /* outsw/outsd */
  2512. c->src.bytes = min(c->src.bytes, 4u);
  2513. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2514. c->src.bytes)) {
  2515. emulate_gp(ctxt, 0);
  2516. goto done;
  2517. }
  2518. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2519. &c->src.val, 1, ctxt->vcpu);
  2520. c->dst.type = OP_NONE; /* nothing to writeback */
  2521. break;
  2522. case 0x70 ... 0x7f: /* jcc (short) */
  2523. if (test_cc(c->b, ctxt->eflags))
  2524. jmp_rel(c, c->src.val);
  2525. break;
  2526. case 0x80 ... 0x83: /* Grp1 */
  2527. switch (c->modrm_reg) {
  2528. case 0:
  2529. goto add;
  2530. case 1:
  2531. goto or;
  2532. case 2:
  2533. goto adc;
  2534. case 3:
  2535. goto sbb;
  2536. case 4:
  2537. goto and;
  2538. case 5:
  2539. goto sub;
  2540. case 6:
  2541. goto xor;
  2542. case 7:
  2543. goto cmp;
  2544. }
  2545. break;
  2546. case 0x84 ... 0x85:
  2547. test:
  2548. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2549. break;
  2550. case 0x86 ... 0x87: /* xchg */
  2551. xchg:
  2552. /* Write back the register source. */
  2553. switch (c->dst.bytes) {
  2554. case 1:
  2555. *(u8 *) c->src.addr.reg = (u8) c->dst.val;
  2556. break;
  2557. case 2:
  2558. *(u16 *) c->src.addr.reg = (u16) c->dst.val;
  2559. break;
  2560. case 4:
  2561. *c->src.addr.reg = (u32) c->dst.val;
  2562. break; /* 64b reg: zero-extend */
  2563. case 8:
  2564. *c->src.addr.reg = c->dst.val;
  2565. break;
  2566. }
  2567. /*
  2568. * Write back the memory destination with implicit LOCK
  2569. * prefix.
  2570. */
  2571. c->dst.val = c->src.val;
  2572. c->lock_prefix = 1;
  2573. break;
  2574. case 0x88 ... 0x8b: /* mov */
  2575. goto mov;
  2576. case 0x8c: /* mov r/m, sreg */
  2577. if (c->modrm_reg > VCPU_SREG_GS) {
  2578. emulate_ud(ctxt);
  2579. goto done;
  2580. }
  2581. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2582. break;
  2583. case 0x8d: /* lea r16/r32, m */
  2584. c->dst.val = c->modrm_ea;
  2585. break;
  2586. case 0x8e: { /* mov seg, r/m16 */
  2587. uint16_t sel;
  2588. sel = c->src.val;
  2589. if (c->modrm_reg == VCPU_SREG_CS ||
  2590. c->modrm_reg > VCPU_SREG_GS) {
  2591. emulate_ud(ctxt);
  2592. goto done;
  2593. }
  2594. if (c->modrm_reg == VCPU_SREG_SS)
  2595. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2596. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2597. c->dst.type = OP_NONE; /* Disable writeback. */
  2598. break;
  2599. }
  2600. case 0x8f: /* pop (sole member of Grp1a) */
  2601. rc = emulate_grp1a(ctxt, ops);
  2602. if (rc != X86EMUL_CONTINUE)
  2603. goto done;
  2604. break;
  2605. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2606. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2607. goto done;
  2608. goto xchg;
  2609. case 0x9c: /* pushf */
  2610. c->src.val = (unsigned long) ctxt->eflags;
  2611. emulate_push(ctxt, ops);
  2612. break;
  2613. case 0x9d: /* popf */
  2614. c->dst.type = OP_REG;
  2615. c->dst.addr.reg = &ctxt->eflags;
  2616. c->dst.bytes = c->op_bytes;
  2617. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2618. if (rc != X86EMUL_CONTINUE)
  2619. goto done;
  2620. break;
  2621. case 0xa0 ... 0xa3: /* mov */
  2622. case 0xa4 ... 0xa5: /* movs */
  2623. goto mov;
  2624. case 0xa6 ... 0xa7: /* cmps */
  2625. c->dst.type = OP_NONE; /* Disable writeback. */
  2626. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2627. goto cmp;
  2628. case 0xa8 ... 0xa9: /* test ax, imm */
  2629. goto test;
  2630. case 0xaa ... 0xab: /* stos */
  2631. c->dst.val = c->regs[VCPU_REGS_RAX];
  2632. break;
  2633. case 0xac ... 0xad: /* lods */
  2634. goto mov;
  2635. case 0xae ... 0xaf: /* scas */
  2636. DPRINTF("Urk! I don't handle SCAS.\n");
  2637. goto cannot_emulate;
  2638. case 0xb0 ... 0xbf: /* mov r, imm */
  2639. goto mov;
  2640. case 0xc0 ... 0xc1:
  2641. emulate_grp2(ctxt);
  2642. break;
  2643. case 0xc3: /* ret */
  2644. c->dst.type = OP_REG;
  2645. c->dst.addr.reg = &c->eip;
  2646. c->dst.bytes = c->op_bytes;
  2647. goto pop_instruction;
  2648. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2649. mov:
  2650. c->dst.val = c->src.val;
  2651. break;
  2652. case 0xcb: /* ret far */
  2653. rc = emulate_ret_far(ctxt, ops);
  2654. if (rc != X86EMUL_CONTINUE)
  2655. goto done;
  2656. break;
  2657. case 0xcf: /* iret */
  2658. rc = emulate_iret(ctxt, ops);
  2659. if (rc != X86EMUL_CONTINUE)
  2660. goto done;
  2661. break;
  2662. case 0xd0 ... 0xd1: /* Grp2 */
  2663. c->src.val = 1;
  2664. emulate_grp2(ctxt);
  2665. break;
  2666. case 0xd2 ... 0xd3: /* Grp2 */
  2667. c->src.val = c->regs[VCPU_REGS_RCX];
  2668. emulate_grp2(ctxt);
  2669. break;
  2670. case 0xe4: /* inb */
  2671. case 0xe5: /* in */
  2672. goto do_io_in;
  2673. case 0xe6: /* outb */
  2674. case 0xe7: /* out */
  2675. goto do_io_out;
  2676. case 0xe8: /* call (near) */ {
  2677. long int rel = c->src.val;
  2678. c->src.val = (unsigned long) c->eip;
  2679. jmp_rel(c, rel);
  2680. emulate_push(ctxt, ops);
  2681. break;
  2682. }
  2683. case 0xe9: /* jmp rel */
  2684. goto jmp;
  2685. case 0xea: { /* jmp far */
  2686. unsigned short sel;
  2687. jump_far:
  2688. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2689. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2690. goto done;
  2691. c->eip = 0;
  2692. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2693. break;
  2694. }
  2695. case 0xeb:
  2696. jmp: /* jmp rel short */
  2697. jmp_rel(c, c->src.val);
  2698. c->dst.type = OP_NONE; /* Disable writeback. */
  2699. break;
  2700. case 0xec: /* in al,dx */
  2701. case 0xed: /* in (e/r)ax,dx */
  2702. c->src.val = c->regs[VCPU_REGS_RDX];
  2703. do_io_in:
  2704. c->dst.bytes = min(c->dst.bytes, 4u);
  2705. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2706. emulate_gp(ctxt, 0);
  2707. goto done;
  2708. }
  2709. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2710. &c->dst.val))
  2711. goto done; /* IO is needed */
  2712. break;
  2713. case 0xee: /* out dx,al */
  2714. case 0xef: /* out dx,(e/r)ax */
  2715. c->src.val = c->regs[VCPU_REGS_RDX];
  2716. do_io_out:
  2717. c->dst.bytes = min(c->dst.bytes, 4u);
  2718. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2719. emulate_gp(ctxt, 0);
  2720. goto done;
  2721. }
  2722. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2723. ctxt->vcpu);
  2724. c->dst.type = OP_NONE; /* Disable writeback. */
  2725. break;
  2726. case 0xf4: /* hlt */
  2727. ctxt->vcpu->arch.halt_request = 1;
  2728. break;
  2729. case 0xf5: /* cmc */
  2730. /* complement carry flag from eflags reg */
  2731. ctxt->eflags ^= EFLG_CF;
  2732. c->dst.type = OP_NONE; /* Disable writeback. */
  2733. break;
  2734. case 0xf6 ... 0xf7: /* Grp3 */
  2735. if (!emulate_grp3(ctxt, ops))
  2736. goto cannot_emulate;
  2737. break;
  2738. case 0xf8: /* clc */
  2739. ctxt->eflags &= ~EFLG_CF;
  2740. c->dst.type = OP_NONE; /* Disable writeback. */
  2741. break;
  2742. case 0xfa: /* cli */
  2743. if (emulator_bad_iopl(ctxt, ops)) {
  2744. emulate_gp(ctxt, 0);
  2745. goto done;
  2746. } else {
  2747. ctxt->eflags &= ~X86_EFLAGS_IF;
  2748. c->dst.type = OP_NONE; /* Disable writeback. */
  2749. }
  2750. break;
  2751. case 0xfb: /* sti */
  2752. if (emulator_bad_iopl(ctxt, ops)) {
  2753. emulate_gp(ctxt, 0);
  2754. goto done;
  2755. } else {
  2756. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2757. ctxt->eflags |= X86_EFLAGS_IF;
  2758. c->dst.type = OP_NONE; /* Disable writeback. */
  2759. }
  2760. break;
  2761. case 0xfc: /* cld */
  2762. ctxt->eflags &= ~EFLG_DF;
  2763. c->dst.type = OP_NONE; /* Disable writeback. */
  2764. break;
  2765. case 0xfd: /* std */
  2766. ctxt->eflags |= EFLG_DF;
  2767. c->dst.type = OP_NONE; /* Disable writeback. */
  2768. break;
  2769. case 0xfe: /* Grp4 */
  2770. grp45:
  2771. rc = emulate_grp45(ctxt, ops);
  2772. if (rc != X86EMUL_CONTINUE)
  2773. goto done;
  2774. break;
  2775. case 0xff: /* Grp5 */
  2776. if (c->modrm_reg == 5)
  2777. goto jump_far;
  2778. goto grp45;
  2779. default:
  2780. goto cannot_emulate;
  2781. }
  2782. writeback:
  2783. rc = writeback(ctxt, ops);
  2784. if (rc != X86EMUL_CONTINUE)
  2785. goto done;
  2786. /*
  2787. * restore dst type in case the decoding will be reused
  2788. * (happens for string instruction )
  2789. */
  2790. c->dst.type = saved_dst_type;
  2791. if ((c->d & SrcMask) == SrcSI)
  2792. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2793. VCPU_REGS_RSI, &c->src);
  2794. if ((c->d & DstMask) == DstDI)
  2795. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2796. &c->dst);
  2797. if (c->rep_prefix && (c->d & String)) {
  2798. struct read_cache *rc = &ctxt->decode.io_read;
  2799. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2800. /*
  2801. * Re-enter guest when pio read ahead buffer is empty or,
  2802. * if it is not used, after each 1024 iteration.
  2803. */
  2804. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2805. (rc->end != 0 && rc->end == rc->pos))
  2806. ctxt->restart = false;
  2807. }
  2808. /*
  2809. * reset read cache here in case string instruction is restared
  2810. * without decoding
  2811. */
  2812. ctxt->decode.mem_read.end = 0;
  2813. ctxt->eip = c->eip;
  2814. done:
  2815. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2816. twobyte_insn:
  2817. switch (c->b) {
  2818. case 0x01: /* lgdt, lidt, lmsw */
  2819. switch (c->modrm_reg) {
  2820. u16 size;
  2821. unsigned long address;
  2822. case 0: /* vmcall */
  2823. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2824. goto cannot_emulate;
  2825. rc = kvm_fix_hypercall(ctxt->vcpu);
  2826. if (rc != X86EMUL_CONTINUE)
  2827. goto done;
  2828. /* Let the processor re-execute the fixed hypercall */
  2829. c->eip = ctxt->eip;
  2830. /* Disable writeback. */
  2831. c->dst.type = OP_NONE;
  2832. break;
  2833. case 2: /* lgdt */
  2834. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2835. &size, &address, c->op_bytes);
  2836. if (rc != X86EMUL_CONTINUE)
  2837. goto done;
  2838. realmode_lgdt(ctxt->vcpu, size, address);
  2839. /* Disable writeback. */
  2840. c->dst.type = OP_NONE;
  2841. break;
  2842. case 3: /* lidt/vmmcall */
  2843. if (c->modrm_mod == 3) {
  2844. switch (c->modrm_rm) {
  2845. case 1:
  2846. rc = kvm_fix_hypercall(ctxt->vcpu);
  2847. if (rc != X86EMUL_CONTINUE)
  2848. goto done;
  2849. break;
  2850. default:
  2851. goto cannot_emulate;
  2852. }
  2853. } else {
  2854. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2855. &size, &address,
  2856. c->op_bytes);
  2857. if (rc != X86EMUL_CONTINUE)
  2858. goto done;
  2859. realmode_lidt(ctxt->vcpu, size, address);
  2860. }
  2861. /* Disable writeback. */
  2862. c->dst.type = OP_NONE;
  2863. break;
  2864. case 4: /* smsw */
  2865. c->dst.bytes = 2;
  2866. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2867. break;
  2868. case 6: /* lmsw */
  2869. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  2870. (c->src.val & 0x0f), ctxt->vcpu);
  2871. c->dst.type = OP_NONE;
  2872. break;
  2873. case 5: /* not defined */
  2874. emulate_ud(ctxt);
  2875. goto done;
  2876. case 7: /* invlpg*/
  2877. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2878. /* Disable writeback. */
  2879. c->dst.type = OP_NONE;
  2880. break;
  2881. default:
  2882. goto cannot_emulate;
  2883. }
  2884. break;
  2885. case 0x05: /* syscall */
  2886. rc = emulate_syscall(ctxt, ops);
  2887. if (rc != X86EMUL_CONTINUE)
  2888. goto done;
  2889. else
  2890. goto writeback;
  2891. break;
  2892. case 0x06:
  2893. emulate_clts(ctxt->vcpu);
  2894. c->dst.type = OP_NONE;
  2895. break;
  2896. case 0x09: /* wbinvd */
  2897. kvm_emulate_wbinvd(ctxt->vcpu);
  2898. c->dst.type = OP_NONE;
  2899. break;
  2900. case 0x08: /* invd */
  2901. case 0x0d: /* GrpP (prefetch) */
  2902. case 0x18: /* Grp16 (prefetch/nop) */
  2903. c->dst.type = OP_NONE;
  2904. break;
  2905. case 0x20: /* mov cr, reg */
  2906. switch (c->modrm_reg) {
  2907. case 1:
  2908. case 5 ... 7:
  2909. case 9 ... 15:
  2910. emulate_ud(ctxt);
  2911. goto done;
  2912. }
  2913. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2914. c->dst.type = OP_NONE; /* no writeback */
  2915. break;
  2916. case 0x21: /* mov from dr to reg */
  2917. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2918. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2919. emulate_ud(ctxt);
  2920. goto done;
  2921. }
  2922. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2923. c->dst.type = OP_NONE; /* no writeback */
  2924. break;
  2925. case 0x22: /* mov reg, cr */
  2926. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2927. emulate_gp(ctxt, 0);
  2928. goto done;
  2929. }
  2930. c->dst.type = OP_NONE;
  2931. break;
  2932. case 0x23: /* mov from reg to dr */
  2933. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2934. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2935. emulate_ud(ctxt);
  2936. goto done;
  2937. }
  2938. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2939. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2940. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2941. /* #UD condition is already handled by the code above */
  2942. emulate_gp(ctxt, 0);
  2943. goto done;
  2944. }
  2945. c->dst.type = OP_NONE; /* no writeback */
  2946. break;
  2947. case 0x30:
  2948. /* wrmsr */
  2949. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2950. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2951. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2952. emulate_gp(ctxt, 0);
  2953. goto done;
  2954. }
  2955. rc = X86EMUL_CONTINUE;
  2956. c->dst.type = OP_NONE;
  2957. break;
  2958. case 0x32:
  2959. /* rdmsr */
  2960. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2961. emulate_gp(ctxt, 0);
  2962. goto done;
  2963. } else {
  2964. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2965. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2966. }
  2967. rc = X86EMUL_CONTINUE;
  2968. c->dst.type = OP_NONE;
  2969. break;
  2970. case 0x34: /* sysenter */
  2971. rc = emulate_sysenter(ctxt, ops);
  2972. if (rc != X86EMUL_CONTINUE)
  2973. goto done;
  2974. else
  2975. goto writeback;
  2976. break;
  2977. case 0x35: /* sysexit */
  2978. rc = emulate_sysexit(ctxt, ops);
  2979. if (rc != X86EMUL_CONTINUE)
  2980. goto done;
  2981. else
  2982. goto writeback;
  2983. break;
  2984. case 0x40 ... 0x4f: /* cmov */
  2985. c->dst.val = c->dst.orig_val = c->src.val;
  2986. if (!test_cc(c->b, ctxt->eflags))
  2987. c->dst.type = OP_NONE; /* no writeback */
  2988. break;
  2989. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2990. if (test_cc(c->b, ctxt->eflags))
  2991. jmp_rel(c, c->src.val);
  2992. c->dst.type = OP_NONE;
  2993. break;
  2994. case 0xa0: /* push fs */
  2995. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  2996. break;
  2997. case 0xa1: /* pop fs */
  2998. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2999. if (rc != X86EMUL_CONTINUE)
  3000. goto done;
  3001. break;
  3002. case 0xa3:
  3003. bt: /* bt */
  3004. c->dst.type = OP_NONE;
  3005. /* only subword offset */
  3006. c->src.val &= (c->dst.bytes << 3) - 1;
  3007. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3008. break;
  3009. case 0xa4: /* shld imm8, r, r/m */
  3010. case 0xa5: /* shld cl, r, r/m */
  3011. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3012. break;
  3013. case 0xa8: /* push gs */
  3014. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3015. break;
  3016. case 0xa9: /* pop gs */
  3017. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3018. if (rc != X86EMUL_CONTINUE)
  3019. goto done;
  3020. break;
  3021. case 0xab:
  3022. bts: /* bts */
  3023. /* only subword offset */
  3024. c->src.val &= (c->dst.bytes << 3) - 1;
  3025. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3026. break;
  3027. case 0xac: /* shrd imm8, r, r/m */
  3028. case 0xad: /* shrd cl, r, r/m */
  3029. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3030. break;
  3031. case 0xae: /* clflush */
  3032. break;
  3033. case 0xb0 ... 0xb1: /* cmpxchg */
  3034. /*
  3035. * Save real source value, then compare EAX against
  3036. * destination.
  3037. */
  3038. c->src.orig_val = c->src.val;
  3039. c->src.val = c->regs[VCPU_REGS_RAX];
  3040. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3041. if (ctxt->eflags & EFLG_ZF) {
  3042. /* Success: write back to memory. */
  3043. c->dst.val = c->src.orig_val;
  3044. } else {
  3045. /* Failure: write the value we saw to EAX. */
  3046. c->dst.type = OP_REG;
  3047. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3048. }
  3049. break;
  3050. case 0xb3:
  3051. btr: /* btr */
  3052. /* only subword offset */
  3053. c->src.val &= (c->dst.bytes << 3) - 1;
  3054. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3055. break;
  3056. case 0xb6 ... 0xb7: /* movzx */
  3057. c->dst.bytes = c->op_bytes;
  3058. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3059. : (u16) c->src.val;
  3060. break;
  3061. case 0xba: /* Grp8 */
  3062. switch (c->modrm_reg & 3) {
  3063. case 0:
  3064. goto bt;
  3065. case 1:
  3066. goto bts;
  3067. case 2:
  3068. goto btr;
  3069. case 3:
  3070. goto btc;
  3071. }
  3072. break;
  3073. case 0xbb:
  3074. btc: /* btc */
  3075. /* only subword offset */
  3076. c->src.val &= (c->dst.bytes << 3) - 1;
  3077. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3078. break;
  3079. case 0xbe ... 0xbf: /* movsx */
  3080. c->dst.bytes = c->op_bytes;
  3081. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3082. (s16) c->src.val;
  3083. break;
  3084. case 0xc3: /* movnti */
  3085. c->dst.bytes = c->op_bytes;
  3086. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3087. (u64) c->src.val;
  3088. break;
  3089. case 0xc7: /* Grp9 (cmpxchg8b) */
  3090. rc = emulate_grp9(ctxt, ops);
  3091. if (rc != X86EMUL_CONTINUE)
  3092. goto done;
  3093. break;
  3094. default:
  3095. goto cannot_emulate;
  3096. }
  3097. goto writeback;
  3098. cannot_emulate:
  3099. DPRINTF("Cannot emulate %02x\n", c->b);
  3100. return -1;
  3101. }