iwl-4965-hw.h 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2007 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2007 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. /*
  64. * Please use this file (iwl-4965-hw.h) only for hardware-related definitions.
  65. * Use iwl-4965-commands.h for uCode API definitions.
  66. * Use iwl-4965.h for driver implementation definitions.
  67. */
  68. #ifndef __iwl_4965_hw_h__
  69. #define __iwl_4965_hw_h__
  70. /*
  71. * uCode queue management definitions ...
  72. * Queue #4 is the command queue for 3945 and 4965; map it to Tx FIFO chnl 4.
  73. * The first queue used for block-ack aggregation is #7 (4965 only).
  74. * All block-ack aggregation queues should map to Tx DMA/FIFO channel 7.
  75. */
  76. #define IWL_CMD_QUEUE_NUM 4
  77. #define IWL_CMD_FIFO_NUM 4
  78. #define IWL_BACK_QUEUE_FIRST_ID 7
  79. /* Tx rates */
  80. #define IWL_CCK_RATES 4
  81. #define IWL_OFDM_RATES 8
  82. #define IWL_HT_RATES 16
  83. #define IWL_MAX_RATES (IWL_CCK_RATES+IWL_OFDM_RATES+IWL_HT_RATES)
  84. /* Time constants */
  85. #define SHORT_SLOT_TIME 9
  86. #define LONG_SLOT_TIME 20
  87. /* RSSI to dBm */
  88. #define IWL_RSSI_OFFSET 44
  89. /*
  90. * EEPROM related constants, enums, and structures.
  91. */
  92. /*
  93. * EEPROM access time values:
  94. *
  95. * Driver initiates EEPROM read by writing byte address << 1 to CSR_EEPROM_REG,
  96. * then clearing (with subsequent read/modify/write) CSR_EEPROM_REG bit
  97. * CSR_EEPROM_REG_BIT_CMD (0x2).
  98. * Driver then polls CSR_EEPROM_REG for CSR_EEPROM_REG_READ_VALID_MSK (0x1).
  99. * When polling, wait 10 uSec between polling loops, up to a maximum 5000 uSec.
  100. * Driver reads 16-bit value from bits 31-16 of CSR_EEPROM_REG.
  101. */
  102. #define IWL_EEPROM_ACCESS_TIMEOUT 5000 /* uSec */
  103. #define IWL_EEPROM_ACCESS_DELAY 10 /* uSec */
  104. /*
  105. * Regulatory channel usage flags in EEPROM struct iwl4965_eeprom_channel.flags.
  106. *
  107. * IBSS and/or AP operation is allowed *only* on those channels with
  108. * (VALID && IBSS && ACTIVE && !RADAR). This restriction is in place because
  109. * RADAR detection is not supported by the 4965 driver, but is a
  110. * requirement for establishing a new network for legal operation on channels
  111. * requiring RADAR detection or restricting ACTIVE scanning.
  112. *
  113. * NOTE: "WIDE" flag does not indicate anything about "FAT" 40 MHz channels.
  114. * It only indicates that 20 MHz channel use is supported; FAT channel
  115. * usage is indicated by a separate set of regulatory flags for each
  116. * FAT channel pair.
  117. *
  118. * NOTE: Using a channel inappropriately will result in a uCode error!
  119. */
  120. enum {
  121. EEPROM_CHANNEL_VALID = (1 << 0), /* usable for this SKU/geo */
  122. EEPROM_CHANNEL_IBSS = (1 << 1), /* usable as an IBSS channel */
  123. /* Bit 2 Reserved */
  124. EEPROM_CHANNEL_ACTIVE = (1 << 3), /* active scanning allowed */
  125. EEPROM_CHANNEL_RADAR = (1 << 4), /* radar detection required */
  126. EEPROM_CHANNEL_WIDE = (1 << 5), /* 20 MHz channel okay */
  127. EEPROM_CHANNEL_NARROW = (1 << 6), /* 10 MHz channel (not used) */
  128. EEPROM_CHANNEL_DFS = (1 << 7), /* dynamic freq selection candidate */
  129. };
  130. /* SKU Capabilities */
  131. #define EEPROM_SKU_CAP_SW_RF_KILL_ENABLE (1 << 0)
  132. #define EEPROM_SKU_CAP_HW_RF_KILL_ENABLE (1 << 1)
  133. /* *regulatory* channel data format in eeprom, one for each channel.
  134. * There are separate entries for FAT (40 MHz) vs. normal (20 MHz) channels. */
  135. struct iwl4965_eeprom_channel {
  136. u8 flags; /* EEPROM_CHANNEL_* flags copied from EEPROM */
  137. s8 max_power_avg; /* max power (dBm) on this chnl, limit 31 */
  138. } __attribute__ ((packed));
  139. /* 4965 has two radio transmitters (and 3 radio receivers) */
  140. #define EEPROM_TX_POWER_TX_CHAINS (2)
  141. /* 4965 has room for up to 8 sets of txpower calibration data */
  142. #define EEPROM_TX_POWER_BANDS (8)
  143. /* 4965 factory calibration measures txpower gain settings for
  144. * each of 3 target output levels */
  145. #define EEPROM_TX_POWER_MEASUREMENTS (3)
  146. /* 4965 driver does not work with txpower calibration version < 5.
  147. * Look for this in calib_version member of struct iwl4965_eeprom. */
  148. #define EEPROM_TX_POWER_VERSION_NEW (5)
  149. /*
  150. * 4965 factory calibration data for one txpower level, on one channel,
  151. * measured on one of the 2 tx chains (radio transmitter and associated
  152. * antenna). EEPROM contains:
  153. *
  154. * 1) Temperature (degrees Celsius) of device when measurement was made.
  155. *
  156. * 2) Gain table index used to achieve the target measurement power.
  157. * This refers to the "well-known" gain tables (see iwl-4965-hw.h).
  158. *
  159. * 3) Actual measured output power, in half-dBm ("34" = 17 dBm).
  160. *
  161. * 4) RF power amplifier detector level measurement (not used).
  162. */
  163. struct iwl4965_eeprom_calib_measure {
  164. u8 temperature; /* Device temperature (Celsius) */
  165. u8 gain_idx; /* Index into gain table */
  166. u8 actual_pow; /* Measured RF output power, half-dBm */
  167. s8 pa_det; /* Power amp detector level (not used) */
  168. } __attribute__ ((packed));
  169. /*
  170. * 4965 measurement set for one channel. EEPROM contains:
  171. *
  172. * 1) Channel number measured
  173. *
  174. * 2) Measurements for each of 3 power levels for each of 2 radio transmitters
  175. * (a.k.a. "tx chains") (6 measurements altogether)
  176. */
  177. struct iwl4965_eeprom_calib_ch_info {
  178. u8 ch_num;
  179. struct iwl4965_eeprom_calib_measure measurements[EEPROM_TX_POWER_TX_CHAINS]
  180. [EEPROM_TX_POWER_MEASUREMENTS];
  181. } __attribute__ ((packed));
  182. /*
  183. * 4965 txpower subband info.
  184. *
  185. * For each frequency subband, EEPROM contains the following:
  186. *
  187. * 1) First and last channels within range of the subband. "0" values
  188. * indicate that this sample set is not being used.
  189. *
  190. * 2) Sample measurement sets for 2 channels close to the range endpoints.
  191. */
  192. struct iwl4965_eeprom_calib_subband_info {
  193. u8 ch_from; /* channel number of lowest channel in subband */
  194. u8 ch_to; /* channel number of highest channel in subband */
  195. struct iwl4965_eeprom_calib_ch_info ch1;
  196. struct iwl4965_eeprom_calib_ch_info ch2;
  197. } __attribute__ ((packed));
  198. /*
  199. * 4965 txpower calibration info. EEPROM contains:
  200. *
  201. * 1) Factory-measured saturation power levels (maximum levels at which
  202. * tx power amplifier can output a signal without too much distortion).
  203. * There is one level for 2.4 GHz band and one for 5 GHz band. These
  204. * values apply to all channels within each of the bands.
  205. *
  206. * 2) Factory-measured power supply voltage level. This is assumed to be
  207. * constant (i.e. same value applies to all channels/bands) while the
  208. * factory measurements are being made.
  209. *
  210. * 3) Up to 8 sets of factory-measured txpower calibration values.
  211. * These are for different frequency ranges, since txpower gain
  212. * characteristics of the analog radio circuitry vary with frequency.
  213. *
  214. * Not all sets need to be filled with data;
  215. * struct iwl4965_eeprom_calib_subband_info contains range of channels
  216. * (0 if unused) for each set of data.
  217. */
  218. struct iwl4965_eeprom_calib_info {
  219. u8 saturation_power24; /* half-dBm (e.g. "34" = 17 dBm) */
  220. u8 saturation_power52; /* half-dBm */
  221. s16 voltage; /* signed */
  222. struct iwl4965_eeprom_calib_subband_info band_info[EEPROM_TX_POWER_BANDS];
  223. } __attribute__ ((packed));
  224. /*
  225. * 4965 EEPROM map
  226. */
  227. struct iwl4965_eeprom {
  228. u8 reserved0[16];
  229. #define EEPROM_DEVICE_ID (2*0x08) /* 2 bytes */
  230. u16 device_id; /* abs.ofs: 16 */
  231. u8 reserved1[2];
  232. #define EEPROM_PMC (2*0x0A) /* 2 bytes */
  233. u16 pmc; /* abs.ofs: 20 */
  234. u8 reserved2[20];
  235. #define EEPROM_MAC_ADDRESS (2*0x15) /* 6 bytes */
  236. u8 mac_address[6]; /* abs.ofs: 42 */
  237. u8 reserved3[58];
  238. #define EEPROM_BOARD_REVISION (2*0x35) /* 2 bytes */
  239. u16 board_revision; /* abs.ofs: 106 */
  240. u8 reserved4[11];
  241. #define EEPROM_BOARD_PBA_NUMBER (2*0x3B+1) /* 9 bytes */
  242. u8 board_pba_number[9]; /* abs.ofs: 119 */
  243. u8 reserved5[8];
  244. #define EEPROM_VERSION (2*0x44) /* 2 bytes */
  245. u16 version; /* abs.ofs: 136 */
  246. #define EEPROM_SKU_CAP (2*0x45) /* 1 bytes */
  247. u8 sku_cap; /* abs.ofs: 138 */
  248. #define EEPROM_LEDS_MODE (2*0x45+1) /* 1 bytes */
  249. u8 leds_mode; /* abs.ofs: 139 */
  250. #define EEPROM_OEM_MODE (2*0x46) /* 2 bytes */
  251. u16 oem_mode;
  252. #define EEPROM_WOWLAN_MODE (2*0x47) /* 2 bytes */
  253. u16 wowlan_mode; /* abs.ofs: 142 */
  254. #define EEPROM_LEDS_TIME_INTERVAL (2*0x48) /* 2 bytes */
  255. u16 leds_time_interval; /* abs.ofs: 144 */
  256. #define EEPROM_LEDS_OFF_TIME (2*0x49) /* 1 bytes */
  257. u8 leds_off_time; /* abs.ofs: 146 */
  258. #define EEPROM_LEDS_ON_TIME (2*0x49+1) /* 1 bytes */
  259. u8 leds_on_time; /* abs.ofs: 147 */
  260. #define EEPROM_ALMGOR_M_VERSION (2*0x4A) /* 1 bytes */
  261. u8 almgor_m_version; /* abs.ofs: 148 */
  262. #define EEPROM_ANTENNA_SWITCH_TYPE (2*0x4A+1) /* 1 bytes */
  263. u8 antenna_switch_type; /* abs.ofs: 149 */
  264. u8 reserved6[8];
  265. #define EEPROM_4965_BOARD_REVISION (2*0x4F) /* 2 bytes */
  266. u16 board_revision_4965; /* abs.ofs: 158 */
  267. u8 reserved7[13];
  268. #define EEPROM_4965_BOARD_PBA (2*0x56+1) /* 9 bytes */
  269. u8 board_pba_number_4965[9]; /* abs.ofs: 173 */
  270. u8 reserved8[10];
  271. #define EEPROM_REGULATORY_SKU_ID (2*0x60) /* 4 bytes */
  272. u8 sku_id[4]; /* abs.ofs: 192 */
  273. /*
  274. * Per-channel regulatory data.
  275. *
  276. * Each channel that *might* be supported by 3945 or 4965 has a fixed location
  277. * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
  278. * txpower (MSB).
  279. *
  280. * Entries immediately below are for 20 MHz channel width. FAT (40 MHz)
  281. * channels (only for 4965, not supported by 3945) appear later in the EEPROM.
  282. *
  283. * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
  284. */
  285. #define EEPROM_REGULATORY_BAND_1 (2*0x62) /* 2 bytes */
  286. u16 band_1_count; /* abs.ofs: 196 */
  287. #define EEPROM_REGULATORY_BAND_1_CHANNELS (2*0x63) /* 28 bytes */
  288. struct iwl4965_eeprom_channel band_1_channels[14]; /* abs.ofs: 196 */
  289. /*
  290. * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
  291. * 5.0 GHz channels 7, 8, 11, 12, 16
  292. * (4915-5080MHz) (none of these is ever supported)
  293. */
  294. #define EEPROM_REGULATORY_BAND_2 (2*0x71) /* 2 bytes */
  295. u16 band_2_count; /* abs.ofs: 226 */
  296. #define EEPROM_REGULATORY_BAND_2_CHANNELS (2*0x72) /* 26 bytes */
  297. struct iwl4965_eeprom_channel band_2_channels[13]; /* abs.ofs: 228 */
  298. /*
  299. * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
  300. * (5170-5320MHz)
  301. */
  302. #define EEPROM_REGULATORY_BAND_3 (2*0x7F) /* 2 bytes */
  303. u16 band_3_count; /* abs.ofs: 254 */
  304. #define EEPROM_REGULATORY_BAND_3_CHANNELS (2*0x80) /* 24 bytes */
  305. struct iwl4965_eeprom_channel band_3_channels[12]; /* abs.ofs: 256 */
  306. /*
  307. * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
  308. * (5500-5700MHz)
  309. */
  310. #define EEPROM_REGULATORY_BAND_4 (2*0x8C) /* 2 bytes */
  311. u16 band_4_count; /* abs.ofs: 280 */
  312. #define EEPROM_REGULATORY_BAND_4_CHANNELS (2*0x8D) /* 22 bytes */
  313. struct iwl4965_eeprom_channel band_4_channels[11]; /* abs.ofs: 282 */
  314. /*
  315. * 5.7 GHz channels 145, 149, 153, 157, 161, 165
  316. * (5725-5825MHz)
  317. */
  318. #define EEPROM_REGULATORY_BAND_5 (2*0x98) /* 2 bytes */
  319. u16 band_5_count; /* abs.ofs: 304 */
  320. #define EEPROM_REGULATORY_BAND_5_CHANNELS (2*0x99) /* 12 bytes */
  321. struct iwl4965_eeprom_channel band_5_channels[6]; /* abs.ofs: 306 */
  322. u8 reserved10[2];
  323. /*
  324. * 2.4 GHz FAT channels 1 (5), 2 (6), 3 (7), 4 (8), 5 (9), 6 (10), 7 (11)
  325. *
  326. * The channel listed is the center of the lower 20 MHz half of the channel.
  327. * The overall center frequency is actually 2 channels (10 MHz) above that,
  328. * and the upper half of each FAT channel is centered 4 channels (20 MHz) away
  329. * from the lower half; e.g. the upper half of FAT channel 1 is channel 5,
  330. * and the overall FAT channel width centers on channel 3.
  331. *
  332. * NOTE: The RXON command uses 20 MHz channel numbers to specify the
  333. * control channel to which to tune. RXON also specifies whether the
  334. * control channel is the upper or lower half of a FAT channel.
  335. *
  336. * NOTE: 4965 does not support FAT channels on 2.4 GHz.
  337. */
  338. #define EEPROM_REGULATORY_BAND_24_FAT_CHANNELS (2*0xA0) /* 14 bytes */
  339. struct iwl4965_eeprom_channel band_24_channels[7]; /* abs.ofs: 320 */
  340. u8 reserved11[2];
  341. /*
  342. * 5.2 GHz FAT channels 36 (40), 44 (48), 52 (56), 60 (64),
  343. * 100 (104), 108 (112), 116 (120), 124 (128), 132 (136), 149 (153), 157 (161)
  344. */
  345. #define EEPROM_REGULATORY_BAND_52_FAT_CHANNELS (2*0xA8) /* 22 bytes */
  346. struct iwl4965_eeprom_channel band_52_channels[11]; /* abs.ofs: 336 */
  347. u8 reserved12[6];
  348. /*
  349. * 4965 driver requires txpower calibration format version 5 or greater.
  350. * Driver does not work with txpower calibration version < 5.
  351. * This value is simply a 16-bit number, no major/minor versions here.
  352. */
  353. #define EEPROM_CALIB_VERSION_OFFSET (2*0xB6) /* 2 bytes */
  354. u16 calib_version; /* abs.ofs: 364 */
  355. u8 reserved13[2];
  356. u8 reserved14[96]; /* abs.ofs: 368 */
  357. /*
  358. * 4965 Txpower calibration data.
  359. */
  360. #define EEPROM_IWL_CALIB_TXPOWER_OFFSET (2*0xE8) /* 48 bytes */
  361. struct iwl4965_eeprom_calib_info calib_info; /* abs.ofs: 464 */
  362. u8 reserved16[140]; /* fill out to full 1024 byte block */
  363. } __attribute__ ((packed));
  364. #define IWL_EEPROM_IMAGE_SIZE 1024
  365. /* End of EEPROM */
  366. #include "iwl-4965-commands.h"
  367. #define PCI_LINK_CTRL 0x0F0
  368. #define PCI_POWER_SOURCE 0x0C8
  369. #define PCI_REG_WUM8 0x0E8
  370. #define PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT (0x80000000)
  371. /*=== CSR (control and status registers) ===*/
  372. #define CSR_BASE (0x000)
  373. #define CSR_SW_VER (CSR_BASE+0x000)
  374. #define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
  375. #define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
  376. #define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
  377. #define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
  378. #define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
  379. #define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
  380. #define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
  381. #define CSR_GP_CNTRL (CSR_BASE+0x024)
  382. /*
  383. * Hardware revision info
  384. * Bit fields:
  385. * 31-8: Reserved
  386. * 7-4: Type of device: 0x0 = 4965, 0xd = 3945
  387. * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D
  388. * 1-0: "Dash" value, as in A-1, etc.
  389. *
  390. * NOTE: Revision step affects calculation of CCK txpower for 4965.
  391. */
  392. #define CSR_HW_REV (CSR_BASE+0x028)
  393. /* EEPROM reads */
  394. #define CSR_EEPROM_REG (CSR_BASE+0x02c)
  395. #define CSR_EEPROM_GP (CSR_BASE+0x030)
  396. #define CSR_GP_UCODE (CSR_BASE+0x044)
  397. #define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
  398. #define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
  399. #define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
  400. #define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
  401. #define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
  402. /*
  403. * Indicates hardware rev, to determine CCK backoff for txpower calculation.
  404. * Bit fields:
  405. * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step
  406. */
  407. #define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
  408. /* Hardware interface configuration bits */
  409. #define CSR_HW_IF_CONFIG_REG_BIT_KEDRON_R (0x00000010)
  410. #define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x00000C00)
  411. #define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
  412. #define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
  413. #define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
  414. /* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
  415. * acknowledged (reset) by host writing "1" to flagged bits. */
  416. #define CSR_INT_BIT_FH_RX (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */
  417. #define CSR_INT_BIT_HW_ERR (1 << 29) /* DMA hardware error FH_INT[31] */
  418. #define CSR_INT_BIT_DNLD (1 << 28) /* uCode Download */
  419. #define CSR_INT_BIT_FH_TX (1 << 27) /* Tx DMA FH_INT[1:0] */
  420. #define CSR_INT_BIT_SCD (1 << 26) /* TXQ pointer advanced */
  421. #define CSR_INT_BIT_SW_ERR (1 << 25) /* uCode error */
  422. #define CSR_INT_BIT_RF_KILL (1 << 7) /* HW RFKILL switch GP_CNTRL[27] toggled */
  423. #define CSR_INT_BIT_CT_KILL (1 << 6) /* Critical temp (chip too hot) rfkill */
  424. #define CSR_INT_BIT_SW_RX (1 << 3) /* Rx, command responses, 3945 */
  425. #define CSR_INT_BIT_WAKEUP (1 << 1) /* NIC controller waking up (pwr mgmt) */
  426. #define CSR_INT_BIT_ALIVE (1 << 0) /* uCode interrupts once it initializes */
  427. #define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
  428. CSR_INT_BIT_HW_ERR | \
  429. CSR_INT_BIT_FH_TX | \
  430. CSR_INT_BIT_SW_ERR | \
  431. CSR_INT_BIT_RF_KILL | \
  432. CSR_INT_BIT_SW_RX | \
  433. CSR_INT_BIT_WAKEUP | \
  434. CSR_INT_BIT_ALIVE)
  435. /* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
  436. #define CSR_FH_INT_BIT_ERR (1 << 31) /* Error */
  437. #define CSR_FH_INT_BIT_HI_PRIOR (1 << 30) /* High priority Rx, bypass coalescing */
  438. #define CSR_FH_INT_BIT_RX_CHNL1 (1 << 17) /* Rx channel 1 */
  439. #define CSR_FH_INT_BIT_RX_CHNL0 (1 << 16) /* Rx channel 0 */
  440. #define CSR_FH_INT_BIT_TX_CHNL1 (1 << 1) /* Tx channel 1 */
  441. #define CSR_FH_INT_BIT_TX_CHNL0 (1 << 0) /* Tx channel 0 */
  442. #define CSR_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
  443. CSR_FH_INT_BIT_RX_CHNL1 | \
  444. CSR_FH_INT_BIT_RX_CHNL0)
  445. #define CSR_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \
  446. CSR_FH_INT_BIT_TX_CHNL0)
  447. /* RESET */
  448. #define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
  449. #define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
  450. #define CSR_RESET_REG_FLAG_SW_RESET (0x00000080)
  451. #define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
  452. #define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
  453. /* GP (general purpose) CONTROL */
  454. #define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001)
  455. #define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004)
  456. #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008)
  457. #define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
  458. #define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001)
  459. #define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
  460. #define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE (0x04000000)
  461. #define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
  462. /* EEPROM REG */
  463. #define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
  464. #define CSR_EEPROM_REG_BIT_CMD (0x00000002)
  465. /* EEPROM GP */
  466. #define CSR_EEPROM_GP_VALID_MSK (0x00000006)
  467. #define CSR_EEPROM_GP_BAD_SIGNATURE (0x00000000)
  468. #define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
  469. /* UCODE DRV GP */
  470. #define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
  471. #define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
  472. #define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
  473. #define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
  474. /* GPIO */
  475. #define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
  476. #define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
  477. #define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC CSR_GPIO_IN_BIT_AUX_POWER
  478. /* GI Chicken Bits */
  479. #define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
  480. #define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
  481. /*=== HBUS (Host-side Bus) ===*/
  482. #define HBUS_BASE (0x400)
  483. /*
  484. * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
  485. * structures, error log, event log, verifying uCode load).
  486. * First write to address register, then read from or write to data register
  487. * to complete the job. Once the address register is set up, accesses to
  488. * data registers auto-increment the address by one dword.
  489. * Bit usage for address registers (read or write):
  490. * 0-31: memory address within device
  491. */
  492. #define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
  493. #define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
  494. #define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
  495. #define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
  496. /*
  497. * Registers for accessing device's internal peripheral registers
  498. * (e.g. SCD, BSM, etc.). First write to address register,
  499. * then read from or write to data register to complete the job.
  500. * Bit usage for address registers (read or write):
  501. * 0-15: register address (offset) within device
  502. * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword)
  503. */
  504. #define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
  505. #define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
  506. #define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
  507. #define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
  508. /*
  509. * Per-Tx-queue write pointer (index, really!) (3945 and 4965).
  510. * Driver sets this to indicate index to next TFD that driver will fill
  511. * (1 past latest filled).
  512. * Bit usage:
  513. * 0-7: queue write index (0-255)
  514. * 11-8: queue selector (0-15)
  515. */
  516. #define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
  517. #define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
  518. #define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)
  519. #define TFD_QUEUE_SIZE_MAX (256)
  520. #define IWL_NUM_SCAN_RATES (2)
  521. #define IWL_DEFAULT_TX_RETRY 15
  522. #define RX_QUEUE_SIZE 256
  523. #define RX_QUEUE_MASK 255
  524. #define RX_QUEUE_SIZE_LOG 8
  525. #define TFD_TX_CMD_SLOTS 256
  526. #define TFD_CMD_SLOTS 32
  527. #define TFD_MAX_PAYLOAD_SIZE (sizeof(struct iwl4965_cmd) - \
  528. sizeof(struct iwl4965_cmd_meta))
  529. /*
  530. * RX related structures and functions
  531. */
  532. #define RX_FREE_BUFFERS 64
  533. #define RX_LOW_WATERMARK 8
  534. /* Size of one Rx buffer in host DRAM */
  535. #define IWL_RX_BUF_SIZE_4K (4 * 1024)
  536. #define IWL_RX_BUF_SIZE_8K (8 * 1024)
  537. /* Sizes and addresses for instruction and data memory (SRAM) in
  538. * 4965's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
  539. #define RTC_INST_LOWER_BOUND (0x000000)
  540. #define KDR_RTC_INST_UPPER_BOUND (0x018000)
  541. #define RTC_DATA_LOWER_BOUND (0x800000)
  542. #define KDR_RTC_DATA_UPPER_BOUND (0x80A000)
  543. #define KDR_RTC_INST_SIZE (KDR_RTC_INST_UPPER_BOUND - RTC_INST_LOWER_BOUND)
  544. #define KDR_RTC_DATA_SIZE (KDR_RTC_DATA_UPPER_BOUND - RTC_DATA_LOWER_BOUND)
  545. #define IWL_MAX_INST_SIZE KDR_RTC_INST_SIZE
  546. #define IWL_MAX_DATA_SIZE KDR_RTC_DATA_SIZE
  547. /* Size of uCode instruction memory in bootstrap state machine */
  548. #define IWL_MAX_BSM_SIZE BSM_SRAM_SIZE
  549. static inline int iwl4965_hw_valid_rtc_data_addr(u32 addr)
  550. {
  551. return (addr >= RTC_DATA_LOWER_BOUND) &&
  552. (addr < KDR_RTC_DATA_UPPER_BOUND);
  553. }
  554. /********************* START TEMPERATURE *************************************/
  555. /**
  556. * 4965 temperature calculation.
  557. *
  558. * The driver must calculate the device temperature before calculating
  559. * a txpower setting (amplifier gain is temperature dependent). The
  560. * calculation uses 4 measurements, 3 of which (R1, R2, R3) are calibration
  561. * values used for the life of the driver, and one of which (R4) is the
  562. * real-time temperature indicator.
  563. *
  564. * uCode provides all 4 values to the driver via the "initialize alive"
  565. * notification (see struct iwl4965_init_alive_resp). After the runtime uCode
  566. * image loads, uCode updates the R4 value via statistics notifications
  567. * (see STATISTICS_NOTIFICATION), which occur after each received beacon
  568. * when associated, or can be requested via REPLY_STATISTICS_CMD.
  569. *
  570. * NOTE: uCode provides the R4 value as a 23-bit signed value. Driver
  571. * must sign-extend to 32 bits before applying formula below.
  572. *
  573. * Formula:
  574. *
  575. * degrees Kelvin = ((97 * 259 * (R4 - R2) / (R3 - R1)) / 100) + 8
  576. *
  577. * NOTE: The basic formula is 259 * (R4-R2) / (R3-R1). The 97/100 is
  578. * an additional correction, which should be centered around 0 degrees
  579. * Celsius (273 degrees Kelvin). The 8 (3 percent of 273) compensates for
  580. * centering the 97/100 correction around 0 degrees K.
  581. *
  582. * Add 273 to Kelvin value to find degrees Celsius, for comparing current
  583. * temperature with factory-measured temperatures when calculating txpower
  584. * settings.
  585. */
  586. #define TEMPERATURE_CALIB_KELVIN_OFFSET 8
  587. #define TEMPERATURE_CALIB_A_VAL 259
  588. /* Limit range of calculated temperature to be between these Kelvin values */
  589. #define IWL_TX_POWER_TEMPERATURE_MIN (263)
  590. #define IWL_TX_POWER_TEMPERATURE_MAX (410)
  591. #define IWL_TX_POWER_TEMPERATURE_OUT_OF_RANGE(t) \
  592. (((t) < IWL_TX_POWER_TEMPERATURE_MIN) || \
  593. ((t) > IWL_TX_POWER_TEMPERATURE_MAX))
  594. /********************* END TEMPERATURE ***************************************/
  595. /********************* START TXPOWER *****************************************/
  596. /**
  597. * 4965 txpower calculations rely on information from three sources:
  598. *
  599. * 1) EEPROM
  600. * 2) "initialize" alive notification
  601. * 3) statistics notifications
  602. *
  603. * EEPROM data consists of:
  604. *
  605. * 1) Regulatory information (max txpower and channel usage flags) is provided
  606. * separately for each channel that can possibly supported by 4965.
  607. * 40 MHz wide (.11n fat) channels are listed separately from 20 MHz
  608. * (legacy) channels.
  609. *
  610. * See struct iwl4965_eeprom_channel for format, and struct iwl4965_eeprom
  611. * for locations in EEPROM.
  612. *
  613. * 2) Factory txpower calibration information is provided separately for
  614. * sub-bands of contiguous channels. 2.4GHz has just one sub-band,
  615. * but 5 GHz has several sub-bands.
  616. *
  617. * In addition, per-band (2.4 and 5 Ghz) saturation txpowers are provided.
  618. *
  619. * See struct iwl4965_eeprom_calib_info (and the tree of structures
  620. * contained within it) for format, and struct iwl4965_eeprom for
  621. * locations in EEPROM.
  622. *
  623. * "Initialization alive" notification (see struct iwl4965_init_alive_resp)
  624. * consists of:
  625. *
  626. * 1) Temperature calculation parameters.
  627. *
  628. * 2) Power supply voltage measurement.
  629. *
  630. * 3) Tx gain compensation to balance 2 transmitters for MIMO use.
  631. *
  632. * Statistics notifications deliver:
  633. *
  634. * 1) Current values for temperature param R4.
  635. */
  636. /**
  637. * To calculate a txpower setting for a given desired target txpower, channel,
  638. * modulation bit rate, and transmitter chain (4965 has 2 transmitters to
  639. * support MIMO and transmit diversity), driver must do the following:
  640. *
  641. * 1) Compare desired txpower vs. (EEPROM) regulatory limit for this channel.
  642. * Do not exceed regulatory limit; reduce target txpower if necessary.
  643. *
  644. * If setting up txpowers for MIMO rates (rate indexes 8-15, 24-31),
  645. * 2 transmitters will be used simultaneously; driver must reduce the
  646. * regulatory limit by 3 dB (half-power) for each transmitter, so the
  647. * combined total output of the 2 transmitters is within regulatory limits.
  648. *
  649. *
  650. * 2) Compare target txpower vs. (EEPROM) saturation txpower *reduced by
  651. * backoff for this bit rate*. Do not exceed (saturation - backoff[rate]);
  652. * reduce target txpower if necessary.
  653. *
  654. * Backoff values below are in 1/2 dB units (equivalent to steps in
  655. * txpower gain tables):
  656. *
  657. * OFDM 6 - 36 MBit: 10 steps (5 dB)
  658. * OFDM 48 MBit: 15 steps (7.5 dB)
  659. * OFDM 54 MBit: 17 steps (8.5 dB)
  660. * OFDM 60 MBit: 20 steps (10 dB)
  661. * CCK all rates: 10 steps (5 dB)
  662. *
  663. * Backoff values apply to saturation txpower on a per-transmitter basis;
  664. * when using MIMO (2 transmitters), each transmitter uses the same
  665. * saturation level provided in EEPROM, and the same backoff values;
  666. * no reduction (such as with regulatory txpower limits) is required.
  667. *
  668. * Saturation and Backoff values apply equally to 20 Mhz (legacy) channel
  669. * widths and 40 Mhz (.11n fat) channel widths; there is no separate
  670. * factory measurement for fat channels.
  671. *
  672. * The result of this step is the final target txpower. The rest of
  673. * the steps figure out the proper settings for the device to achieve
  674. * that target txpower.
  675. *
  676. *
  677. * 3) Determine (EEPROM) calibration subband for the target channel, by
  678. * comparing against first and last channels in each subband
  679. * (see struct iwl4965_eeprom_calib_subband_info).
  680. *
  681. *
  682. * 4) Linearly interpolate (EEPROM) factory calibration measurement sets,
  683. * referencing the 2 factory-measured (sample) channels within the subband.
  684. *
  685. * Interpolation is based on difference between target channel's frequency
  686. * and the sample channels' frequencies. Since channel numbers are based
  687. * on frequency (5 MHz between each channel number), this is equivalent
  688. * to interpolating based on channel number differences.
  689. *
  690. * Note that the sample channels may or may not be the channels at the
  691. * edges of the subband. The target channel may be "outside" of the
  692. * span of the sampled channels.
  693. *
  694. * Driver may choose the pair (for 2 Tx chains) of measurements (see
  695. * struct iwl4965_eeprom_calib_ch_info) for which the actual measured
  696. * txpower comes closest to the desired txpower. Usually, though,
  697. * the middle set of measurements is closest to the regulatory limits,
  698. * and is therefore a good choice for all txpower calculations (this
  699. * assumes that high accuracy is needed for maximizing legal txpower,
  700. * while lower txpower configurations do not need as much accuracy).
  701. *
  702. * Driver should interpolate both members of the chosen measurement pair,
  703. * i.e. for both Tx chains (radio transmitters), unless the driver knows
  704. * that only one of the chains will be used (e.g. only one tx antenna
  705. * connected, but this should be unusual). The rate scaling algorithm
  706. * switches antennas to find best performance, so both Tx chains will
  707. * be used (although only one at a time) even for non-MIMO transmissions.
  708. *
  709. * Driver should interpolate factory values for temperature, gain table
  710. * index, and actual power. The power amplifier detector values are
  711. * not used by the driver.
  712. *
  713. * Sanity check: If the target channel happens to be one of the sample
  714. * channels, the results should agree with the sample channel's
  715. * measurements!
  716. *
  717. *
  718. * 5) Find difference between desired txpower and (interpolated)
  719. * factory-measured txpower. Using (interpolated) factory gain table index
  720. * (shown elsewhere) as a starting point, adjust this index lower to
  721. * increase txpower, or higher to decrease txpower, until the target
  722. * txpower is reached. Each step in the gain table is 1/2 dB.
  723. *
  724. * For example, if factory measured txpower is 16 dBm, and target txpower
  725. * is 13 dBm, add 6 steps to the factory gain index to reduce txpower
  726. * by 3 dB.
  727. *
  728. *
  729. * 6) Find difference between current device temperature and (interpolated)
  730. * factory-measured temperature for sub-band. Factory values are in
  731. * degrees Celsius. To calculate current temperature, see comments for
  732. * "4965 temperature calculation".
  733. *
  734. * If current temperature is higher than factory temperature, driver must
  735. * increase gain (lower gain table index), and vice versa.
  736. *
  737. * Temperature affects gain differently for different channels:
  738. *
  739. * 2.4 GHz all channels: 3.5 degrees per half-dB step
  740. * 5 GHz channels 34-43: 4.5 degrees per half-dB step
  741. * 5 GHz channels >= 44: 4.0 degrees per half-dB step
  742. *
  743. * NOTE: Temperature can increase rapidly when transmitting, especially
  744. * with heavy traffic at high txpowers. Driver should update
  745. * temperature calculations often under these conditions to
  746. * maintain strong txpower in the face of rising temperature.
  747. *
  748. *
  749. * 7) Find difference between current power supply voltage indicator
  750. * (from "initialize alive") and factory-measured power supply voltage
  751. * indicator (EEPROM).
  752. *
  753. * If the current voltage is higher (indicator is lower) than factory
  754. * voltage, gain should be reduced (gain table index increased) by:
  755. *
  756. * (eeprom - current) / 7
  757. *
  758. * If the current voltage is lower (indicator is higher) than factory
  759. * voltage, gain should be increased (gain table index decreased) by:
  760. *
  761. * 2 * (current - eeprom) / 7
  762. *
  763. * If number of index steps in either direction turns out to be > 2,
  764. * something is wrong ... just use 0.
  765. *
  766. * NOTE: Voltage compensation is independent of band/channel.
  767. *
  768. * NOTE: "Initialize" uCode measures current voltage, which is assumed
  769. * to be constant after this initial measurement. Voltage
  770. * compensation for txpower (number of steps in gain table)
  771. * may be calculated once and used until the next uCode bootload.
  772. *
  773. *
  774. * 8) If setting up txpowers for MIMO rates (rate indexes 8-15, 24-31),
  775. * adjust txpower for each transmitter chain, so txpower is balanced
  776. * between the two chains. There are 5 pairs of tx_atten[group][chain]
  777. * values in "initialize alive", one pair for each of 5 channel ranges:
  778. *
  779. * Group 0: 5 GHz channel 34-43
  780. * Group 1: 5 GHz channel 44-70
  781. * Group 2: 5 GHz channel 71-124
  782. * Group 3: 5 GHz channel 125-200
  783. * Group 4: 2.4 GHz all channels
  784. *
  785. * Add the tx_atten[group][chain] value to the index for the target chain.
  786. * The values are signed, but are in pairs of 0 and a non-negative number,
  787. * so as to reduce gain (if necessary) of the "hotter" channel. This
  788. * avoids any need to double-check for regulatory compliance after
  789. * this step.
  790. *
  791. *
  792. * 9) If setting up for a CCK rate, lower the gain by adding a CCK compensation
  793. * value to the index:
  794. *
  795. * Hardware rev B: 9 steps (4.5 dB)
  796. * Hardware rev C: 5 steps (2.5 dB)
  797. *
  798. * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
  799. * bits [3:2], 1 = B, 2 = C.
  800. *
  801. * NOTE: This compensation is in addition to any saturation backoff that
  802. * might have been applied in an earlier step.
  803. *
  804. *
  805. * 10) Select the gain table, based on band (2.4 vs 5 GHz).
  806. *
  807. * Limit the adjusted index to stay within the table!
  808. *
  809. *
  810. * 11) Read gain table entries for DSP and radio gain, place into appropriate
  811. * location(s) in command (struct iwl4965_txpowertable_cmd).
  812. */
  813. /* Limit range of txpower output target to be between these values */
  814. #define IWL_TX_POWER_TARGET_POWER_MIN (0) /* 0 dBm = 1 milliwatt */
  815. #define IWL_TX_POWER_TARGET_POWER_MAX (16) /* 16 dBm */
  816. /**
  817. * When MIMO is used (2 transmitters operating simultaneously), driver should
  818. * limit each transmitter to deliver a max of 3 dB below the regulatory limit
  819. * for the device. That is, use half power for each transmitter, so total
  820. * txpower is within regulatory limits.
  821. *
  822. * The value "6" represents number of steps in gain table to reduce power 3 dB.
  823. * Each step is 1/2 dB.
  824. */
  825. #define IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION (6)
  826. /**
  827. * CCK gain compensation.
  828. *
  829. * When calculating txpowers for CCK, after making sure that the target power
  830. * is within regulatory and saturation limits, driver must additionally
  831. * back off gain by adding these values to the gain table index.
  832. *
  833. * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
  834. * bits [3:2], 1 = B, 2 = C.
  835. */
  836. #define IWL_TX_POWER_CCK_COMPENSATION_B_STEP (9)
  837. #define IWL_TX_POWER_CCK_COMPENSATION_C_STEP (5)
  838. /*
  839. * 4965 power supply voltage compensation for txpower
  840. */
  841. #define TX_POWER_IWL_VOLTAGE_CODES_PER_03V (7)
  842. /**
  843. * Gain tables.
  844. *
  845. * The following tables contain pair of values for setting txpower, i.e.
  846. * gain settings for the output of the device's digital signal processor (DSP),
  847. * and for the analog gain structure of the transmitter.
  848. *
  849. * Each entry in the gain tables represents a step of 1/2 dB. Note that these
  850. * are *relative* steps, not indications of absolute output power. Output
  851. * power varies with temperature, voltage, and channel frequency, and also
  852. * requires consideration of average power (to satisfy regulatory constraints),
  853. * and peak power (to avoid distortion of the output signal).
  854. *
  855. * Each entry contains two values:
  856. * 1) DSP gain (or sometimes called DSP attenuation). This is a fine-grained
  857. * linear value that multiplies the output of the digital signal processor,
  858. * before being sent to the analog radio.
  859. * 2) Radio gain. This sets the analog gain of the radio Tx path.
  860. * It is a coarser setting, and behaves in a logarithmic (dB) fashion.
  861. *
  862. * EEPROM contains factory calibration data for txpower. This maps actual
  863. * measured txpower levels to gain settings in the "well known" tables
  864. * below ("well-known" means here that both factory calibration *and* the
  865. * driver work with the same table).
  866. *
  867. * There are separate tables for 2.4 GHz and 5 GHz bands. The 5 GHz table
  868. * has an extension (into negative indexes), in case the driver needs to
  869. * boost power setting for high device temperatures (higher than would be
  870. * present during factory calibration). A 5 Ghz EEPROM index of "40"
  871. * corresponds to the 49th entry in the table used by the driver.
  872. */
  873. #define MIN_TX_GAIN_INDEX (0) /* highest gain, lowest idx, 2.4 */
  874. #define MIN_TX_GAIN_INDEX_52GHZ_EXT (-9) /* highest gain, lowest idx, 5 */
  875. /**
  876. * 2.4 GHz gain table
  877. *
  878. * Index Dsp gain Radio gain
  879. * 0 110 0x3f (highest gain)
  880. * 1 104 0x3f
  881. * 2 98 0x3f
  882. * 3 110 0x3e
  883. * 4 104 0x3e
  884. * 5 98 0x3e
  885. * 6 110 0x3d
  886. * 7 104 0x3d
  887. * 8 98 0x3d
  888. * 9 110 0x3c
  889. * 10 104 0x3c
  890. * 11 98 0x3c
  891. * 12 110 0x3b
  892. * 13 104 0x3b
  893. * 14 98 0x3b
  894. * 15 110 0x3a
  895. * 16 104 0x3a
  896. * 17 98 0x3a
  897. * 18 110 0x39
  898. * 19 104 0x39
  899. * 20 98 0x39
  900. * 21 110 0x38
  901. * 22 104 0x38
  902. * 23 98 0x38
  903. * 24 110 0x37
  904. * 25 104 0x37
  905. * 26 98 0x37
  906. * 27 110 0x36
  907. * 28 104 0x36
  908. * 29 98 0x36
  909. * 30 110 0x35
  910. * 31 104 0x35
  911. * 32 98 0x35
  912. * 33 110 0x34
  913. * 34 104 0x34
  914. * 35 98 0x34
  915. * 36 110 0x33
  916. * 37 104 0x33
  917. * 38 98 0x33
  918. * 39 110 0x32
  919. * 40 104 0x32
  920. * 41 98 0x32
  921. * 42 110 0x31
  922. * 43 104 0x31
  923. * 44 98 0x31
  924. * 45 110 0x30
  925. * 46 104 0x30
  926. * 47 98 0x30
  927. * 48 110 0x6
  928. * 49 104 0x6
  929. * 50 98 0x6
  930. * 51 110 0x5
  931. * 52 104 0x5
  932. * 53 98 0x5
  933. * 54 110 0x4
  934. * 55 104 0x4
  935. * 56 98 0x4
  936. * 57 110 0x3
  937. * 58 104 0x3
  938. * 59 98 0x3
  939. * 60 110 0x2
  940. * 61 104 0x2
  941. * 62 98 0x2
  942. * 63 110 0x1
  943. * 64 104 0x1
  944. * 65 98 0x1
  945. * 66 110 0x0
  946. * 67 104 0x0
  947. * 68 98 0x0
  948. * 69 97 0
  949. * 70 96 0
  950. * 71 95 0
  951. * 72 94 0
  952. * 73 93 0
  953. * 74 92 0
  954. * 75 91 0
  955. * 76 90 0
  956. * 77 89 0
  957. * 78 88 0
  958. * 79 87 0
  959. * 80 86 0
  960. * 81 85 0
  961. * 82 84 0
  962. * 83 83 0
  963. * 84 82 0
  964. * 85 81 0
  965. * 86 80 0
  966. * 87 79 0
  967. * 88 78 0
  968. * 89 77 0
  969. * 90 76 0
  970. * 91 75 0
  971. * 92 74 0
  972. * 93 73 0
  973. * 94 72 0
  974. * 95 71 0
  975. * 96 70 0
  976. * 97 69 0
  977. * 98 68 0
  978. */
  979. /**
  980. * 5 GHz gain table
  981. *
  982. * Index Dsp gain Radio gain
  983. * -9 123 0x3F (highest gain)
  984. * -8 117 0x3F
  985. * -7 110 0x3F
  986. * -6 104 0x3F
  987. * -5 98 0x3F
  988. * -4 110 0x3E
  989. * -3 104 0x3E
  990. * -2 98 0x3E
  991. * -1 110 0x3D
  992. * 0 104 0x3D
  993. * 1 98 0x3D
  994. * 2 110 0x3C
  995. * 3 104 0x3C
  996. * 4 98 0x3C
  997. * 5 110 0x3B
  998. * 6 104 0x3B
  999. * 7 98 0x3B
  1000. * 8 110 0x3A
  1001. * 9 104 0x3A
  1002. * 10 98 0x3A
  1003. * 11 110 0x39
  1004. * 12 104 0x39
  1005. * 13 98 0x39
  1006. * 14 110 0x38
  1007. * 15 104 0x38
  1008. * 16 98 0x38
  1009. * 17 110 0x37
  1010. * 18 104 0x37
  1011. * 19 98 0x37
  1012. * 20 110 0x36
  1013. * 21 104 0x36
  1014. * 22 98 0x36
  1015. * 23 110 0x35
  1016. * 24 104 0x35
  1017. * 25 98 0x35
  1018. * 26 110 0x34
  1019. * 27 104 0x34
  1020. * 28 98 0x34
  1021. * 29 110 0x33
  1022. * 30 104 0x33
  1023. * 31 98 0x33
  1024. * 32 110 0x32
  1025. * 33 104 0x32
  1026. * 34 98 0x32
  1027. * 35 110 0x31
  1028. * 36 104 0x31
  1029. * 37 98 0x31
  1030. * 38 110 0x30
  1031. * 39 104 0x30
  1032. * 40 98 0x30
  1033. * 41 110 0x25
  1034. * 42 104 0x25
  1035. * 43 98 0x25
  1036. * 44 110 0x24
  1037. * 45 104 0x24
  1038. * 46 98 0x24
  1039. * 47 110 0x23
  1040. * 48 104 0x23
  1041. * 49 98 0x23
  1042. * 50 110 0x22
  1043. * 51 104 0x18
  1044. * 52 98 0x18
  1045. * 53 110 0x17
  1046. * 54 104 0x17
  1047. * 55 98 0x17
  1048. * 56 110 0x16
  1049. * 57 104 0x16
  1050. * 58 98 0x16
  1051. * 59 110 0x15
  1052. * 60 104 0x15
  1053. * 61 98 0x15
  1054. * 62 110 0x14
  1055. * 63 104 0x14
  1056. * 64 98 0x14
  1057. * 65 110 0x13
  1058. * 66 104 0x13
  1059. * 67 98 0x13
  1060. * 68 110 0x12
  1061. * 69 104 0x08
  1062. * 70 98 0x08
  1063. * 71 110 0x07
  1064. * 72 104 0x07
  1065. * 73 98 0x07
  1066. * 74 110 0x06
  1067. * 75 104 0x06
  1068. * 76 98 0x06
  1069. * 77 110 0x05
  1070. * 78 104 0x05
  1071. * 79 98 0x05
  1072. * 80 110 0x04
  1073. * 81 104 0x04
  1074. * 82 98 0x04
  1075. * 83 110 0x03
  1076. * 84 104 0x03
  1077. * 85 98 0x03
  1078. * 86 110 0x02
  1079. * 87 104 0x02
  1080. * 88 98 0x02
  1081. * 89 110 0x01
  1082. * 90 104 0x01
  1083. * 91 98 0x01
  1084. * 92 110 0x00
  1085. * 93 104 0x00
  1086. * 94 98 0x00
  1087. * 95 93 0x00
  1088. * 96 88 0x00
  1089. * 97 83 0x00
  1090. * 98 78 0x00
  1091. */
  1092. /**
  1093. * Sanity checks and default values for EEPROM regulatory levels.
  1094. * If EEPROM values fall outside MIN/MAX range, use default values.
  1095. *
  1096. * Regulatory limits refer to the maximum average txpower allowed by
  1097. * regulatory agencies in the geographies in which the device is meant
  1098. * to be operated. These limits are SKU-specific (i.e. geography-specific),
  1099. * and channel-specific; each channel has an individual regulatory limit
  1100. * listed in the EEPROM.
  1101. *
  1102. * Units are in half-dBm (i.e. "34" means 17 dBm).
  1103. */
  1104. #define IWL_TX_POWER_DEFAULT_REGULATORY_24 (34)
  1105. #define IWL_TX_POWER_DEFAULT_REGULATORY_52 (34)
  1106. #define IWL_TX_POWER_REGULATORY_MIN (0)
  1107. #define IWL_TX_POWER_REGULATORY_MAX (34)
  1108. /**
  1109. * Sanity checks and default values for EEPROM saturation levels.
  1110. * If EEPROM values fall outside MIN/MAX range, use default values.
  1111. *
  1112. * Saturation is the highest level that the output power amplifier can produce
  1113. * without significant clipping distortion. This is a "peak" power level.
  1114. * Different types of modulation (i.e. various "rates", and OFDM vs. CCK)
  1115. * require differing amounts of backoff, relative to their average power output,
  1116. * in order to avoid clipping distortion.
  1117. *
  1118. * Driver must make sure that it is violating neither the saturation limit,
  1119. * nor the regulatory limit, when calculating Tx power settings for various
  1120. * rates.
  1121. *
  1122. * Units are in half-dBm (i.e. "38" means 19 dBm).
  1123. */
  1124. #define IWL_TX_POWER_DEFAULT_SATURATION_24 (38)
  1125. #define IWL_TX_POWER_DEFAULT_SATURATION_52 (38)
  1126. #define IWL_TX_POWER_SATURATION_MIN (20)
  1127. #define IWL_TX_POWER_SATURATION_MAX (50)
  1128. /**
  1129. * Channel groups used for Tx Attenuation calibration (MIMO tx channel balance)
  1130. * and thermal Txpower calibration.
  1131. *
  1132. * When calculating txpower, driver must compensate for current device
  1133. * temperature; higher temperature requires higher gain. Driver must calculate
  1134. * current temperature (see "4965 temperature calculation"), then compare vs.
  1135. * factory calibration temperature in EEPROM; if current temperature is higher
  1136. * than factory temperature, driver must *increase* gain by proportions shown
  1137. * in table below. If current temperature is lower than factory, driver must
  1138. * *decrease* gain.
  1139. *
  1140. * Different frequency ranges require different compensation, as shown below.
  1141. */
  1142. /* Group 0, 5.2 GHz ch 34-43: 4.5 degrees per 1/2 dB. */
  1143. #define CALIB_IWL_TX_ATTEN_GR1_FCH 34
  1144. #define CALIB_IWL_TX_ATTEN_GR1_LCH 43
  1145. /* Group 1, 5.3 GHz ch 44-70: 4.0 degrees per 1/2 dB. */
  1146. #define CALIB_IWL_TX_ATTEN_GR2_FCH 44
  1147. #define CALIB_IWL_TX_ATTEN_GR2_LCH 70
  1148. /* Group 2, 5.5 GHz ch 71-124: 4.0 degrees per 1/2 dB. */
  1149. #define CALIB_IWL_TX_ATTEN_GR3_FCH 71
  1150. #define CALIB_IWL_TX_ATTEN_GR3_LCH 124
  1151. /* Group 3, 5.7 GHz ch 125-200: 4.0 degrees per 1/2 dB. */
  1152. #define CALIB_IWL_TX_ATTEN_GR4_FCH 125
  1153. #define CALIB_IWL_TX_ATTEN_GR4_LCH 200
  1154. /* Group 4, 2.4 GHz all channels: 3.5 degrees per 1/2 dB. */
  1155. #define CALIB_IWL_TX_ATTEN_GR5_FCH 1
  1156. #define CALIB_IWL_TX_ATTEN_GR5_LCH 20
  1157. enum {
  1158. CALIB_CH_GROUP_1 = 0,
  1159. CALIB_CH_GROUP_2 = 1,
  1160. CALIB_CH_GROUP_3 = 2,
  1161. CALIB_CH_GROUP_4 = 3,
  1162. CALIB_CH_GROUP_5 = 4,
  1163. CALIB_CH_GROUP_MAX
  1164. };
  1165. /********************* END TXPOWER *****************************************/
  1166. /****************************/
  1167. /* Flow Handler Definitions */
  1168. /****************************/
  1169. /**
  1170. * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
  1171. * Addresses are offsets from device's PCI hardware base address.
  1172. */
  1173. #define FH_MEM_LOWER_BOUND (0x1000)
  1174. #define FH_MEM_UPPER_BOUND (0x1EF0)
  1175. /**
  1176. * Keep-Warm (KW) buffer base address.
  1177. *
  1178. * Driver must allocate a 4KByte buffer that is used by 4965 for keeping the
  1179. * host DRAM powered on (via dummy accesses to DRAM) to maintain low-latency
  1180. * DRAM access when 4965 is Txing or Rxing. The dummy accesses prevent host
  1181. * from going into a power-savings mode that would cause higher DRAM latency,
  1182. * and possible data over/under-runs, before all Tx/Rx is complete.
  1183. *
  1184. * Driver loads IWL_FH_KW_MEM_ADDR_REG with the physical address (bits 35:4)
  1185. * of the buffer, which must be 4K aligned. Once this is set up, the 4965
  1186. * automatically invokes keep-warm accesses when normal accesses might not
  1187. * be sufficient to maintain fast DRAM response.
  1188. *
  1189. * Bit fields:
  1190. * 31-0: Keep-warm buffer physical base address [35:4], must be 4K aligned
  1191. */
  1192. #define IWL_FH_KW_MEM_ADDR_REG (FH_MEM_LOWER_BOUND + 0x97C)
  1193. /**
  1194. * TFD Circular Buffers Base (CBBC) addresses
  1195. *
  1196. * 4965 has 16 base pointer registers, one for each of 16 host-DRAM-resident
  1197. * circular buffers (CBs/queues) containing Transmit Frame Descriptors (TFDs)
  1198. * (see struct iwl_tfd_frame). These 16 pointer registers are offset by 0x04
  1199. * bytes from one another. Each TFD circular buffer in DRAM must be 256-byte
  1200. * aligned (address bits 0-7 must be 0).
  1201. *
  1202. * Bit fields in each pointer register:
  1203. * 27-0: TFD CB physical base address [35:8], must be 256-byte aligned
  1204. */
  1205. #define FH_MEM_CBBC_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0)
  1206. #define FH_MEM_CBBC_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xA10)
  1207. /* Find TFD CB base pointer for given queue (range 0-15). */
  1208. #define FH_MEM_CBBC_QUEUE(x) (FH_MEM_CBBC_LOWER_BOUND + (x) * 0x4)
  1209. /**
  1210. * Rx SRAM Control and Status Registers (RSCSR)
  1211. *
  1212. * These registers provide handshake between driver and 4965 for the Rx queue
  1213. * (this queue handles *all* command responses, notifications, Rx data, etc.
  1214. * sent from 4965 uCode to host driver). Unlike Tx, there is only one Rx
  1215. * queue, and only one Rx DMA/FIFO channel. Also unlike Tx, which can
  1216. * concatenate up to 20 DRAM buffers to form a Tx frame, each Receive Buffer
  1217. * Descriptor (RBD) points to only one Rx Buffer (RB); there is a 1:1
  1218. * mapping between RBDs and RBs.
  1219. *
  1220. * Driver must allocate host DRAM memory for the following, and set the
  1221. * physical address of each into 4965 registers:
  1222. *
  1223. * 1) Receive Buffer Descriptor (RBD) circular buffer (CB), typically with 256
  1224. * entries (although any power of 2, up to 4096, is selectable by driver).
  1225. * Each entry (1 dword) points to a receive buffer (RB) of consistent size
  1226. * (typically 4K, although 8K or 16K are also selectable by driver).
  1227. * Driver sets up RB size and number of RBDs in the CB via Rx config
  1228. * register FH_MEM_RCSR_CHNL0_CONFIG_REG.
  1229. *
  1230. * Bit fields within one RBD:
  1231. * 27-0: Receive Buffer physical address bits [35:8], 256-byte aligned
  1232. *
  1233. * Driver sets physical address [35:8] of base of RBD circular buffer
  1234. * into FH_RSCSR_CHNL0_RBDCB_BASE_REG [27:0].
  1235. *
  1236. * 2) Rx status buffer, 8 bytes, in which 4965 indicates which Rx Buffers
  1237. * (RBs) have been filled, via a "write pointer", actually the index of
  1238. * the RB's corresponding RBD within the circular buffer. Driver sets
  1239. * physical address [35:4] into FH_RSCSR_CHNL0_STTS_WPTR_REG [31:0].
  1240. *
  1241. * Bit fields in lower dword of Rx status buffer (upper dword not used
  1242. * by driver; see struct iwl4965_shared, val0):
  1243. * 31-12: Not used by driver
  1244. * 11- 0: Index of last filled Rx buffer descriptor
  1245. * (4965 writes, driver reads this value)
  1246. *
  1247. * As the driver prepares Receive Buffers (RBs) for 4965 to fill, driver must
  1248. * enter pointers to these RBs into contiguous RBD circular buffer entries,
  1249. * and update the 4965's "write" index register, FH_RSCSR_CHNL0_RBDCB_WPTR_REG.
  1250. *
  1251. * This "write" index corresponds to the *next* RBD that the driver will make
  1252. * available, i.e. one RBD past the tail of the ready-to-fill RBDs within
  1253. * the circular buffer. This value should initially be 0 (before preparing any
  1254. * RBs), should be 8 after preparing the first 8 RBs (for example), and must
  1255. * wrap back to 0 at the end of the circular buffer (but don't wrap before
  1256. * "read" index has advanced past 1! See below).
  1257. * NOTE: 4965 EXPECTS THE WRITE INDEX TO BE INCREMENTED IN MULTIPLES OF 8.
  1258. *
  1259. * As the 4965 fills RBs (referenced from contiguous RBDs within the circular
  1260. * buffer), it updates the Rx status buffer in host DRAM, 2) described above,
  1261. * to tell the driver the index of the latest filled RBD. The driver must
  1262. * read this "read" index from DRAM after receiving an Rx interrupt from 4965.
  1263. *
  1264. * The driver must also internally keep track of a third index, which is the
  1265. * next RBD to process. When receiving an Rx interrupt, driver should process
  1266. * all filled but unprocessed RBs up to, but not including, the RB
  1267. * corresponding to the "read" index. For example, if "read" index becomes "1",
  1268. * driver may process the RB pointed to by RBD 0. Depending on volume of
  1269. * traffic, there may be many RBs to process.
  1270. *
  1271. * If read index == write index, 4965 thinks there is no room to put new data.
  1272. * Due to this, the maximum number of filled RBs is 255, instead of 256. To
  1273. * be safe, make sure that there is a gap of at least 2 RBDs between "write"
  1274. * and "read" indexes; that is, make sure that there are no more than 254
  1275. * buffers waiting to be filled.
  1276. */
  1277. #define FH_MEM_RSCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xBC0)
  1278. #define FH_MEM_RSCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  1279. #define FH_MEM_RSCSR_CHNL0 (FH_MEM_RSCSR_LOWER_BOUND)
  1280. /**
  1281. * Physical base address of 8-byte Rx Status buffer.
  1282. * Bit fields:
  1283. * 31-0: Rx status buffer physical base address [35:4], must 16-byte aligned.
  1284. */
  1285. #define FH_RSCSR_CHNL0_STTS_WPTR_REG (FH_MEM_RSCSR_CHNL0)
  1286. /**
  1287. * Physical base address of Rx Buffer Descriptor Circular Buffer.
  1288. * Bit fields:
  1289. * 27-0: RBD CD physical base address [35:8], must be 256-byte aligned.
  1290. */
  1291. #define FH_RSCSR_CHNL0_RBDCB_BASE_REG (FH_MEM_RSCSR_CHNL0 + 0x004)
  1292. /**
  1293. * Rx write pointer (index, really!).
  1294. * Bit fields:
  1295. * 11-0: Index of driver's most recent prepared-to-be-filled RBD, + 1.
  1296. * NOTE: For 256-entry circular buffer, use only bits [7:0].
  1297. */
  1298. #define FH_RSCSR_CHNL0_RBDCB_WPTR_REG (FH_MEM_RSCSR_CHNL0 + 0x008)
  1299. #define FH_RSCSR_CHNL0_WPTR (FH_RSCSR_CHNL0_RBDCB_WPTR_REG)
  1300. /**
  1301. * Rx Config/Status Registers (RCSR)
  1302. * Rx Config Reg for channel 0 (only channel used)
  1303. *
  1304. * Driver must initialize FH_MEM_RCSR_CHNL0_CONFIG_REG as follows for
  1305. * normal operation (see bit fields).
  1306. *
  1307. * Clearing FH_MEM_RCSR_CHNL0_CONFIG_REG to 0 turns off Rx DMA.
  1308. * Driver should poll FH_MEM_RSSR_RX_STATUS_REG for
  1309. * FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (bit 24) before continuing.
  1310. *
  1311. * Bit fields:
  1312. * 31-30: Rx DMA channel enable: '00' off/pause, '01' pause at end of frame,
  1313. * '10' operate normally
  1314. * 29-24: reserved
  1315. * 23-20: # RBDs in circular buffer = 2^value; use "8" for 256 RBDs (normal),
  1316. * min "5" for 32 RBDs, max "12" for 4096 RBDs.
  1317. * 19-18: reserved
  1318. * 17-16: size of each receive buffer; '00' 4K (normal), '01' 8K,
  1319. * '10' 12K, '11' 16K.
  1320. * 15-14: reserved
  1321. * 13-12: IRQ destination; '00' none, '01' host driver (normal operation)
  1322. * 11- 4: timeout for closing Rx buffer and interrupting host (units 32 usec)
  1323. * typical value 0x10 (about 1/2 msec)
  1324. * 3- 0: reserved
  1325. */
  1326. #define FH_MEM_RCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  1327. #define FH_MEM_RCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xCC0)
  1328. #define FH_MEM_RCSR_CHNL0 (FH_MEM_RCSR_LOWER_BOUND)
  1329. #define FH_MEM_RCSR_CHNL0_CONFIG_REG (FH_MEM_RCSR_CHNL0)
  1330. #define FH_RCSR_CHNL0_RX_CONFIG_RB_TIMEOUT_MASK (0x00000FF0) /* bit 4-11 */
  1331. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_MASK (0x00001000) /* bit 12 */
  1332. #define FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MASK (0x00008000) /* bit 15 */
  1333. #define FH_RCSR_CHNL0_RX_CONFIG_RB_SIZE_MASK (0x00030000) /* bits 16-17 */
  1334. #define FH_RCSR_CHNL0_RX_CONFIG_RBDBC_SIZE_MASK (0x00F00000) /* bits 20-23 */
  1335. #define FH_RCSR_CHNL0_RX_CONFIG_DMA_CHNL_EN_MASK (0xC0000000) /* bits 30-31 */
  1336. #define FH_RCSR_RX_CONFIG_RBDCB_SIZE_BITSHIFT (20)
  1337. #define FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_BITSHIFT (4)
  1338. #define RX_RB_TIMEOUT (0x10)
  1339. #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_VAL (0x00000000)
  1340. #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_EOF_VAL (0x40000000)
  1341. #define FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL (0x80000000)
  1342. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K (0x00000000)
  1343. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K (0x00010000)
  1344. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K (0x00020000)
  1345. #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_16K (0x00030000)
  1346. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_NO_INT_VAL (0x00000000)
  1347. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL (0x00001000)
  1348. /**
  1349. * Rx Shared Status Registers (RSSR)
  1350. *
  1351. * After stopping Rx DMA channel (writing 0 to FH_MEM_RCSR_CHNL0_CONFIG_REG),
  1352. * driver must poll FH_MEM_RSSR_RX_STATUS_REG until Rx channel is idle.
  1353. *
  1354. * Bit fields:
  1355. * 24: 1 = Channel 0 is idle
  1356. *
  1357. * FH_MEM_RSSR_SHARED_CTRL_REG and FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV contain
  1358. * default values that should not be altered by the driver.
  1359. */
  1360. #define FH_MEM_RSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC40)
  1361. #define FH_MEM_RSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
  1362. #define FH_MEM_RSSR_SHARED_CTRL_REG (FH_MEM_RSSR_LOWER_BOUND)
  1363. #define FH_MEM_RSSR_RX_STATUS_REG (FH_MEM_RSSR_LOWER_BOUND + 0x004)
  1364. #define FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV (FH_MEM_RSSR_LOWER_BOUND + 0x008)
  1365. #define FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
  1366. /**
  1367. * Transmit DMA Channel Control/Status Registers (TCSR)
  1368. *
  1369. * 4965 has one configuration register for each of 8 Tx DMA/FIFO channels
  1370. * supported in hardware (don't confuse these with the 16 Tx queues in DRAM,
  1371. * which feed the DMA/FIFO channels); config regs are separated by 0x20 bytes.
  1372. *
  1373. * To use a Tx DMA channel, driver must initialize its
  1374. * IWL_FH_TCSR_CHNL_TX_CONFIG_REG(chnl) with:
  1375. *
  1376. * IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  1377. * IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL
  1378. *
  1379. * All other bits should be 0.
  1380. *
  1381. * Bit fields:
  1382. * 31-30: Tx DMA channel enable: '00' off/pause, '01' pause at end of frame,
  1383. * '10' operate normally
  1384. * 29- 4: Reserved, set to "0"
  1385. * 3: Enable internal DMA requests (1, normal operation), disable (0)
  1386. * 2- 0: Reserved, set to "0"
  1387. */
  1388. #define IWL_FH_TCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
  1389. #define IWL_FH_TCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xE60)
  1390. /* Find Control/Status reg for given Tx DMA/FIFO channel */
  1391. #define IWL_FH_TCSR_CHNL_TX_CONFIG_REG(_chnl) \
  1392. (IWL_FH_TCSR_LOWER_BOUND + 0x20 * _chnl)
  1393. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000)
  1394. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
  1395. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
  1396. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE_EOF (0x40000000)
  1397. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
  1398. /**
  1399. * Tx Shared Status Registers (TSSR)
  1400. *
  1401. * After stopping Tx DMA channel (writing 0 to
  1402. * IWL_FH_TCSR_CHNL_TX_CONFIG_REG(chnl)), driver must poll
  1403. * IWL_FH_TSSR_TX_STATUS_REG until selected Tx channel is idle
  1404. * (channel's buffers empty | no pending requests).
  1405. *
  1406. * Bit fields:
  1407. * 31-24: 1 = Channel buffers empty (channel 7:0)
  1408. * 23-16: 1 = No pending requests (channel 7:0)
  1409. */
  1410. #define IWL_FH_TSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xEA0)
  1411. #define IWL_FH_TSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xEC0)
  1412. #define IWL_FH_TSSR_TX_STATUS_REG (IWL_FH_TSSR_LOWER_BOUND + 0x010)
  1413. #define IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) \
  1414. ((1 << (_chnl)) << 24)
  1415. #define IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl) \
  1416. ((1 << (_chnl)) << 16)
  1417. #define IWL_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) \
  1418. (IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) | \
  1419. IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl))
  1420. /********************* START TX SCHEDULER *************************************/
  1421. /**
  1422. * 4965 Tx Scheduler
  1423. *
  1424. * The Tx Scheduler selects the next frame to be transmitted, chosing TFDs
  1425. * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
  1426. * host DRAM. It steers each frame's Tx command (which contains the frame
  1427. * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
  1428. * device. A queue maps to only one (selectable by driver) Tx DMA channel,
  1429. * but one DMA channel may take input from several queues.
  1430. *
  1431. * Tx DMA channels have dedicated purposes. For 4965, they are used as follows:
  1432. *
  1433. * 0 -- EDCA BK (background) frames, lowest priority
  1434. * 1 -- EDCA BE (best effort) frames, normal priority
  1435. * 2 -- EDCA VI (video) frames, higher priority
  1436. * 3 -- EDCA VO (voice) and management frames, highest priority
  1437. * 4 -- Commands (e.g. RXON, etc.)
  1438. * 5 -- HCCA short frames
  1439. * 6 -- HCCA long frames
  1440. * 7 -- not used by driver (device-internal only)
  1441. *
  1442. * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
  1443. * In addition, driver can map queues 7-15 to Tx DMA/FIFO channels 0-3 to
  1444. * support 11n aggregation via EDCA DMA channels.
  1445. *
  1446. * The driver sets up each queue to work in one of two modes:
  1447. *
  1448. * 1) Scheduler-Ack, in which the scheduler automatically supports a
  1449. * block-ack (BA) window of up to 64 TFDs. In this mode, each queue
  1450. * contains TFDs for a unique combination of Recipient Address (RA)
  1451. * and Traffic Identifier (TID), that is, traffic of a given
  1452. * Quality-Of-Service (QOS) priority, destined for a single station.
  1453. *
  1454. * In scheduler-ack mode, the scheduler keeps track of the Tx status of
  1455. * each frame within the BA window, including whether it's been transmitted,
  1456. * and whether it's been acknowledged by the receiving station. The device
  1457. * automatically processes block-acks received from the receiving STA,
  1458. * and reschedules un-acked frames to be retransmitted (successful
  1459. * Tx completion may end up being out-of-order).
  1460. *
  1461. * The driver must maintain the queue's Byte Count table in host DRAM
  1462. * (struct iwl4965_sched_queue_byte_cnt_tbl) for this mode.
  1463. * This mode does not support fragmentation.
  1464. *
  1465. * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
  1466. * The device may automatically retry Tx, but will retry only one frame
  1467. * at a time, until receiving ACK from receiving station, or reaching
  1468. * retry limit and giving up.
  1469. *
  1470. * The command queue (#4) must use this mode!
  1471. * This mode does not require use of the Byte Count table in host DRAM.
  1472. *
  1473. * Driver controls scheduler operation via 3 means:
  1474. * 1) Scheduler registers
  1475. * 2) Shared scheduler data base in internal 4956 SRAM
  1476. * 3) Shared data in host DRAM
  1477. *
  1478. * Initialization:
  1479. *
  1480. * When loading, driver should allocate memory for:
  1481. * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs.
  1482. * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory
  1483. * (1024 bytes for each queue).
  1484. *
  1485. * After receiving "Alive" response from uCode, driver must initialize
  1486. * the scheduler (especially for queue #4, the command queue, otherwise
  1487. * the driver can't issue commands!):
  1488. */
  1489. /**
  1490. * Max Tx window size is the max number of contiguous TFDs that the scheduler
  1491. * can keep track of at one time when creating block-ack chains of frames.
  1492. * Note that "64" matches the number of ack bits in a block-ack packet.
  1493. * Driver should use SCD_WIN_SIZE and SCD_FRAME_LIMIT values to initialize
  1494. * SCD_CONTEXT_QUEUE_OFFSET(x) values.
  1495. */
  1496. #define SCD_WIN_SIZE 64
  1497. #define SCD_FRAME_LIMIT 64
  1498. /* SCD registers are internal, must be accessed via HBUS_TARG_PRPH regs */
  1499. #define SCD_START_OFFSET 0xa02c00
  1500. /*
  1501. * 4965 tells driver SRAM address for internal scheduler structs via this reg.
  1502. * Value is valid only after "Alive" response from uCode.
  1503. */
  1504. #define SCD_SRAM_BASE_ADDR (SCD_START_OFFSET + 0x0)
  1505. /*
  1506. * Driver may need to update queue-empty bits after changing queue's
  1507. * write and read pointers (indexes) during (re-)initialization (i.e. when
  1508. * scheduler is not tracking what's happening).
  1509. * Bit fields:
  1510. * 31-16: Write mask -- 1: update empty bit, 0: don't change empty bit
  1511. * 15-00: Empty state, one for each queue -- 1: empty, 0: non-empty
  1512. * NOTE: This register is not used by Linux driver.
  1513. */
  1514. #define SCD_EMPTY_BITS (SCD_START_OFFSET + 0x4)
  1515. /*
  1516. * Physical base address of array of byte count (BC) circular buffers (CBs).
  1517. * Each Tx queue has a BC CB in host DRAM to support Scheduler-ACK mode.
  1518. * This register points to BC CB for queue 0, must be on 1024-byte boundary.
  1519. * Others are spaced by 1024 bytes.
  1520. * Each BC CB is 2 bytes * (256 + 64) = 740 bytes, followed by 384 bytes pad.
  1521. * (Index into a queue's BC CB) = (index into queue's TFD CB) = (SSN & 0xff).
  1522. * Bit fields:
  1523. * 25-00: Byte Count CB physical address [35:10], must be 1024-byte aligned.
  1524. */
  1525. #define SCD_DRAM_BASE_ADDR (SCD_START_OFFSET + 0x10)
  1526. /*
  1527. * Enables any/all Tx DMA/FIFO channels.
  1528. * Scheduler generates requests for only the active channels.
  1529. * Set this to 0xff to enable all 8 channels (normal usage).
  1530. * Bit fields:
  1531. * 7- 0: Enable (1), disable (0), one bit for each channel 0-7
  1532. */
  1533. #define SCD_TXFACT (SCD_START_OFFSET + 0x1c)
  1534. /* Mask to enable contiguous Tx DMA/FIFO channels between "lo" and "hi". */
  1535. #define SCD_TXFACT_REG_TXFIFO_MASK(lo, hi) \
  1536. ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
  1537. /*
  1538. * Queue (x) Write Pointers (indexes, really!), one for each Tx queue.
  1539. * Initialized and updated by driver as new TFDs are added to queue.
  1540. * NOTE: If using Block Ack, index must correspond to frame's
  1541. * Start Sequence Number; index = (SSN & 0xff)
  1542. * NOTE: Alternative to HBUS_TARG_WRPTR, which is what Linux driver uses?
  1543. */
  1544. #define SCD_QUEUE_WRPTR(x) (SCD_START_OFFSET + 0x24 + (x) * 4)
  1545. /*
  1546. * Queue (x) Read Pointers (indexes, really!), one for each Tx queue.
  1547. * For FIFO mode, index indicates next frame to transmit.
  1548. * For Scheduler-ACK mode, index indicates first frame in Tx window.
  1549. * Initialized by driver, updated by scheduler.
  1550. */
  1551. #define SCD_QUEUE_RDPTR(x) (SCD_START_OFFSET + 0x64 + (x) * 4)
  1552. /*
  1553. * Select which queues work in chain mode (1) vs. not (0).
  1554. * Use chain mode to build chains of aggregated frames.
  1555. * Bit fields:
  1556. * 31-16: Reserved
  1557. * 15-00: Mode, one bit for each queue -- 1: Chain mode, 0: one-at-a-time
  1558. * NOTE: If driver sets up queue for chain mode, it should be also set up
  1559. * Scheduler-ACK mode as well, via SCD_QUEUE_STATUS_BITS(x).
  1560. */
  1561. #define SCD_QUEUECHAIN_SEL (SCD_START_OFFSET + 0xd0)
  1562. /*
  1563. * Select which queues interrupt driver when scheduler increments
  1564. * a queue's read pointer (index).
  1565. * Bit fields:
  1566. * 31-16: Reserved
  1567. * 15-00: Interrupt enable, one bit for each queue -- 1: enabled, 0: disabled
  1568. * NOTE: This functionality is apparently a no-op; driver relies on interrupts
  1569. * from Rx queue to read Tx command responses and update Tx queues.
  1570. */
  1571. #define SCD_INTERRUPT_MASK (SCD_START_OFFSET + 0xe4)
  1572. /*
  1573. * Queue search status registers. One for each queue.
  1574. * Sets up queue mode and assigns queue to Tx DMA channel.
  1575. * Bit fields:
  1576. * 19-10: Write mask/enable bits for bits 0-9
  1577. * 9: Driver should init to "0"
  1578. * 8: Scheduler-ACK mode (1), non-Scheduler-ACK (i.e. FIFO) mode (0).
  1579. * Driver should init to "1" for aggregation mode, or "0" otherwise.
  1580. * 7-6: Driver should init to "0"
  1581. * 5: Window Size Left; indicates whether scheduler can request
  1582. * another TFD, based on window size, etc. Driver should init
  1583. * this bit to "1" for aggregation mode, or "0" for non-agg.
  1584. * 4-1: Tx FIFO to use (range 0-7).
  1585. * 0: Queue is active (1), not active (0).
  1586. * Other bits should be written as "0"
  1587. *
  1588. * NOTE: If enabling Scheduler-ACK mode, chain mode should also be enabled
  1589. * via SCD_QUEUECHAIN_SEL.
  1590. */
  1591. #define SCD_QUEUE_STATUS_BITS(x) (SCD_START_OFFSET + 0x104 + (x) * 4)
  1592. /* Bit field positions */
  1593. #define SCD_QUEUE_STTS_REG_POS_ACTIVE (0)
  1594. #define SCD_QUEUE_STTS_REG_POS_TXF (1)
  1595. #define SCD_QUEUE_STTS_REG_POS_WSL (5)
  1596. #define SCD_QUEUE_STTS_REG_POS_SCD_ACK (8)
  1597. /* Write masks */
  1598. #define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (10)
  1599. #define SCD_QUEUE_STTS_REG_MSK (0x0007FC00)
  1600. /**
  1601. * 4965 internal SRAM structures for scheduler, shared with driver ...
  1602. *
  1603. * Driver should clear and initialize the following areas after receiving
  1604. * "Alive" response from 4965 uCode, i.e. after initial
  1605. * uCode load, or after a uCode load done for error recovery:
  1606. *
  1607. * SCD_CONTEXT_DATA_OFFSET (size 128 bytes)
  1608. * SCD_TX_STTS_BITMAP_OFFSET (size 256 bytes)
  1609. * SCD_TRANSLATE_TBL_OFFSET (size 32 bytes)
  1610. *
  1611. * Driver accesses SRAM via HBUS_TARG_MEM_* registers.
  1612. * Driver reads base address of this scheduler area from SCD_SRAM_BASE_ADDR.
  1613. * All OFFSET values must be added to this base address.
  1614. */
  1615. /*
  1616. * Queue context. One 8-byte entry for each of 16 queues.
  1617. *
  1618. * Driver should clear this entire area (size 0x80) to 0 after receiving
  1619. * "Alive" notification from uCode. Additionally, driver should init
  1620. * each queue's entry as follows:
  1621. *
  1622. * LS Dword bit fields:
  1623. * 0-06: Max Tx window size for Scheduler-ACK. Driver should init to 64.
  1624. *
  1625. * MS Dword bit fields:
  1626. * 16-22: Frame limit. Driver should init to 10 (0xa).
  1627. *
  1628. * Driver should init all other bits to 0.
  1629. *
  1630. * Init must be done after driver receives "Alive" response from 4965 uCode,
  1631. * and when setting up queue for aggregation.
  1632. */
  1633. #define SCD_CONTEXT_DATA_OFFSET 0x380
  1634. #define SCD_CONTEXT_QUEUE_OFFSET(x) (SCD_CONTEXT_DATA_OFFSET + ((x) * 8))
  1635. #define SCD_QUEUE_CTX_REG1_WIN_SIZE_POS (0)
  1636. #define SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK (0x0000007F)
  1637. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
  1638. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
  1639. /*
  1640. * Tx Status Bitmap
  1641. *
  1642. * Driver should clear this entire area (size 0x100) to 0 after receiving
  1643. * "Alive" notification from uCode. Area is used only by device itself;
  1644. * no other support (besides clearing) is required from driver.
  1645. */
  1646. #define SCD_TX_STTS_BITMAP_OFFSET 0x400
  1647. /*
  1648. * RAxTID to queue translation mapping.
  1649. *
  1650. * When queue is in Scheduler-ACK mode, frames placed in a that queue must be
  1651. * for only one combination of receiver address (RA) and traffic ID (TID), i.e.
  1652. * one QOS priority level destined for one station (for this wireless link,
  1653. * not final destination). The SCD_TRANSLATE_TABLE area provides 16 16-bit
  1654. * mappings, one for each of the 16 queues. If queue is not in Scheduler-ACK
  1655. * mode, the device ignores the mapping value.
  1656. *
  1657. * Bit fields, for each 16-bit map:
  1658. * 15-9: Reserved, set to 0
  1659. * 8-4: Index into device's station table for recipient station
  1660. * 3-0: Traffic ID (tid), range 0-15
  1661. *
  1662. * Driver should clear this entire area (size 32 bytes) to 0 after receiving
  1663. * "Alive" notification from uCode. To update a 16-bit map value, driver
  1664. * must read a dword-aligned value from device SRAM, replace the 16-bit map
  1665. * value of interest, and write the dword value back into device SRAM.
  1666. */
  1667. #define SCD_TRANSLATE_TBL_OFFSET 0x500
  1668. /* Find translation table dword to read/write for given queue */
  1669. #define SCD_TRANSLATE_TBL_OFFSET_QUEUE(x) \
  1670. ((SCD_TRANSLATE_TBL_OFFSET + ((x) * 2)) & 0xfffffffc)
  1671. #define SCD_TXFIFO_POS_TID (0)
  1672. #define SCD_TXFIFO_POS_RA (4)
  1673. #define SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
  1674. /*********************** END TX SCHEDULER *************************************/
  1675. static inline u8 iwl4965_hw_get_rate(__le32 rate_n_flags)
  1676. {
  1677. return le32_to_cpu(rate_n_flags) & 0xFF;
  1678. }
  1679. static inline u16 iwl4965_hw_get_rate_n_flags(__le32 rate_n_flags)
  1680. {
  1681. return le32_to_cpu(rate_n_flags) & 0xFFFF;
  1682. }
  1683. static inline __le32 iwl4965_hw_set_rate_n_flags(u8 rate, u16 flags)
  1684. {
  1685. return cpu_to_le32(flags|(u16)rate);
  1686. }
  1687. /**
  1688. * Tx/Rx Queues
  1689. *
  1690. * Most communication between driver and 4965 is via queues of data buffers.
  1691. * For example, all commands that the driver issues to device's embedded
  1692. * controller (uCode) are via the command queue (one of the Tx queues). All
  1693. * uCode command responses/replies/notifications, including Rx frames, are
  1694. * conveyed from uCode to driver via the Rx queue.
  1695. *
  1696. * Most support for these queues, including handshake support, resides in
  1697. * structures in host DRAM, shared between the driver and the device. When
  1698. * allocating this memory, the driver must make sure that data written by
  1699. * the host CPU updates DRAM immediately (and does not get "stuck" in CPU's
  1700. * cache memory), so DRAM and cache are consistent, and the device can
  1701. * immediately see changes made by the driver.
  1702. *
  1703. * 4965 supports up to 16 DRAM-based Tx queues, and services these queues via
  1704. * up to 7 DMA channels (FIFOs). Each Tx queue is supported by a circular array
  1705. * in DRAM containing 256 Transmit Frame Descriptors (TFDs).
  1706. */
  1707. #define IWL4965_MAX_WIN_SIZE 64
  1708. #define IWL4965_QUEUE_SIZE 256
  1709. #define IWL4965_NUM_FIFOS 7
  1710. #define IWL_MAX_NUM_QUEUES 16
  1711. /**
  1712. * struct iwl4965_tfd_frame_data
  1713. *
  1714. * Describes up to 2 buffers containing (contiguous) portions of a Tx frame.
  1715. * Each buffer must be on dword boundary.
  1716. * Up to 10 iwl_tfd_frame_data structures, describing up to 20 buffers,
  1717. * may be filled within a TFD (iwl_tfd_frame).
  1718. *
  1719. * Bit fields in tb1_addr:
  1720. * 31- 0: Tx buffer 1 address bits [31:0]
  1721. *
  1722. * Bit fields in val1:
  1723. * 31-16: Tx buffer 2 address bits [15:0]
  1724. * 15- 4: Tx buffer 1 length (bytes)
  1725. * 3- 0: Tx buffer 1 address bits [32:32]
  1726. *
  1727. * Bit fields in val2:
  1728. * 31-20: Tx buffer 2 length (bytes)
  1729. * 19- 0: Tx buffer 2 address bits [35:16]
  1730. */
  1731. struct iwl4965_tfd_frame_data {
  1732. __le32 tb1_addr;
  1733. __le32 val1;
  1734. /* __le32 ptb1_32_35:4; */
  1735. #define IWL_tb1_addr_hi_POS 0
  1736. #define IWL_tb1_addr_hi_LEN 4
  1737. #define IWL_tb1_addr_hi_SYM val1
  1738. /* __le32 tb_len1:12; */
  1739. #define IWL_tb1_len_POS 4
  1740. #define IWL_tb1_len_LEN 12
  1741. #define IWL_tb1_len_SYM val1
  1742. /* __le32 ptb2_0_15:16; */
  1743. #define IWL_tb2_addr_lo16_POS 16
  1744. #define IWL_tb2_addr_lo16_LEN 16
  1745. #define IWL_tb2_addr_lo16_SYM val1
  1746. __le32 val2;
  1747. /* __le32 ptb2_16_35:20; */
  1748. #define IWL_tb2_addr_hi20_POS 0
  1749. #define IWL_tb2_addr_hi20_LEN 20
  1750. #define IWL_tb2_addr_hi20_SYM val2
  1751. /* __le32 tb_len2:12; */
  1752. #define IWL_tb2_len_POS 20
  1753. #define IWL_tb2_len_LEN 12
  1754. #define IWL_tb2_len_SYM val2
  1755. } __attribute__ ((packed));
  1756. /**
  1757. * struct iwl4965_tfd_frame
  1758. *
  1759. * Transmit Frame Descriptor (TFD)
  1760. *
  1761. * 4965 supports up to 16 Tx queues resident in host DRAM.
  1762. * Each Tx queue uses a circular buffer of 256 TFDs stored in host DRAM.
  1763. * Both driver and device share these circular buffers, each of which must be
  1764. * contiguous 256 TFDs x 128 bytes-per-TFD = 32 KBytes for 4965.
  1765. *
  1766. * Driver must indicate the physical address of the base of each
  1767. * circular buffer via the 4965's FH_MEM_CBBC_QUEUE registers.
  1768. *
  1769. * Each TFD contains pointer/size information for up to 20 data buffers
  1770. * in host DRAM. These buffers collectively contain the (one) frame described
  1771. * by the TFD. Each buffer must be a single contiguous block of memory within
  1772. * itself, but buffers may be scattered in host DRAM. Each buffer has max size
  1773. * of (4K - 4). The 4965 concatenates all of a TFD's buffers into a single
  1774. * Tx frame, up to 8 KBytes in size.
  1775. *
  1776. * Bit fields in the control dword (val0):
  1777. * 31-30: # dwords (0-3) of padding required at end of frame for 16-byte bound
  1778. * 29: reserved
  1779. * 28-24: # Transmit Buffer Descriptors in TFD
  1780. * 23- 0: reserved
  1781. *
  1782. * A maximum of 255 (not 256!) TFDs may be on a queue waiting for Tx.
  1783. */
  1784. struct iwl4965_tfd_frame {
  1785. __le32 val0;
  1786. /* __le32 rsvd1:24; */
  1787. /* __le32 num_tbs:5; */
  1788. #define IWL_num_tbs_POS 24
  1789. #define IWL_num_tbs_LEN 5
  1790. #define IWL_num_tbs_SYM val0
  1791. /* __le32 rsvd2:1; */
  1792. /* __le32 padding:2; */
  1793. struct iwl4965_tfd_frame_data pa[10];
  1794. __le32 reserved;
  1795. } __attribute__ ((packed));
  1796. /**
  1797. * struct iwl4965_queue_byte_cnt_entry
  1798. *
  1799. * Byte Count Table Entry
  1800. *
  1801. * Bit fields:
  1802. * 15-12: reserved
  1803. * 11- 0: total to-be-transmitted byte count of frame (does not include command)
  1804. */
  1805. struct iwl4965_queue_byte_cnt_entry {
  1806. __le16 val;
  1807. /* __le16 byte_cnt:12; */
  1808. #define IWL_byte_cnt_POS 0
  1809. #define IWL_byte_cnt_LEN 12
  1810. #define IWL_byte_cnt_SYM val
  1811. /* __le16 rsvd:4; */
  1812. } __attribute__ ((packed));
  1813. /**
  1814. * struct iwl4965_sched_queue_byte_cnt_tbl
  1815. *
  1816. * Byte Count table
  1817. *
  1818. * Each Tx queue uses a byte-count table containing 320 entries:
  1819. * one 16-bit entry for each of 256 TFDs, plus an additional 64 entries that
  1820. * duplicate the first 64 entries (to avoid wrap-around within a Tx window;
  1821. * max Tx window is 64 TFDs).
  1822. *
  1823. * When driver sets up a new TFD, it must also enter the total byte count
  1824. * of the frame to be transmitted into the corresponding entry in the byte
  1825. * count table for the chosen Tx queue. If the TFD index is 0-63, the driver
  1826. * must duplicate the byte count entry in corresponding index 256-319.
  1827. *
  1828. * "dont_care" padding puts each byte count table on a 1024-byte boundary;
  1829. * 4965 assumes tables are separated by 1024 bytes.
  1830. */
  1831. struct iwl4965_sched_queue_byte_cnt_tbl {
  1832. struct iwl4965_queue_byte_cnt_entry tfd_offset[IWL4965_QUEUE_SIZE +
  1833. IWL4965_MAX_WIN_SIZE];
  1834. u8 dont_care[1024 -
  1835. (IWL4965_QUEUE_SIZE + IWL4965_MAX_WIN_SIZE) *
  1836. sizeof(__le16)];
  1837. } __attribute__ ((packed));
  1838. /**
  1839. * struct iwl4965_shared - handshake area for Tx and Rx
  1840. *
  1841. * For convenience in allocating memory, this structure combines 2 areas of
  1842. * DRAM which must be shared between driver and 4965. These do not need to
  1843. * be combined, if better allocation would result from keeping them separate:
  1844. *
  1845. * 1) The Tx byte count tables occupy 1024 bytes each (16 KBytes total for
  1846. * 16 queues). Driver uses SCD_DRAM_BASE_ADDR to tell 4965 where to find
  1847. * the first of these tables. 4965 assumes tables are 1024 bytes apart.
  1848. *
  1849. * 2) The Rx status (val0 and val1) occupies only 8 bytes. Driver uses
  1850. * FH_RSCSR_CHNL0_STTS_WPTR_REG to tell 4965 where to find this area.
  1851. * Driver reads val0 to determine the latest Receive Buffer Descriptor (RBD)
  1852. * that has been filled by the 4965.
  1853. *
  1854. * Bit fields val0:
  1855. * 31-12: Not used
  1856. * 11- 0: Index of last filled Rx buffer descriptor (4965 writes, driver reads)
  1857. *
  1858. * Bit fields val1:
  1859. * 31- 0: Not used
  1860. */
  1861. struct iwl4965_shared {
  1862. struct iwl4965_sched_queue_byte_cnt_tbl
  1863. queues_byte_cnt_tbls[IWL_MAX_NUM_QUEUES];
  1864. __le32 val0;
  1865. /* __le32 rb_closed_stts_rb_num:12; */
  1866. #define IWL_rb_closed_stts_rb_num_POS 0
  1867. #define IWL_rb_closed_stts_rb_num_LEN 12
  1868. #define IWL_rb_closed_stts_rb_num_SYM val0
  1869. /* __le32 rsrv1:4; */
  1870. /* __le32 rb_closed_stts_rx_frame_num:12; */
  1871. #define IWL_rb_closed_stts_rx_frame_num_POS 16
  1872. #define IWL_rb_closed_stts_rx_frame_num_LEN 12
  1873. #define IWL_rb_closed_stts_rx_frame_num_SYM val0
  1874. /* __le32 rsrv2:4; */
  1875. __le32 val1;
  1876. /* __le32 frame_finished_stts_rb_num:12; */
  1877. #define IWL_frame_finished_stts_rb_num_POS 0
  1878. #define IWL_frame_finished_stts_rb_num_LEN 12
  1879. #define IWL_frame_finished_stts_rb_num_SYM val1
  1880. /* __le32 rsrv3:4; */
  1881. /* __le32 frame_finished_stts_rx_frame_num:12; */
  1882. #define IWL_frame_finished_stts_rx_frame_num_POS 16
  1883. #define IWL_frame_finished_stts_rx_frame_num_LEN 12
  1884. #define IWL_frame_finished_stts_rx_frame_num_SYM val1
  1885. /* __le32 rsrv4:4; */
  1886. __le32 padding1; /* so that allocation will be aligned to 16B */
  1887. __le32 padding2;
  1888. } __attribute__ ((packed));
  1889. #endif /* __iwl4965_4965_hw_h__ */