iwl-3945.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2007 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/version.h>
  29. #include <linux/init.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/wireless.h>
  36. #include <linux/firmware.h>
  37. #include <linux/etherdevice.h>
  38. #include <asm/unaligned.h>
  39. #include <net/mac80211.h>
  40. #include "iwl-3945.h"
  41. #include "iwl-helpers.h"
  42. #include "iwl-3945-rs.h"
  43. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  44. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  45. IWL_RATE_##r##M_IEEE, \
  46. IWL_RATE_##ip##M_INDEX, \
  47. IWL_RATE_##in##M_INDEX, \
  48. IWL_RATE_##rp##M_INDEX, \
  49. IWL_RATE_##rn##M_INDEX, \
  50. IWL_RATE_##pp##M_INDEX, \
  51. IWL_RATE_##np##M_INDEX, \
  52. IWL_RATE_##r##M_INDEX_TABLE, \
  53. IWL_RATE_##ip##M_INDEX_TABLE }
  54. /*
  55. * Parameter order:
  56. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  57. *
  58. * If there isn't a valid next or previous rate then INV is used which
  59. * maps to IWL_RATE_INVALID
  60. *
  61. */
  62. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT] = {
  63. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  64. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  65. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  66. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  67. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  68. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  69. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  70. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  71. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  72. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  73. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  74. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  75. };
  76. /* 1 = enable the iwl3945_disable_events() function */
  77. #define IWL_EVT_DISABLE (0)
  78. #define IWL_EVT_DISABLE_SIZE (1532/32)
  79. /**
  80. * iwl3945_disable_events - Disable selected events in uCode event log
  81. *
  82. * Disable an event by writing "1"s into "disable"
  83. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  84. * Default values of 0 enable uCode events to be logged.
  85. * Use for only special debugging. This function is just a placeholder as-is,
  86. * you'll need to provide the special bits! ...
  87. * ... and set IWL_EVT_DISABLE to 1. */
  88. void iwl3945_disable_events(struct iwl3945_priv *priv)
  89. {
  90. int ret;
  91. int i;
  92. u32 base; /* SRAM address of event log header */
  93. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  94. u32 array_size; /* # of u32 entries in array */
  95. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  96. 0x00000000, /* 31 - 0 Event id numbers */
  97. 0x00000000, /* 63 - 32 */
  98. 0x00000000, /* 95 - 64 */
  99. 0x00000000, /* 127 - 96 */
  100. 0x00000000, /* 159 - 128 */
  101. 0x00000000, /* 191 - 160 */
  102. 0x00000000, /* 223 - 192 */
  103. 0x00000000, /* 255 - 224 */
  104. 0x00000000, /* 287 - 256 */
  105. 0x00000000, /* 319 - 288 */
  106. 0x00000000, /* 351 - 320 */
  107. 0x00000000, /* 383 - 352 */
  108. 0x00000000, /* 415 - 384 */
  109. 0x00000000, /* 447 - 416 */
  110. 0x00000000, /* 479 - 448 */
  111. 0x00000000, /* 511 - 480 */
  112. 0x00000000, /* 543 - 512 */
  113. 0x00000000, /* 575 - 544 */
  114. 0x00000000, /* 607 - 576 */
  115. 0x00000000, /* 639 - 608 */
  116. 0x00000000, /* 671 - 640 */
  117. 0x00000000, /* 703 - 672 */
  118. 0x00000000, /* 735 - 704 */
  119. 0x00000000, /* 767 - 736 */
  120. 0x00000000, /* 799 - 768 */
  121. 0x00000000, /* 831 - 800 */
  122. 0x00000000, /* 863 - 832 */
  123. 0x00000000, /* 895 - 864 */
  124. 0x00000000, /* 927 - 896 */
  125. 0x00000000, /* 959 - 928 */
  126. 0x00000000, /* 991 - 960 */
  127. 0x00000000, /* 1023 - 992 */
  128. 0x00000000, /* 1055 - 1024 */
  129. 0x00000000, /* 1087 - 1056 */
  130. 0x00000000, /* 1119 - 1088 */
  131. 0x00000000, /* 1151 - 1120 */
  132. 0x00000000, /* 1183 - 1152 */
  133. 0x00000000, /* 1215 - 1184 */
  134. 0x00000000, /* 1247 - 1216 */
  135. 0x00000000, /* 1279 - 1248 */
  136. 0x00000000, /* 1311 - 1280 */
  137. 0x00000000, /* 1343 - 1312 */
  138. 0x00000000, /* 1375 - 1344 */
  139. 0x00000000, /* 1407 - 1376 */
  140. 0x00000000, /* 1439 - 1408 */
  141. 0x00000000, /* 1471 - 1440 */
  142. 0x00000000, /* 1503 - 1472 */
  143. };
  144. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  145. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  146. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  147. return;
  148. }
  149. ret = iwl3945_grab_nic_access(priv);
  150. if (ret) {
  151. IWL_WARNING("Can not read from adapter at this time.\n");
  152. return;
  153. }
  154. disable_ptr = iwl3945_read_targ_mem(priv, base + (4 * sizeof(u32)));
  155. array_size = iwl3945_read_targ_mem(priv, base + (5 * sizeof(u32)));
  156. iwl3945_release_nic_access(priv);
  157. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  158. IWL_DEBUG_INFO("Disabling selected uCode log events at 0x%x\n",
  159. disable_ptr);
  160. ret = iwl3945_grab_nic_access(priv);
  161. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  162. iwl3945_write_targ_mem(priv,
  163. disable_ptr + (i * sizeof(u32)),
  164. evt_disable[i]);
  165. iwl3945_release_nic_access(priv);
  166. } else {
  167. IWL_DEBUG_INFO("Selected uCode log events may be disabled\n");
  168. IWL_DEBUG_INFO(" by writing \"1\"s into disable bitmap\n");
  169. IWL_DEBUG_INFO(" in SRAM at 0x%x, size %d u32s\n",
  170. disable_ptr, array_size);
  171. }
  172. }
  173. /**
  174. * iwl3945_get_antenna_flags - Get antenna flags for RXON command
  175. * @priv: eeprom and antenna fields are used to determine antenna flags
  176. *
  177. * priv->eeprom is used to determine if antenna AUX/MAIN are reversed
  178. * priv->antenna specifies the antenna diversity mode:
  179. *
  180. * IWL_ANTENNA_DIVERISTY - NIC selects best antenna by itself
  181. * IWL_ANTENNA_MAIN - Force MAIN antenna
  182. * IWL_ANTENNA_AUX - Force AUX antenna
  183. */
  184. __le32 iwl3945_get_antenna_flags(const struct iwl3945_priv *priv)
  185. {
  186. switch (priv->antenna) {
  187. case IWL_ANTENNA_DIVERSITY:
  188. return 0;
  189. case IWL_ANTENNA_MAIN:
  190. if (priv->eeprom.antenna_switch_type)
  191. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  192. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  193. case IWL_ANTENNA_AUX:
  194. if (priv->eeprom.antenna_switch_type)
  195. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  196. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  197. }
  198. /* bad antenna selector value */
  199. IWL_ERROR("Bad antenna selector value (0x%x)\n", priv->antenna);
  200. return 0; /* "diversity" is default if error */
  201. }
  202. /*****************************************************************************
  203. *
  204. * Intel PRO/Wireless 3945ABG/BG Network Connection
  205. *
  206. * RX handler implementations
  207. *
  208. * Used by iwl-base.c
  209. *
  210. *****************************************************************************/
  211. void iwl3945_hw_rx_statistics(struct iwl3945_priv *priv, struct iwl3945_rx_mem_buffer *rxb)
  212. {
  213. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  214. IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
  215. (int)sizeof(struct iwl3945_notif_statistics),
  216. le32_to_cpu(pkt->len));
  217. memcpy(&priv->statistics, pkt->u.raw, sizeof(priv->statistics));
  218. priv->last_statistics_time = jiffies;
  219. }
  220. void iwl3945_add_radiotap(struct iwl3945_priv *priv, struct sk_buff *skb,
  221. struct iwl3945_rx_frame_hdr *rx_hdr,
  222. struct ieee80211_rx_status *stats)
  223. {
  224. /* First cache any information we need before we overwrite
  225. * the information provided in the skb from the hardware */
  226. s8 signal = stats->ssi;
  227. s8 noise = 0;
  228. int rate = stats->rate;
  229. u64 tsf = stats->mactime;
  230. __le16 phy_flags_hw = rx_hdr->phy_flags;
  231. struct iwl3945_rt_rx_hdr {
  232. struct ieee80211_radiotap_header rt_hdr;
  233. __le64 rt_tsf; /* TSF */
  234. u8 rt_flags; /* radiotap packet flags */
  235. u8 rt_rate; /* rate in 500kb/s */
  236. __le16 rt_channelMHz; /* channel in MHz */
  237. __le16 rt_chbitmask; /* channel bitfield */
  238. s8 rt_dbmsignal; /* signal in dBm, kluged to signed */
  239. s8 rt_dbmnoise;
  240. u8 rt_antenna; /* antenna number */
  241. } __attribute__ ((packed)) *iwl3945_rt;
  242. if (skb_headroom(skb) < sizeof(*iwl3945_rt)) {
  243. if (net_ratelimit())
  244. printk(KERN_ERR "not enough headroom [%d] for "
  245. "radiotap head [%zd]\n",
  246. skb_headroom(skb), sizeof(*iwl3945_rt));
  247. return;
  248. }
  249. /* put radiotap header in front of 802.11 header and data */
  250. iwl3945_rt = (void *)skb_push(skb, sizeof(*iwl3945_rt));
  251. /* initialise radiotap header */
  252. iwl3945_rt->rt_hdr.it_version = PKTHDR_RADIOTAP_VERSION;
  253. iwl3945_rt->rt_hdr.it_pad = 0;
  254. /* total header + data */
  255. put_unaligned(cpu_to_le16(sizeof(*iwl3945_rt)),
  256. &iwl3945_rt->rt_hdr.it_len);
  257. /* Indicate all the fields we add to the radiotap header */
  258. put_unaligned(cpu_to_le32((1 << IEEE80211_RADIOTAP_TSFT) |
  259. (1 << IEEE80211_RADIOTAP_FLAGS) |
  260. (1 << IEEE80211_RADIOTAP_RATE) |
  261. (1 << IEEE80211_RADIOTAP_CHANNEL) |
  262. (1 << IEEE80211_RADIOTAP_DBM_ANTSIGNAL) |
  263. (1 << IEEE80211_RADIOTAP_DBM_ANTNOISE) |
  264. (1 << IEEE80211_RADIOTAP_ANTENNA)),
  265. &iwl3945_rt->rt_hdr.it_present);
  266. /* Zero the flags, we'll add to them as we go */
  267. iwl3945_rt->rt_flags = 0;
  268. put_unaligned(cpu_to_le64(tsf), &iwl3945_rt->rt_tsf);
  269. iwl3945_rt->rt_dbmsignal = signal;
  270. iwl3945_rt->rt_dbmnoise = noise;
  271. /* Convert the channel frequency and set the flags */
  272. put_unaligned(cpu_to_le16(stats->freq), &iwl3945_rt->rt_channelMHz);
  273. if (!(phy_flags_hw & RX_RES_PHY_FLAGS_BAND_24_MSK))
  274. put_unaligned(cpu_to_le16(IEEE80211_CHAN_OFDM |
  275. IEEE80211_CHAN_5GHZ),
  276. &iwl3945_rt->rt_chbitmask);
  277. else if (phy_flags_hw & RX_RES_PHY_FLAGS_MOD_CCK_MSK)
  278. put_unaligned(cpu_to_le16(IEEE80211_CHAN_CCK |
  279. IEEE80211_CHAN_2GHZ),
  280. &iwl3945_rt->rt_chbitmask);
  281. else /* 802.11g */
  282. put_unaligned(cpu_to_le16(IEEE80211_CHAN_OFDM |
  283. IEEE80211_CHAN_2GHZ),
  284. &iwl3945_rt->rt_chbitmask);
  285. rate = iwl3945_rate_index_from_plcp(rate);
  286. if (rate == -1)
  287. iwl3945_rt->rt_rate = 0;
  288. else
  289. iwl3945_rt->rt_rate = iwl3945_rates[rate].ieee;
  290. /* antenna number */
  291. iwl3945_rt->rt_antenna =
  292. le16_to_cpu(phy_flags_hw & RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  293. /* set the preamble flag if we have it */
  294. if (phy_flags_hw & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  295. iwl3945_rt->rt_flags |= IEEE80211_RADIOTAP_F_SHORTPRE;
  296. stats->flag |= RX_FLAG_RADIOTAP;
  297. }
  298. static void iwl3945_handle_data_packet(struct iwl3945_priv *priv, int is_data,
  299. struct iwl3945_rx_mem_buffer *rxb,
  300. struct ieee80211_rx_status *stats)
  301. {
  302. struct ieee80211_hdr *hdr;
  303. struct iwl3945_rx_packet *pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
  304. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  305. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  306. short len = le16_to_cpu(rx_hdr->len);
  307. /* We received data from the HW, so stop the watchdog */
  308. if (unlikely((len + IWL_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  309. IWL_DEBUG_DROP("Corruption detected!\n");
  310. return;
  311. }
  312. /* We only process data packets if the interface is open */
  313. if (unlikely(!priv->is_open)) {
  314. IWL_DEBUG_DROP_LIMIT
  315. ("Dropping packet while interface is not open.\n");
  316. return;
  317. }
  318. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  319. /* Set the size of the skb to the size of the frame */
  320. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  321. hdr = (void *)rxb->skb->data;
  322. if (iwl3945_param_hwcrypto)
  323. iwl3945_set_decrypted_flag(priv, rxb->skb,
  324. le32_to_cpu(rx_end->status), stats);
  325. if (priv->add_radiotap)
  326. iwl3945_add_radiotap(priv, rxb->skb, rx_hdr, stats);
  327. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  328. rxb->skb = NULL;
  329. }
  330. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  331. static void iwl3945_rx_reply_rx(struct iwl3945_priv *priv,
  332. struct iwl3945_rx_mem_buffer *rxb)
  333. {
  334. struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
  335. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  336. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  337. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  338. struct ieee80211_hdr *header;
  339. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  340. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  341. struct ieee80211_rx_status stats = {
  342. .mactime = le64_to_cpu(rx_end->timestamp),
  343. .freq = ieee80211chan2mhz(le16_to_cpu(rx_hdr->channel)),
  344. .channel = le16_to_cpu(rx_hdr->channel),
  345. .phymode = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  346. MODE_IEEE80211G : MODE_IEEE80211A,
  347. .antenna = 0,
  348. .rate = rx_hdr->rate,
  349. .flag = 0,
  350. };
  351. u8 network_packet;
  352. int snr;
  353. if ((unlikely(rx_stats->phy_count > 20))) {
  354. IWL_DEBUG_DROP
  355. ("dsp size out of range [0,20]: "
  356. "%d/n", rx_stats->phy_count);
  357. return;
  358. }
  359. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  360. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  361. IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  362. return;
  363. }
  364. if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
  365. iwl3945_handle_data_packet(priv, 1, rxb, &stats);
  366. return;
  367. }
  368. /* Convert 3945's rssi indicator to dBm */
  369. stats.ssi = rx_stats->rssi - IWL_RSSI_OFFSET;
  370. /* Set default noise value to -127 */
  371. if (priv->last_rx_noise == 0)
  372. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  373. /* 3945 provides noise info for OFDM frames only.
  374. * sig_avg and noise_diff are measured by the 3945's digital signal
  375. * processor (DSP), and indicate linear levels of signal level and
  376. * distortion/noise within the packet preamble after
  377. * automatic gain control (AGC). sig_avg should stay fairly
  378. * constant if the radio's AGC is working well.
  379. * Since these values are linear (not dB or dBm), linear
  380. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  381. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  382. * to obtain noise level in dBm.
  383. * Calculate stats.signal (quality indicator in %) based on SNR. */
  384. if (rx_stats_noise_diff) {
  385. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  386. stats.noise = stats.ssi - iwl3945_calc_db_from_ratio(snr);
  387. stats.signal = iwl3945_calc_sig_qual(stats.ssi, stats.noise);
  388. /* If noise info not available, calculate signal quality indicator (%)
  389. * using just the dBm signal level. */
  390. } else {
  391. stats.noise = priv->last_rx_noise;
  392. stats.signal = iwl3945_calc_sig_qual(stats.ssi, 0);
  393. }
  394. IWL_DEBUG_STATS("Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  395. stats.ssi, stats.noise, stats.signal,
  396. rx_stats_sig_avg, rx_stats_noise_diff);
  397. stats.freq = ieee80211chan2mhz(stats.channel);
  398. /* can be covered by iwl3945_report_frame() in most cases */
  399. /* IWL_DEBUG_RX("RX status: 0x%08X\n", rx_end->status); */
  400. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  401. network_packet = iwl3945_is_network_packet(priv, header);
  402. #ifdef CONFIG_IWL3945_DEBUG
  403. if (iwl3945_debug_level & IWL_DL_STATS && net_ratelimit())
  404. IWL_DEBUG_STATS
  405. ("[%c] %d RSSI: %d Signal: %u, Noise: %u, Rate: %u\n",
  406. network_packet ? '*' : ' ',
  407. stats.channel, stats.ssi, stats.ssi,
  408. stats.ssi, stats.rate);
  409. if (iwl3945_debug_level & (IWL_DL_RX))
  410. /* Set "1" to report good data frames in groups of 100 */
  411. iwl3945_report_frame(priv, pkt, header, 1);
  412. #endif
  413. if (network_packet) {
  414. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  415. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  416. priv->last_rx_rssi = stats.ssi;
  417. priv->last_rx_noise = stats.noise;
  418. }
  419. switch (le16_to_cpu(header->frame_control) & IEEE80211_FCTL_FTYPE) {
  420. case IEEE80211_FTYPE_MGMT:
  421. switch (le16_to_cpu(header->frame_control) &
  422. IEEE80211_FCTL_STYPE) {
  423. case IEEE80211_STYPE_PROBE_RESP:
  424. case IEEE80211_STYPE_BEACON:{
  425. /* If this is a beacon or probe response for
  426. * our network then cache the beacon
  427. * timestamp */
  428. if ((((priv->iw_mode == IEEE80211_IF_TYPE_STA)
  429. && !compare_ether_addr(header->addr2,
  430. priv->bssid)) ||
  431. ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  432. && !compare_ether_addr(header->addr3,
  433. priv->bssid)))) {
  434. struct ieee80211_mgmt *mgmt =
  435. (struct ieee80211_mgmt *)header;
  436. __le32 *pos;
  437. pos =
  438. (__le32 *) & mgmt->u.beacon.
  439. timestamp;
  440. priv->timestamp0 = le32_to_cpu(pos[0]);
  441. priv->timestamp1 = le32_to_cpu(pos[1]);
  442. priv->beacon_int = le16_to_cpu(
  443. mgmt->u.beacon.beacon_int);
  444. if (priv->call_post_assoc_from_beacon &&
  445. (priv->iw_mode ==
  446. IEEE80211_IF_TYPE_STA))
  447. queue_work(priv->workqueue,
  448. &priv->post_associate.work);
  449. priv->call_post_assoc_from_beacon = 0;
  450. }
  451. break;
  452. }
  453. case IEEE80211_STYPE_ACTION:
  454. /* TODO: Parse 802.11h frames for CSA... */
  455. break;
  456. /*
  457. * TODO: Use the new callback function from
  458. * mac80211 instead of sniffing these packets.
  459. */
  460. case IEEE80211_STYPE_ASSOC_RESP:
  461. case IEEE80211_STYPE_REASSOC_RESP:{
  462. struct ieee80211_mgmt *mgnt =
  463. (struct ieee80211_mgmt *)header;
  464. /* We have just associated, give some
  465. * time for the 4-way handshake if
  466. * any. Don't start scan too early. */
  467. priv->next_scan_jiffies = jiffies +
  468. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  469. priv->assoc_id = (~((1 << 15) | (1 << 14)) &
  470. le16_to_cpu(mgnt->u.
  471. assoc_resp.aid));
  472. priv->assoc_capability =
  473. le16_to_cpu(mgnt->u.assoc_resp.capab_info);
  474. if (priv->beacon_int)
  475. queue_work(priv->workqueue,
  476. &priv->post_associate.work);
  477. else
  478. priv->call_post_assoc_from_beacon = 1;
  479. break;
  480. }
  481. case IEEE80211_STYPE_PROBE_REQ:{
  482. DECLARE_MAC_BUF(mac1);
  483. DECLARE_MAC_BUF(mac2);
  484. DECLARE_MAC_BUF(mac3);
  485. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  486. IWL_DEBUG_DROP
  487. ("Dropping (non network): %s"
  488. ", %s, %s\n",
  489. print_mac(mac1, header->addr1),
  490. print_mac(mac2, header->addr2),
  491. print_mac(mac3, header->addr3));
  492. return;
  493. }
  494. }
  495. iwl3945_handle_data_packet(priv, 0, rxb, &stats);
  496. break;
  497. case IEEE80211_FTYPE_CTL:
  498. break;
  499. case IEEE80211_FTYPE_DATA: {
  500. DECLARE_MAC_BUF(mac1);
  501. DECLARE_MAC_BUF(mac2);
  502. DECLARE_MAC_BUF(mac3);
  503. if (unlikely(iwl3945_is_duplicate_packet(priv, header)))
  504. IWL_DEBUG_DROP("Dropping (dup): %s, %s, %s\n",
  505. print_mac(mac1, header->addr1),
  506. print_mac(mac2, header->addr2),
  507. print_mac(mac3, header->addr3));
  508. else
  509. iwl3945_handle_data_packet(priv, 1, rxb, &stats);
  510. break;
  511. }
  512. }
  513. }
  514. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl3945_priv *priv, void *ptr,
  515. dma_addr_t addr, u16 len)
  516. {
  517. int count;
  518. u32 pad;
  519. struct iwl3945_tfd_frame *tfd = (struct iwl3945_tfd_frame *)ptr;
  520. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  521. pad = TFD_CTL_PAD_GET(le32_to_cpu(tfd->control_flags));
  522. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  523. IWL_ERROR("Error can not send more than %d chunks\n",
  524. NUM_TFD_CHUNKS);
  525. return -EINVAL;
  526. }
  527. tfd->pa[count].addr = cpu_to_le32(addr);
  528. tfd->pa[count].len = cpu_to_le32(len);
  529. count++;
  530. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  531. TFD_CTL_PAD_SET(pad));
  532. return 0;
  533. }
  534. /**
  535. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  536. *
  537. * Does NOT advance any indexes
  538. */
  539. int iwl3945_hw_txq_free_tfd(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
  540. {
  541. struct iwl3945_tfd_frame *bd_tmp = (struct iwl3945_tfd_frame *)&txq->bd[0];
  542. struct iwl3945_tfd_frame *bd = &bd_tmp[txq->q.read_ptr];
  543. struct pci_dev *dev = priv->pci_dev;
  544. int i;
  545. int counter;
  546. /* classify bd */
  547. if (txq->q.id == IWL_CMD_QUEUE_NUM)
  548. /* nothing to cleanup after for host commands */
  549. return 0;
  550. /* sanity check */
  551. counter = TFD_CTL_COUNT_GET(le32_to_cpu(bd->control_flags));
  552. if (counter > NUM_TFD_CHUNKS) {
  553. IWL_ERROR("Too many chunks: %i\n", counter);
  554. /* @todo issue fatal error, it is quite serious situation */
  555. return 0;
  556. }
  557. /* unmap chunks if any */
  558. for (i = 1; i < counter; i++) {
  559. pci_unmap_single(dev, le32_to_cpu(bd->pa[i].addr),
  560. le32_to_cpu(bd->pa[i].len), PCI_DMA_TODEVICE);
  561. if (txq->txb[txq->q.read_ptr].skb[0]) {
  562. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
  563. if (txq->txb[txq->q.read_ptr].skb[0]) {
  564. /* Can be called from interrupt context */
  565. dev_kfree_skb_any(skb);
  566. txq->txb[txq->q.read_ptr].skb[0] = NULL;
  567. }
  568. }
  569. }
  570. return 0;
  571. }
  572. u8 iwl3945_hw_find_station(struct iwl3945_priv *priv, const u8 *addr)
  573. {
  574. int i;
  575. int ret = IWL_INVALID_STATION;
  576. unsigned long flags;
  577. DECLARE_MAC_BUF(mac);
  578. spin_lock_irqsave(&priv->sta_lock, flags);
  579. for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++)
  580. if ((priv->stations[i].used) &&
  581. (!compare_ether_addr
  582. (priv->stations[i].sta.sta.addr, addr))) {
  583. ret = i;
  584. goto out;
  585. }
  586. IWL_DEBUG_INFO("can not find STA %s (total %d)\n",
  587. print_mac(mac, addr), priv->num_stations);
  588. out:
  589. spin_unlock_irqrestore(&priv->sta_lock, flags);
  590. return ret;
  591. }
  592. /**
  593. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  594. *
  595. */
  596. void iwl3945_hw_build_tx_cmd_rate(struct iwl3945_priv *priv,
  597. struct iwl3945_cmd *cmd,
  598. struct ieee80211_tx_control *ctrl,
  599. struct ieee80211_hdr *hdr, int sta_id, int tx_id)
  600. {
  601. unsigned long flags;
  602. u16 rate_index = min(ctrl->tx_rate & 0xffff, IWL_RATE_COUNT - 1);
  603. u16 rate_mask;
  604. int rate;
  605. u8 rts_retry_limit;
  606. u8 data_retry_limit;
  607. __le32 tx_flags;
  608. u16 fc = le16_to_cpu(hdr->frame_control);
  609. rate = iwl3945_rates[rate_index].plcp;
  610. tx_flags = cmd->cmd.tx.tx_flags;
  611. /* We need to figure out how to get the sta->supp_rates while
  612. * in this running context; perhaps encoding into ctrl->tx_rate? */
  613. rate_mask = IWL_RATES_MASK;
  614. spin_lock_irqsave(&priv->sta_lock, flags);
  615. priv->stations[sta_id].current_rate.rate_n_flags = rate;
  616. if ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS) &&
  617. (sta_id != IWL3945_BROADCAST_ID) &&
  618. (sta_id != IWL_MULTICAST_ID))
  619. priv->stations[IWL_STA_ID].current_rate.rate_n_flags = rate;
  620. spin_unlock_irqrestore(&priv->sta_lock, flags);
  621. if (tx_id >= IWL_CMD_QUEUE_NUM)
  622. rts_retry_limit = 3;
  623. else
  624. rts_retry_limit = 7;
  625. if (ieee80211_is_probe_response(fc)) {
  626. data_retry_limit = 3;
  627. if (data_retry_limit < rts_retry_limit)
  628. rts_retry_limit = data_retry_limit;
  629. } else
  630. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  631. if (priv->data_retry_limit != -1)
  632. data_retry_limit = priv->data_retry_limit;
  633. if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT) {
  634. switch (fc & IEEE80211_FCTL_STYPE) {
  635. case IEEE80211_STYPE_AUTH:
  636. case IEEE80211_STYPE_DEAUTH:
  637. case IEEE80211_STYPE_ASSOC_REQ:
  638. case IEEE80211_STYPE_REASSOC_REQ:
  639. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  640. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  641. tx_flags |= TX_CMD_FLG_CTS_MSK;
  642. }
  643. break;
  644. default:
  645. break;
  646. }
  647. }
  648. cmd->cmd.tx.rts_retry_limit = rts_retry_limit;
  649. cmd->cmd.tx.data_retry_limit = data_retry_limit;
  650. cmd->cmd.tx.rate = rate;
  651. cmd->cmd.tx.tx_flags = tx_flags;
  652. /* OFDM */
  653. cmd->cmd.tx.supp_rates[0] =
  654. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  655. /* CCK */
  656. cmd->cmd.tx.supp_rates[1] = (rate_mask & 0xF);
  657. IWL_DEBUG_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  658. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  659. cmd->cmd.tx.rate, le32_to_cpu(cmd->cmd.tx.tx_flags),
  660. cmd->cmd.tx.supp_rates[1], cmd->cmd.tx.supp_rates[0]);
  661. }
  662. u8 iwl3945_sync_sta(struct iwl3945_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  663. {
  664. unsigned long flags_spin;
  665. struct iwl3945_station_entry *station;
  666. if (sta_id == IWL_INVALID_STATION)
  667. return IWL_INVALID_STATION;
  668. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  669. station = &priv->stations[sta_id];
  670. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  671. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  672. station->current_rate.rate_n_flags = tx_rate;
  673. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  674. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  675. iwl3945_send_add_station(priv, &station->sta, flags);
  676. IWL_DEBUG_RATE("SCALE sync station %d to rate %d\n",
  677. sta_id, tx_rate);
  678. return sta_id;
  679. }
  680. static int iwl3945_nic_set_pwr_src(struct iwl3945_priv *priv, int pwr_max)
  681. {
  682. int rc;
  683. unsigned long flags;
  684. spin_lock_irqsave(&priv->lock, flags);
  685. rc = iwl3945_grab_nic_access(priv);
  686. if (rc) {
  687. spin_unlock_irqrestore(&priv->lock, flags);
  688. return rc;
  689. }
  690. if (!pwr_max) {
  691. u32 val;
  692. rc = pci_read_config_dword(priv->pci_dev,
  693. PCI_POWER_SOURCE, &val);
  694. if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
  695. iwl3945_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  696. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  697. ~APMG_PS_CTRL_MSK_PWR_SRC);
  698. iwl3945_release_nic_access(priv);
  699. iwl3945_poll_bit(priv, CSR_GPIO_IN,
  700. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  701. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  702. } else
  703. iwl3945_release_nic_access(priv);
  704. } else {
  705. iwl3945_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  706. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  707. ~APMG_PS_CTRL_MSK_PWR_SRC);
  708. iwl3945_release_nic_access(priv);
  709. iwl3945_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  710. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  711. }
  712. spin_unlock_irqrestore(&priv->lock, flags);
  713. return rc;
  714. }
  715. static int iwl3945_rx_init(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
  716. {
  717. int rc;
  718. unsigned long flags;
  719. spin_lock_irqsave(&priv->lock, flags);
  720. rc = iwl3945_grab_nic_access(priv);
  721. if (rc) {
  722. spin_unlock_irqrestore(&priv->lock, flags);
  723. return rc;
  724. }
  725. iwl3945_write_direct32(priv, FH_RCSR_RBD_BASE(0), rxq->dma_addr);
  726. iwl3945_write_direct32(priv, FH_RCSR_RPTR_ADDR(0),
  727. priv->hw_setting.shared_phys +
  728. offsetof(struct iwl3945_shared, rx_read_ptr[0]));
  729. iwl3945_write_direct32(priv, FH_RCSR_WPTR(0), 0);
  730. iwl3945_write_direct32(priv, FH_RCSR_CONFIG(0),
  731. ALM_FH_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  732. ALM_FH_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  733. ALM_FH_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  734. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  735. (RX_QUEUE_SIZE_LOG << ALM_FH_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  736. ALM_FH_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  737. (1 << ALM_FH_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  738. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  739. /* fake read to flush all prev I/O */
  740. iwl3945_read_direct32(priv, FH_RSSR_CTRL);
  741. iwl3945_release_nic_access(priv);
  742. spin_unlock_irqrestore(&priv->lock, flags);
  743. return 0;
  744. }
  745. static int iwl3945_tx_reset(struct iwl3945_priv *priv)
  746. {
  747. int rc;
  748. unsigned long flags;
  749. spin_lock_irqsave(&priv->lock, flags);
  750. rc = iwl3945_grab_nic_access(priv);
  751. if (rc) {
  752. spin_unlock_irqrestore(&priv->lock, flags);
  753. return rc;
  754. }
  755. /* bypass mode */
  756. iwl3945_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  757. /* RA 0 is active */
  758. iwl3945_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  759. /* all 6 fifo are active */
  760. iwl3945_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  761. iwl3945_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  762. iwl3945_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  763. iwl3945_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  764. iwl3945_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  765. iwl3945_write_direct32(priv, FH_TSSR_CBB_BASE,
  766. priv->hw_setting.shared_phys);
  767. iwl3945_write_direct32(priv, FH_TSSR_MSG_CONFIG,
  768. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  769. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  770. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  771. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  772. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  773. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  774. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  775. iwl3945_release_nic_access(priv);
  776. spin_unlock_irqrestore(&priv->lock, flags);
  777. return 0;
  778. }
  779. /**
  780. * iwl3945_txq_ctx_reset - Reset TX queue context
  781. *
  782. * Destroys all DMA structures and initialize them again
  783. */
  784. static int iwl3945_txq_ctx_reset(struct iwl3945_priv *priv)
  785. {
  786. int rc;
  787. int txq_id, slots_num;
  788. iwl3945_hw_txq_ctx_free(priv);
  789. /* Tx CMD queue */
  790. rc = iwl3945_tx_reset(priv);
  791. if (rc)
  792. goto error;
  793. /* Tx queue(s) */
  794. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  795. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  796. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  797. rc = iwl3945_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  798. txq_id);
  799. if (rc) {
  800. IWL_ERROR("Tx %d queue init failed\n", txq_id);
  801. goto error;
  802. }
  803. }
  804. return rc;
  805. error:
  806. iwl3945_hw_txq_ctx_free(priv);
  807. return rc;
  808. }
  809. int iwl3945_hw_nic_init(struct iwl3945_priv *priv)
  810. {
  811. u8 rev_id;
  812. int rc;
  813. unsigned long flags;
  814. struct iwl3945_rx_queue *rxq = &priv->rxq;
  815. iwl3945_power_init_handle(priv);
  816. spin_lock_irqsave(&priv->lock, flags);
  817. iwl3945_set_bit(priv, CSR_ANA_PLL_CFG, (1 << 24));
  818. iwl3945_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  819. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  820. iwl3945_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  821. rc = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
  822. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  823. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  824. if (rc < 0) {
  825. spin_unlock_irqrestore(&priv->lock, flags);
  826. IWL_DEBUG_INFO("Failed to init the card\n");
  827. return rc;
  828. }
  829. rc = iwl3945_grab_nic_access(priv);
  830. if (rc) {
  831. spin_unlock_irqrestore(&priv->lock, flags);
  832. return rc;
  833. }
  834. iwl3945_write_prph(priv, APMG_CLK_EN_REG,
  835. APMG_CLK_VAL_DMA_CLK_RQT |
  836. APMG_CLK_VAL_BSM_CLK_RQT);
  837. udelay(20);
  838. iwl3945_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  839. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  840. iwl3945_release_nic_access(priv);
  841. spin_unlock_irqrestore(&priv->lock, flags);
  842. /* Determine HW type */
  843. rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  844. if (rc)
  845. return rc;
  846. IWL_DEBUG_INFO("HW Revision ID = 0x%X\n", rev_id);
  847. iwl3945_nic_set_pwr_src(priv, 1);
  848. spin_lock_irqsave(&priv->lock, flags);
  849. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  850. IWL_DEBUG_INFO("RTP type \n");
  851. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  852. IWL_DEBUG_INFO("ALM-MB type\n");
  853. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  854. CSR_HW_IF_CONFIG_REG_BIT_ALMAGOR_MB);
  855. } else {
  856. IWL_DEBUG_INFO("ALM-MM type\n");
  857. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  858. CSR_HW_IF_CONFIG_REG_BIT_ALMAGOR_MM);
  859. }
  860. if (EEPROM_SKU_CAP_OP_MODE_MRC == priv->eeprom.sku_cap) {
  861. IWL_DEBUG_INFO("SKU OP mode is mrc\n");
  862. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  863. CSR_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  864. } else
  865. IWL_DEBUG_INFO("SKU OP mode is basic\n");
  866. if ((priv->eeprom.board_revision & 0xF0) == 0xD0) {
  867. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  868. priv->eeprom.board_revision);
  869. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  870. CSR_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  871. } else {
  872. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  873. priv->eeprom.board_revision);
  874. iwl3945_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  875. CSR_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  876. }
  877. if (priv->eeprom.almgor_m_version <= 1) {
  878. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  879. CSR_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  880. IWL_DEBUG_INFO("Card M type A version is 0x%X\n",
  881. priv->eeprom.almgor_m_version);
  882. } else {
  883. IWL_DEBUG_INFO("Card M type B version is 0x%X\n",
  884. priv->eeprom.almgor_m_version);
  885. iwl3945_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  886. CSR_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  887. }
  888. spin_unlock_irqrestore(&priv->lock, flags);
  889. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  890. IWL_DEBUG_RF_KILL("SW RF KILL supported in EEPROM.\n");
  891. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  892. IWL_DEBUG_RF_KILL("HW RF KILL supported in EEPROM.\n");
  893. /* Allocate the RX queue, or reset if it is already allocated */
  894. if (!rxq->bd) {
  895. rc = iwl3945_rx_queue_alloc(priv);
  896. if (rc) {
  897. IWL_ERROR("Unable to initialize Rx queue\n");
  898. return -ENOMEM;
  899. }
  900. } else
  901. iwl3945_rx_queue_reset(priv, rxq);
  902. iwl3945_rx_replenish(priv);
  903. iwl3945_rx_init(priv, rxq);
  904. spin_lock_irqsave(&priv->lock, flags);
  905. /* Look at using this instead:
  906. rxq->need_update = 1;
  907. iwl3945_rx_queue_update_write_ptr(priv, rxq);
  908. */
  909. rc = iwl3945_grab_nic_access(priv);
  910. if (rc) {
  911. spin_unlock_irqrestore(&priv->lock, flags);
  912. return rc;
  913. }
  914. iwl3945_write_direct32(priv, FH_RCSR_WPTR(0), rxq->write & ~7);
  915. iwl3945_release_nic_access(priv);
  916. spin_unlock_irqrestore(&priv->lock, flags);
  917. rc = iwl3945_txq_ctx_reset(priv);
  918. if (rc)
  919. return rc;
  920. set_bit(STATUS_INIT, &priv->status);
  921. return 0;
  922. }
  923. /**
  924. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  925. *
  926. * Destroy all TX DMA queues and structures
  927. */
  928. void iwl3945_hw_txq_ctx_free(struct iwl3945_priv *priv)
  929. {
  930. int txq_id;
  931. /* Tx queues */
  932. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++)
  933. iwl3945_tx_queue_free(priv, &priv->txq[txq_id]);
  934. }
  935. void iwl3945_hw_txq_ctx_stop(struct iwl3945_priv *priv)
  936. {
  937. int queue;
  938. unsigned long flags;
  939. spin_lock_irqsave(&priv->lock, flags);
  940. if (iwl3945_grab_nic_access(priv)) {
  941. spin_unlock_irqrestore(&priv->lock, flags);
  942. iwl3945_hw_txq_ctx_free(priv);
  943. return;
  944. }
  945. /* stop SCD */
  946. iwl3945_write_prph(priv, ALM_SCD_MODE_REG, 0);
  947. /* reset TFD queues */
  948. for (queue = TFD_QUEUE_MIN; queue < TFD_QUEUE_MAX; queue++) {
  949. iwl3945_write_direct32(priv, FH_TCSR_CONFIG(queue), 0x0);
  950. iwl3945_poll_direct_bit(priv, FH_TSSR_TX_STATUS,
  951. ALM_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(queue),
  952. 1000);
  953. }
  954. iwl3945_release_nic_access(priv);
  955. spin_unlock_irqrestore(&priv->lock, flags);
  956. iwl3945_hw_txq_ctx_free(priv);
  957. }
  958. int iwl3945_hw_nic_stop_master(struct iwl3945_priv *priv)
  959. {
  960. int rc = 0;
  961. u32 reg_val;
  962. unsigned long flags;
  963. spin_lock_irqsave(&priv->lock, flags);
  964. /* set stop master bit */
  965. iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  966. reg_val = iwl3945_read32(priv, CSR_GP_CNTRL);
  967. if (CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE ==
  968. (reg_val & CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE))
  969. IWL_DEBUG_INFO("Card in power save, master is already "
  970. "stopped\n");
  971. else {
  972. rc = iwl3945_poll_bit(priv, CSR_RESET,
  973. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  974. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  975. if (rc < 0) {
  976. spin_unlock_irqrestore(&priv->lock, flags);
  977. return rc;
  978. }
  979. }
  980. spin_unlock_irqrestore(&priv->lock, flags);
  981. IWL_DEBUG_INFO("stop master\n");
  982. return rc;
  983. }
  984. int iwl3945_hw_nic_reset(struct iwl3945_priv *priv)
  985. {
  986. int rc;
  987. unsigned long flags;
  988. iwl3945_hw_nic_stop_master(priv);
  989. spin_lock_irqsave(&priv->lock, flags);
  990. iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  991. rc = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
  992. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  993. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  994. rc = iwl3945_grab_nic_access(priv);
  995. if (!rc) {
  996. iwl3945_write_prph(priv, APMG_CLK_CTRL_REG,
  997. APMG_CLK_VAL_BSM_CLK_RQT);
  998. udelay(10);
  999. iwl3945_set_bit(priv, CSR_GP_CNTRL,
  1000. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1001. iwl3945_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  1002. iwl3945_write_prph(priv, APMG_RTC_INT_STT_REG,
  1003. 0xFFFFFFFF);
  1004. /* enable DMA */
  1005. iwl3945_write_prph(priv, APMG_CLK_EN_REG,
  1006. APMG_CLK_VAL_DMA_CLK_RQT |
  1007. APMG_CLK_VAL_BSM_CLK_RQT);
  1008. udelay(10);
  1009. iwl3945_set_bits_prph(priv, APMG_PS_CTRL_REG,
  1010. APMG_PS_CTRL_VAL_RESET_REQ);
  1011. udelay(5);
  1012. iwl3945_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  1013. APMG_PS_CTRL_VAL_RESET_REQ);
  1014. iwl3945_release_nic_access(priv);
  1015. }
  1016. /* Clear the 'host command active' bit... */
  1017. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1018. wake_up_interruptible(&priv->wait_command_queue);
  1019. spin_unlock_irqrestore(&priv->lock, flags);
  1020. return rc;
  1021. }
  1022. /**
  1023. * iwl3945_hw_reg_adjust_power_by_temp
  1024. * return index delta into power gain settings table
  1025. */
  1026. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  1027. {
  1028. return (new_reading - old_reading) * (-11) / 100;
  1029. }
  1030. /**
  1031. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  1032. */
  1033. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  1034. {
  1035. return (((temperature < -260) || (temperature > 25)) ? 1 : 0);
  1036. }
  1037. int iwl3945_hw_get_temperature(struct iwl3945_priv *priv)
  1038. {
  1039. return iwl3945_read32(priv, CSR_UCODE_DRV_GP2);
  1040. }
  1041. /**
  1042. * iwl3945_hw_reg_txpower_get_temperature
  1043. * get the current temperature by reading from NIC
  1044. */
  1045. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl3945_priv *priv)
  1046. {
  1047. int temperature;
  1048. temperature = iwl3945_hw_get_temperature(priv);
  1049. /* driver's okay range is -260 to +25.
  1050. * human readable okay range is 0 to +285 */
  1051. IWL_DEBUG_INFO("Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  1052. /* handle insane temp reading */
  1053. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  1054. IWL_ERROR("Error bad temperature value %d\n", temperature);
  1055. /* if really really hot(?),
  1056. * substitute the 3rd band/group's temp measured at factory */
  1057. if (priv->last_temperature > 100)
  1058. temperature = priv->eeprom.groups[2].temperature;
  1059. else /* else use most recent "sane" value from driver */
  1060. temperature = priv->last_temperature;
  1061. }
  1062. return temperature; /* raw, not "human readable" */
  1063. }
  1064. /* Adjust Txpower only if temperature variance is greater than threshold.
  1065. *
  1066. * Both are lower than older versions' 9 degrees */
  1067. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1068. /**
  1069. * is_temp_calib_needed - determines if new calibration is needed
  1070. *
  1071. * records new temperature in tx_mgr->temperature.
  1072. * replaces tx_mgr->last_temperature *only* if calib needed
  1073. * (assumes caller will actually do the calibration!). */
  1074. static int is_temp_calib_needed(struct iwl3945_priv *priv)
  1075. {
  1076. int temp_diff;
  1077. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1078. temp_diff = priv->temperature - priv->last_temperature;
  1079. /* get absolute value */
  1080. if (temp_diff < 0) {
  1081. IWL_DEBUG_POWER("Getting cooler, delta %d,\n", temp_diff);
  1082. temp_diff = -temp_diff;
  1083. } else if (temp_diff == 0)
  1084. IWL_DEBUG_POWER("Same temp,\n");
  1085. else
  1086. IWL_DEBUG_POWER("Getting warmer, delta %d,\n", temp_diff);
  1087. /* if we don't need calibration, *don't* update last_temperature */
  1088. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1089. IWL_DEBUG_POWER("Timed thermal calib not needed\n");
  1090. return 0;
  1091. }
  1092. IWL_DEBUG_POWER("Timed thermal calib needed\n");
  1093. /* assume that caller will actually do calib ...
  1094. * update the "last temperature" value */
  1095. priv->last_temperature = priv->temperature;
  1096. return 1;
  1097. }
  1098. #define IWL_MAX_GAIN_ENTRIES 78
  1099. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1100. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1101. /* radio and DSP power table, each step is 1/2 dB.
  1102. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1103. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1104. {
  1105. {251, 127}, /* 2.4 GHz, highest power */
  1106. {251, 127},
  1107. {251, 127},
  1108. {251, 127},
  1109. {251, 125},
  1110. {251, 110},
  1111. {251, 105},
  1112. {251, 98},
  1113. {187, 125},
  1114. {187, 115},
  1115. {187, 108},
  1116. {187, 99},
  1117. {243, 119},
  1118. {243, 111},
  1119. {243, 105},
  1120. {243, 97},
  1121. {243, 92},
  1122. {211, 106},
  1123. {211, 100},
  1124. {179, 120},
  1125. {179, 113},
  1126. {179, 107},
  1127. {147, 125},
  1128. {147, 119},
  1129. {147, 112},
  1130. {147, 106},
  1131. {147, 101},
  1132. {147, 97},
  1133. {147, 91},
  1134. {115, 107},
  1135. {235, 121},
  1136. {235, 115},
  1137. {235, 109},
  1138. {203, 127},
  1139. {203, 121},
  1140. {203, 115},
  1141. {203, 108},
  1142. {203, 102},
  1143. {203, 96},
  1144. {203, 92},
  1145. {171, 110},
  1146. {171, 104},
  1147. {171, 98},
  1148. {139, 116},
  1149. {227, 125},
  1150. {227, 119},
  1151. {227, 113},
  1152. {227, 107},
  1153. {227, 101},
  1154. {227, 96},
  1155. {195, 113},
  1156. {195, 106},
  1157. {195, 102},
  1158. {195, 95},
  1159. {163, 113},
  1160. {163, 106},
  1161. {163, 102},
  1162. {163, 95},
  1163. {131, 113},
  1164. {131, 106},
  1165. {131, 102},
  1166. {131, 95},
  1167. {99, 113},
  1168. {99, 106},
  1169. {99, 102},
  1170. {99, 95},
  1171. {67, 113},
  1172. {67, 106},
  1173. {67, 102},
  1174. {67, 95},
  1175. {35, 113},
  1176. {35, 106},
  1177. {35, 102},
  1178. {35, 95},
  1179. {3, 113},
  1180. {3, 106},
  1181. {3, 102},
  1182. {3, 95} }, /* 2.4 GHz, lowest power */
  1183. {
  1184. {251, 127}, /* 5.x GHz, highest power */
  1185. {251, 120},
  1186. {251, 114},
  1187. {219, 119},
  1188. {219, 101},
  1189. {187, 113},
  1190. {187, 102},
  1191. {155, 114},
  1192. {155, 103},
  1193. {123, 117},
  1194. {123, 107},
  1195. {123, 99},
  1196. {123, 92},
  1197. {91, 108},
  1198. {59, 125},
  1199. {59, 118},
  1200. {59, 109},
  1201. {59, 102},
  1202. {59, 96},
  1203. {59, 90},
  1204. {27, 104},
  1205. {27, 98},
  1206. {27, 92},
  1207. {115, 118},
  1208. {115, 111},
  1209. {115, 104},
  1210. {83, 126},
  1211. {83, 121},
  1212. {83, 113},
  1213. {83, 105},
  1214. {83, 99},
  1215. {51, 118},
  1216. {51, 111},
  1217. {51, 104},
  1218. {51, 98},
  1219. {19, 116},
  1220. {19, 109},
  1221. {19, 102},
  1222. {19, 98},
  1223. {19, 93},
  1224. {171, 113},
  1225. {171, 107},
  1226. {171, 99},
  1227. {139, 120},
  1228. {139, 113},
  1229. {139, 107},
  1230. {139, 99},
  1231. {107, 120},
  1232. {107, 113},
  1233. {107, 107},
  1234. {107, 99},
  1235. {75, 120},
  1236. {75, 113},
  1237. {75, 107},
  1238. {75, 99},
  1239. {43, 120},
  1240. {43, 113},
  1241. {43, 107},
  1242. {43, 99},
  1243. {11, 120},
  1244. {11, 113},
  1245. {11, 107},
  1246. {11, 99},
  1247. {131, 107},
  1248. {131, 99},
  1249. {99, 120},
  1250. {99, 113},
  1251. {99, 107},
  1252. {99, 99},
  1253. {67, 120},
  1254. {67, 113},
  1255. {67, 107},
  1256. {67, 99},
  1257. {35, 120},
  1258. {35, 113},
  1259. {35, 107},
  1260. {35, 99},
  1261. {3, 120} } /* 5.x GHz, lowest power */
  1262. };
  1263. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1264. {
  1265. if (index < 0)
  1266. return 0;
  1267. if (index >= IWL_MAX_GAIN_ENTRIES)
  1268. return IWL_MAX_GAIN_ENTRIES - 1;
  1269. return (u8) index;
  1270. }
  1271. /* Kick off thermal recalibration check every 60 seconds */
  1272. #define REG_RECALIB_PERIOD (60)
  1273. /**
  1274. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1275. *
  1276. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1277. * or 6 Mbit (OFDM) rates.
  1278. */
  1279. static void iwl3945_hw_reg_set_scan_power(struct iwl3945_priv *priv, u32 scan_tbl_index,
  1280. s32 rate_index, const s8 *clip_pwrs,
  1281. struct iwl3945_channel_info *ch_info,
  1282. int band_index)
  1283. {
  1284. struct iwl3945_scan_power_info *scan_power_info;
  1285. s8 power;
  1286. u8 power_index;
  1287. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1288. /* use this channel group's 6Mbit clipping/saturation pwr,
  1289. * but cap at regulatory scan power restriction (set during init
  1290. * based on eeprom channel data) for this channel. */
  1291. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1292. /* further limit to user's max power preference.
  1293. * FIXME: Other spectrum management power limitations do not
  1294. * seem to apply?? */
  1295. power = min(power, priv->user_txpower_limit);
  1296. scan_power_info->requested_power = power;
  1297. /* find difference between new scan *power* and current "normal"
  1298. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1299. * current "normal" temperature-compensated Tx power *index* for
  1300. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1301. * *index*. */
  1302. power_index = ch_info->power_info[rate_index].power_table_index
  1303. - (power - ch_info->power_info
  1304. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1305. /* store reference index that we use when adjusting *all* scan
  1306. * powers. So we can accommodate user (all channel) or spectrum
  1307. * management (single channel) power changes "between" temperature
  1308. * feedback compensation procedures.
  1309. * don't force fit this reference index into gain table; it may be a
  1310. * negative number. This will help avoid errors when we're at
  1311. * the lower bounds (highest gains, for warmest temperatures)
  1312. * of the table. */
  1313. /* don't exceed table bounds for "real" setting */
  1314. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1315. scan_power_info->power_table_index = power_index;
  1316. scan_power_info->tpc.tx_gain =
  1317. power_gain_table[band_index][power_index].tx_gain;
  1318. scan_power_info->tpc.dsp_atten =
  1319. power_gain_table[band_index][power_index].dsp_atten;
  1320. }
  1321. /**
  1322. * iwl3945_hw_reg_send_txpower - fill in Tx Power command with gain settings
  1323. *
  1324. * Configures power settings for all rates for the current channel,
  1325. * using values from channel info struct, and send to NIC
  1326. */
  1327. int iwl3945_hw_reg_send_txpower(struct iwl3945_priv *priv)
  1328. {
  1329. int rate_idx, i;
  1330. const struct iwl3945_channel_info *ch_info = NULL;
  1331. struct iwl3945_txpowertable_cmd txpower = {
  1332. .channel = priv->active_rxon.channel,
  1333. };
  1334. txpower.band = (priv->phymode == MODE_IEEE80211A) ? 0 : 1;
  1335. ch_info = iwl3945_get_channel_info(priv,
  1336. priv->phymode,
  1337. le16_to_cpu(priv->active_rxon.channel));
  1338. if (!ch_info) {
  1339. IWL_ERROR
  1340. ("Failed to get channel info for channel %d [%d]\n",
  1341. le16_to_cpu(priv->active_rxon.channel), priv->phymode);
  1342. return -EINVAL;
  1343. }
  1344. if (!is_channel_valid(ch_info)) {
  1345. IWL_DEBUG_POWER("Not calling TX_PWR_TABLE_CMD on "
  1346. "non-Tx channel.\n");
  1347. return 0;
  1348. }
  1349. /* fill cmd with power settings for all rates for current channel */
  1350. /* Fill OFDM rate */
  1351. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1352. rate_idx <= IWL_LAST_OFDM_RATE; rate_idx++, i++) {
  1353. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1354. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1355. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1356. le16_to_cpu(txpower.channel),
  1357. txpower.band,
  1358. txpower.power[i].tpc.tx_gain,
  1359. txpower.power[i].tpc.dsp_atten,
  1360. txpower.power[i].rate);
  1361. }
  1362. /* Fill CCK rates */
  1363. for (rate_idx = IWL_FIRST_CCK_RATE;
  1364. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1365. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1366. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1367. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1368. le16_to_cpu(txpower.channel),
  1369. txpower.band,
  1370. txpower.power[i].tpc.tx_gain,
  1371. txpower.power[i].tpc.dsp_atten,
  1372. txpower.power[i].rate);
  1373. }
  1374. return iwl3945_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1375. sizeof(struct iwl3945_txpowertable_cmd), &txpower);
  1376. }
  1377. /**
  1378. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1379. * @ch_info: Channel to update. Uses power_info.requested_power.
  1380. *
  1381. * Replace requested_power and base_power_index ch_info fields for
  1382. * one channel.
  1383. *
  1384. * Called if user or spectrum management changes power preferences.
  1385. * Takes into account h/w and modulation limitations (clip power).
  1386. *
  1387. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1388. *
  1389. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1390. * properly fill out the scan powers, and actual h/w gain settings,
  1391. * and send changes to NIC
  1392. */
  1393. static int iwl3945_hw_reg_set_new_power(struct iwl3945_priv *priv,
  1394. struct iwl3945_channel_info *ch_info)
  1395. {
  1396. struct iwl3945_channel_power_info *power_info;
  1397. int power_changed = 0;
  1398. int i;
  1399. const s8 *clip_pwrs;
  1400. int power;
  1401. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1402. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1403. /* Get this channel's rate-to-current-power settings table */
  1404. power_info = ch_info->power_info;
  1405. /* update OFDM Txpower settings */
  1406. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1407. i++, ++power_info) {
  1408. int delta_idx;
  1409. /* limit new power to be no more than h/w capability */
  1410. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1411. if (power == power_info->requested_power)
  1412. continue;
  1413. /* find difference between old and new requested powers,
  1414. * update base (non-temp-compensated) power index */
  1415. delta_idx = (power - power_info->requested_power) * 2;
  1416. power_info->base_power_index -= delta_idx;
  1417. /* save new requested power value */
  1418. power_info->requested_power = power;
  1419. power_changed = 1;
  1420. }
  1421. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1422. * ... all CCK power settings for a given channel are the *same*. */
  1423. if (power_changed) {
  1424. power =
  1425. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1426. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1427. /* do all CCK rates' iwl3945_channel_power_info structures */
  1428. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1429. power_info->requested_power = power;
  1430. power_info->base_power_index =
  1431. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1432. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1433. ++power_info;
  1434. }
  1435. }
  1436. return 0;
  1437. }
  1438. /**
  1439. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1440. *
  1441. * NOTE: Returned power limit may be less (but not more) than requested,
  1442. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1443. * (no consideration for h/w clipping limitations).
  1444. */
  1445. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl3945_channel_info *ch_info)
  1446. {
  1447. s8 max_power;
  1448. #if 0
  1449. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1450. if (ch_info->tgd_data.max_power != 0)
  1451. max_power = min(ch_info->tgd_data.max_power,
  1452. ch_info->eeprom.max_power_avg);
  1453. /* else just use EEPROM limits */
  1454. else
  1455. #endif
  1456. max_power = ch_info->eeprom.max_power_avg;
  1457. return min(max_power, ch_info->max_power_avg);
  1458. }
  1459. /**
  1460. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1461. *
  1462. * Compensate txpower settings of *all* channels for temperature.
  1463. * This only accounts for the difference between current temperature
  1464. * and the factory calibration temperatures, and bases the new settings
  1465. * on the channel's base_power_index.
  1466. *
  1467. * If RxOn is "associated", this sends the new Txpower to NIC!
  1468. */
  1469. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl3945_priv *priv)
  1470. {
  1471. struct iwl3945_channel_info *ch_info = NULL;
  1472. int delta_index;
  1473. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1474. u8 a_band;
  1475. u8 rate_index;
  1476. u8 scan_tbl_index;
  1477. u8 i;
  1478. int ref_temp;
  1479. int temperature = priv->temperature;
  1480. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1481. for (i = 0; i < priv->channel_count; i++) {
  1482. ch_info = &priv->channel_info[i];
  1483. a_band = is_channel_a_band(ch_info);
  1484. /* Get this chnlgrp's factory calibration temperature */
  1485. ref_temp = (s16)priv->eeprom.groups[ch_info->group_index].
  1486. temperature;
  1487. /* get power index adjustment based on curr and factory
  1488. * temps */
  1489. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1490. ref_temp);
  1491. /* set tx power value for all rates, OFDM and CCK */
  1492. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1493. rate_index++) {
  1494. int power_idx =
  1495. ch_info->power_info[rate_index].base_power_index;
  1496. /* temperature compensate */
  1497. power_idx += delta_index;
  1498. /* stay within table range */
  1499. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1500. ch_info->power_info[rate_index].
  1501. power_table_index = (u8) power_idx;
  1502. ch_info->power_info[rate_index].tpc =
  1503. power_gain_table[a_band][power_idx];
  1504. }
  1505. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1506. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1507. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1508. for (scan_tbl_index = 0;
  1509. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1510. s32 actual_index = (scan_tbl_index == 0) ?
  1511. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1512. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1513. actual_index, clip_pwrs,
  1514. ch_info, a_band);
  1515. }
  1516. }
  1517. /* send Txpower command for current channel to ucode */
  1518. return iwl3945_hw_reg_send_txpower(priv);
  1519. }
  1520. int iwl3945_hw_reg_set_txpower(struct iwl3945_priv *priv, s8 power)
  1521. {
  1522. struct iwl3945_channel_info *ch_info;
  1523. s8 max_power;
  1524. u8 a_band;
  1525. u8 i;
  1526. if (priv->user_txpower_limit == power) {
  1527. IWL_DEBUG_POWER("Requested Tx power same as current "
  1528. "limit: %ddBm.\n", power);
  1529. return 0;
  1530. }
  1531. IWL_DEBUG_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1532. priv->user_txpower_limit = power;
  1533. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1534. for (i = 0; i < priv->channel_count; i++) {
  1535. ch_info = &priv->channel_info[i];
  1536. a_band = is_channel_a_band(ch_info);
  1537. /* find minimum power of all user and regulatory constraints
  1538. * (does not consider h/w clipping limitations) */
  1539. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1540. max_power = min(power, max_power);
  1541. if (max_power != ch_info->curr_txpow) {
  1542. ch_info->curr_txpow = max_power;
  1543. /* this considers the h/w clipping limitations */
  1544. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1545. }
  1546. }
  1547. /* update txpower settings for all channels,
  1548. * send to NIC if associated. */
  1549. is_temp_calib_needed(priv);
  1550. iwl3945_hw_reg_comp_txpower_temp(priv);
  1551. return 0;
  1552. }
  1553. /* will add 3945 channel switch cmd handling later */
  1554. int iwl3945_hw_channel_switch(struct iwl3945_priv *priv, u16 channel)
  1555. {
  1556. return 0;
  1557. }
  1558. /**
  1559. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1560. *
  1561. * -- reset periodic timer
  1562. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1563. * -- correct coeffs for temp (can reset temp timer)
  1564. * -- save this temp as "last",
  1565. * -- send new set of gain settings to NIC
  1566. * NOTE: This should continue working, even when we're not associated,
  1567. * so we can keep our internal table of scan powers current. */
  1568. void iwl3945_reg_txpower_periodic(struct iwl3945_priv *priv)
  1569. {
  1570. /* This will kick in the "brute force"
  1571. * iwl3945_hw_reg_comp_txpower_temp() below */
  1572. if (!is_temp_calib_needed(priv))
  1573. goto reschedule;
  1574. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1575. * This is based *only* on current temperature,
  1576. * ignoring any previous power measurements */
  1577. iwl3945_hw_reg_comp_txpower_temp(priv);
  1578. reschedule:
  1579. queue_delayed_work(priv->workqueue,
  1580. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1581. }
  1582. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1583. {
  1584. struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv,
  1585. thermal_periodic.work);
  1586. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1587. return;
  1588. mutex_lock(&priv->mutex);
  1589. iwl3945_reg_txpower_periodic(priv);
  1590. mutex_unlock(&priv->mutex);
  1591. }
  1592. /**
  1593. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1594. * for the channel.
  1595. *
  1596. * This function is used when initializing channel-info structs.
  1597. *
  1598. * NOTE: These channel groups do *NOT* match the bands above!
  1599. * These channel groups are based on factory-tested channels;
  1600. * on A-band, EEPROM's "group frequency" entries represent the top
  1601. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1602. */
  1603. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl3945_priv *priv,
  1604. const struct iwl3945_channel_info *ch_info)
  1605. {
  1606. struct iwl3945_eeprom_txpower_group *ch_grp = &priv->eeprom.groups[0];
  1607. u8 group;
  1608. u16 group_index = 0; /* based on factory calib frequencies */
  1609. u8 grp_channel;
  1610. /* Find the group index for the channel ... don't use index 1(?) */
  1611. if (is_channel_a_band(ch_info)) {
  1612. for (group = 1; group < 5; group++) {
  1613. grp_channel = ch_grp[group].group_channel;
  1614. if (ch_info->channel <= grp_channel) {
  1615. group_index = group;
  1616. break;
  1617. }
  1618. }
  1619. /* group 4 has a few channels *above* its factory cal freq */
  1620. if (group == 5)
  1621. group_index = 4;
  1622. } else
  1623. group_index = 0; /* 2.4 GHz, group 0 */
  1624. IWL_DEBUG_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
  1625. group_index);
  1626. return group_index;
  1627. }
  1628. /**
  1629. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1630. *
  1631. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1632. * into radio/DSP gain settings table for requested power.
  1633. */
  1634. static int iwl3945_hw_reg_get_matched_power_index(struct iwl3945_priv *priv,
  1635. s8 requested_power,
  1636. s32 setting_index, s32 *new_index)
  1637. {
  1638. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1639. s32 index0, index1;
  1640. s32 power = 2 * requested_power;
  1641. s32 i;
  1642. const struct iwl3945_eeprom_txpower_sample *samples;
  1643. s32 gains0, gains1;
  1644. s32 res;
  1645. s32 denominator;
  1646. chnl_grp = &priv->eeprom.groups[setting_index];
  1647. samples = chnl_grp->samples;
  1648. for (i = 0; i < 5; i++) {
  1649. if (power == samples[i].power) {
  1650. *new_index = samples[i].gain_index;
  1651. return 0;
  1652. }
  1653. }
  1654. if (power > samples[1].power) {
  1655. index0 = 0;
  1656. index1 = 1;
  1657. } else if (power > samples[2].power) {
  1658. index0 = 1;
  1659. index1 = 2;
  1660. } else if (power > samples[3].power) {
  1661. index0 = 2;
  1662. index1 = 3;
  1663. } else {
  1664. index0 = 3;
  1665. index1 = 4;
  1666. }
  1667. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1668. if (denominator == 0)
  1669. return -EINVAL;
  1670. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1671. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1672. res = gains0 + (gains1 - gains0) *
  1673. ((s32) power - (s32) samples[index0].power) / denominator +
  1674. (1 << 18);
  1675. *new_index = res >> 19;
  1676. return 0;
  1677. }
  1678. static void iwl3945_hw_reg_init_channel_groups(struct iwl3945_priv *priv)
  1679. {
  1680. u32 i;
  1681. s32 rate_index;
  1682. const struct iwl3945_eeprom_txpower_group *group;
  1683. IWL_DEBUG_POWER("Initializing factory calib info from EEPROM\n");
  1684. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1685. s8 *clip_pwrs; /* table of power levels for each rate */
  1686. s8 satur_pwr; /* saturation power for each chnl group */
  1687. group = &priv->eeprom.groups[i];
  1688. /* sanity check on factory saturation power value */
  1689. if (group->saturation_power < 40) {
  1690. IWL_WARNING("Error: saturation power is %d, "
  1691. "less than minimum expected 40\n",
  1692. group->saturation_power);
  1693. return;
  1694. }
  1695. /*
  1696. * Derive requested power levels for each rate, based on
  1697. * hardware capabilities (saturation power for band).
  1698. * Basic value is 3dB down from saturation, with further
  1699. * power reductions for highest 3 data rates. These
  1700. * backoffs provide headroom for high rate modulation
  1701. * power peaks, without too much distortion (clipping).
  1702. */
  1703. /* we'll fill in this array with h/w max power levels */
  1704. clip_pwrs = (s8 *) priv->clip_groups[i].clip_powers;
  1705. /* divide factory saturation power by 2 to find -3dB level */
  1706. satur_pwr = (s8) (group->saturation_power >> 1);
  1707. /* fill in channel group's nominal powers for each rate */
  1708. for (rate_index = 0;
  1709. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1710. switch (rate_index) {
  1711. case IWL_RATE_36M_INDEX_TABLE:
  1712. if (i == 0) /* B/G */
  1713. *clip_pwrs = satur_pwr;
  1714. else /* A */
  1715. *clip_pwrs = satur_pwr - 5;
  1716. break;
  1717. case IWL_RATE_48M_INDEX_TABLE:
  1718. if (i == 0)
  1719. *clip_pwrs = satur_pwr - 7;
  1720. else
  1721. *clip_pwrs = satur_pwr - 10;
  1722. break;
  1723. case IWL_RATE_54M_INDEX_TABLE:
  1724. if (i == 0)
  1725. *clip_pwrs = satur_pwr - 9;
  1726. else
  1727. *clip_pwrs = satur_pwr - 12;
  1728. break;
  1729. default:
  1730. *clip_pwrs = satur_pwr;
  1731. break;
  1732. }
  1733. }
  1734. }
  1735. }
  1736. /**
  1737. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1738. *
  1739. * Second pass (during init) to set up priv->channel_info
  1740. *
  1741. * Set up Tx-power settings in our channel info database for each VALID
  1742. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1743. * and current temperature.
  1744. *
  1745. * Since this is based on current temperature (at init time), these values may
  1746. * not be valid for very long, but it gives us a starting/default point,
  1747. * and allows us to active (i.e. using Tx) scan.
  1748. *
  1749. * This does *not* write values to NIC, just sets up our internal table.
  1750. */
  1751. int iwl3945_txpower_set_from_eeprom(struct iwl3945_priv *priv)
  1752. {
  1753. struct iwl3945_channel_info *ch_info = NULL;
  1754. struct iwl3945_channel_power_info *pwr_info;
  1755. int delta_index;
  1756. u8 rate_index;
  1757. u8 scan_tbl_index;
  1758. const s8 *clip_pwrs; /* array of power levels for each rate */
  1759. u8 gain, dsp_atten;
  1760. s8 power;
  1761. u8 pwr_index, base_pwr_index, a_band;
  1762. u8 i;
  1763. int temperature;
  1764. /* save temperature reference,
  1765. * so we can determine next time to calibrate */
  1766. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1767. priv->last_temperature = temperature;
  1768. iwl3945_hw_reg_init_channel_groups(priv);
  1769. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1770. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1771. i++, ch_info++) {
  1772. a_band = is_channel_a_band(ch_info);
  1773. if (!is_channel_valid(ch_info))
  1774. continue;
  1775. /* find this channel's channel group (*not* "band") index */
  1776. ch_info->group_index =
  1777. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1778. /* Get this chnlgrp's rate->max/clip-powers table */
  1779. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1780. /* calculate power index *adjustment* value according to
  1781. * diff between current temperature and factory temperature */
  1782. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1783. priv->eeprom.groups[ch_info->group_index].
  1784. temperature);
  1785. IWL_DEBUG_POWER("Delta index for channel %d: %d [%d]\n",
  1786. ch_info->channel, delta_index, temperature +
  1787. IWL_TEMP_CONVERT);
  1788. /* set tx power value for all OFDM rates */
  1789. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1790. rate_index++) {
  1791. s32 power_idx;
  1792. int rc;
  1793. /* use channel group's clip-power table,
  1794. * but don't exceed channel's max power */
  1795. s8 pwr = min(ch_info->max_power_avg,
  1796. clip_pwrs[rate_index]);
  1797. pwr_info = &ch_info->power_info[rate_index];
  1798. /* get base (i.e. at factory-measured temperature)
  1799. * power table index for this rate's power */
  1800. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1801. ch_info->group_index,
  1802. &power_idx);
  1803. if (rc) {
  1804. IWL_ERROR("Invalid power index\n");
  1805. return rc;
  1806. }
  1807. pwr_info->base_power_index = (u8) power_idx;
  1808. /* temperature compensate */
  1809. power_idx += delta_index;
  1810. /* stay within range of gain table */
  1811. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1812. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1813. pwr_info->requested_power = pwr;
  1814. pwr_info->power_table_index = (u8) power_idx;
  1815. pwr_info->tpc.tx_gain =
  1816. power_gain_table[a_band][power_idx].tx_gain;
  1817. pwr_info->tpc.dsp_atten =
  1818. power_gain_table[a_band][power_idx].dsp_atten;
  1819. }
  1820. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1821. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1822. power = pwr_info->requested_power +
  1823. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1824. pwr_index = pwr_info->power_table_index +
  1825. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1826. base_pwr_index = pwr_info->base_power_index +
  1827. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1828. /* stay within table range */
  1829. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1830. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1831. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1832. /* fill each CCK rate's iwl3945_channel_power_info structure
  1833. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1834. * NOTE: CCK rates start at end of OFDM rates! */
  1835. for (rate_index = 0;
  1836. rate_index < IWL_CCK_RATES; rate_index++) {
  1837. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1838. pwr_info->requested_power = power;
  1839. pwr_info->power_table_index = pwr_index;
  1840. pwr_info->base_power_index = base_pwr_index;
  1841. pwr_info->tpc.tx_gain = gain;
  1842. pwr_info->tpc.dsp_atten = dsp_atten;
  1843. }
  1844. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1845. for (scan_tbl_index = 0;
  1846. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1847. s32 actual_index = (scan_tbl_index == 0) ?
  1848. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1849. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1850. actual_index, clip_pwrs, ch_info, a_band);
  1851. }
  1852. }
  1853. return 0;
  1854. }
  1855. int iwl3945_hw_rxq_stop(struct iwl3945_priv *priv)
  1856. {
  1857. int rc;
  1858. unsigned long flags;
  1859. spin_lock_irqsave(&priv->lock, flags);
  1860. rc = iwl3945_grab_nic_access(priv);
  1861. if (rc) {
  1862. spin_unlock_irqrestore(&priv->lock, flags);
  1863. return rc;
  1864. }
  1865. iwl3945_write_direct32(priv, FH_RCSR_CONFIG(0), 0);
  1866. rc = iwl3945_poll_direct_bit(priv, FH_RSSR_STATUS, (1 << 24), 1000);
  1867. if (rc < 0)
  1868. IWL_ERROR("Can't stop Rx DMA.\n");
  1869. iwl3945_release_nic_access(priv);
  1870. spin_unlock_irqrestore(&priv->lock, flags);
  1871. return 0;
  1872. }
  1873. int iwl3945_hw_tx_queue_init(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
  1874. {
  1875. int rc;
  1876. unsigned long flags;
  1877. int txq_id = txq->q.id;
  1878. struct iwl3945_shared *shared_data = priv->hw_setting.shared_virt;
  1879. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  1880. spin_lock_irqsave(&priv->lock, flags);
  1881. rc = iwl3945_grab_nic_access(priv);
  1882. if (rc) {
  1883. spin_unlock_irqrestore(&priv->lock, flags);
  1884. return rc;
  1885. }
  1886. iwl3945_write_direct32(priv, FH_CBCC_CTRL(txq_id), 0);
  1887. iwl3945_write_direct32(priv, FH_CBCC_BASE(txq_id), 0);
  1888. iwl3945_write_direct32(priv, FH_TCSR_CONFIG(txq_id),
  1889. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1890. ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1891. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1892. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1893. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1894. iwl3945_release_nic_access(priv);
  1895. /* fake read to flush all prev. writes */
  1896. iwl3945_read32(priv, FH_TSSR_CBB_BASE);
  1897. spin_unlock_irqrestore(&priv->lock, flags);
  1898. return 0;
  1899. }
  1900. int iwl3945_hw_get_rx_read(struct iwl3945_priv *priv)
  1901. {
  1902. struct iwl3945_shared *shared_data = priv->hw_setting.shared_virt;
  1903. return le32_to_cpu(shared_data->rx_read_ptr[0]);
  1904. }
  1905. /**
  1906. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  1907. */
  1908. int iwl3945_init_hw_rate_table(struct iwl3945_priv *priv)
  1909. {
  1910. int rc, i, index, prev_index;
  1911. struct iwl3945_rate_scaling_cmd rate_cmd = {
  1912. .reserved = {0, 0, 0},
  1913. };
  1914. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  1915. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  1916. index = iwl3945_rates[i].table_rs_index;
  1917. table[index].rate_n_flags =
  1918. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  1919. table[index].try_cnt = priv->retry_rate;
  1920. prev_index = iwl3945_get_prev_ieee_rate(i);
  1921. table[index].next_rate_index = iwl3945_rates[prev_index].table_rs_index;
  1922. }
  1923. switch (priv->phymode) {
  1924. case MODE_IEEE80211A:
  1925. IWL_DEBUG_RATE("Select A mode rate scale\n");
  1926. /* If one of the following CCK rates is used,
  1927. * have it fall back to the 6M OFDM rate */
  1928. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++)
  1929. table[i].next_rate_index = iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  1930. /* Don't fall back to CCK rates */
  1931. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index = IWL_RATE_9M_INDEX_TABLE;
  1932. /* Don't drop out of OFDM rates */
  1933. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  1934. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  1935. break;
  1936. case MODE_IEEE80211B:
  1937. IWL_DEBUG_RATE("Select B mode rate scale\n");
  1938. /* If an OFDM rate is used, have it fall back to the
  1939. * 1M CCK rates */
  1940. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE; i++)
  1941. table[i].next_rate_index = iwl3945_rates[IWL_FIRST_CCK_RATE].table_rs_index;
  1942. /* CCK shouldn't fall back to OFDM... */
  1943. table[IWL_RATE_11M_INDEX_TABLE].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  1944. break;
  1945. default:
  1946. IWL_DEBUG_RATE("Select G mode rate scale\n");
  1947. break;
  1948. }
  1949. /* Update the rate scaling for control frame Tx */
  1950. rate_cmd.table_id = 0;
  1951. rc = iwl3945_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  1952. &rate_cmd);
  1953. if (rc)
  1954. return rc;
  1955. /* Update the rate scaling for data frame Tx */
  1956. rate_cmd.table_id = 1;
  1957. return iwl3945_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  1958. &rate_cmd);
  1959. }
  1960. /* Called when initializing driver */
  1961. int iwl3945_hw_set_hw_setting(struct iwl3945_priv *priv)
  1962. {
  1963. memset((void *)&priv->hw_setting, 0,
  1964. sizeof(struct iwl3945_driver_hw_info));
  1965. priv->hw_setting.shared_virt =
  1966. pci_alloc_consistent(priv->pci_dev,
  1967. sizeof(struct iwl3945_shared),
  1968. &priv->hw_setting.shared_phys);
  1969. if (!priv->hw_setting.shared_virt) {
  1970. IWL_ERROR("failed to allocate pci memory\n");
  1971. mutex_unlock(&priv->mutex);
  1972. return -ENOMEM;
  1973. }
  1974. priv->hw_setting.ac_queue_count = AC_NUM;
  1975. priv->hw_setting.rx_buf_size = IWL_RX_BUF_SIZE;
  1976. priv->hw_setting.max_pkt_size = 2342;
  1977. priv->hw_setting.tx_cmd_len = sizeof(struct iwl3945_tx_cmd);
  1978. priv->hw_setting.max_rxq_size = RX_QUEUE_SIZE;
  1979. priv->hw_setting.max_rxq_log = RX_QUEUE_SIZE_LOG;
  1980. priv->hw_setting.max_stations = IWL3945_STATION_COUNT;
  1981. priv->hw_setting.bcast_sta_id = IWL3945_BROADCAST_ID;
  1982. return 0;
  1983. }
  1984. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl3945_priv *priv,
  1985. struct iwl3945_frame *frame, u8 rate)
  1986. {
  1987. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  1988. unsigned int frame_size;
  1989. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  1990. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  1991. tx_beacon_cmd->tx.sta_id = IWL3945_BROADCAST_ID;
  1992. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1993. frame_size = iwl3945_fill_beacon_frame(priv,
  1994. tx_beacon_cmd->frame,
  1995. iwl3945_broadcast_addr,
  1996. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  1997. BUG_ON(frame_size > MAX_MPDU_SIZE);
  1998. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  1999. tx_beacon_cmd->tx.rate = rate;
  2000. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2001. TX_CMD_FLG_TSF_MSK);
  2002. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2003. tx_beacon_cmd->tx.supp_rates[0] =
  2004. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2005. tx_beacon_cmd->tx.supp_rates[1] =
  2006. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2007. return (sizeof(struct iwl3945_tx_beacon_cmd) + frame_size);
  2008. }
  2009. void iwl3945_hw_rx_handler_setup(struct iwl3945_priv *priv)
  2010. {
  2011. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2012. }
  2013. void iwl3945_hw_setup_deferred_work(struct iwl3945_priv *priv)
  2014. {
  2015. INIT_DELAYED_WORK(&priv->thermal_periodic,
  2016. iwl3945_bg_reg_txpower_periodic);
  2017. }
  2018. void iwl3945_hw_cancel_deferred_work(struct iwl3945_priv *priv)
  2019. {
  2020. cancel_delayed_work(&priv->thermal_periodic);
  2021. }
  2022. struct pci_device_id iwl3945_hw_card_ids[] = {
  2023. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x4222)},
  2024. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x4227)},
  2025. {0}
  2026. };
  2027. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);